

# 1 pC Charge Injection, 100 pA Leakage, CMOS $\pm 5$ V/+5 V/+3 V Quad SPST Switches

# ADG611/ADG612/ADG613

#### **FEATURES**

1 pC Charge Injection  $\pm 2.7$  V to  $\pm 5.5$  V Dual Supply +2.7 V to  $\pm 5.5$  V Single Supply Automotive Temperature Range  $-40^{\circ}$ C to  $\pm 125^{\circ}$ C 100 pA Max @ 25°C Leakage Currents 85  $\Omega$  On-Resistance Rail-to-Rail Switching Operation Fast Switching Times 16-Lead TSSOP Packages Typical Power Consumption (<0.1  $\mu$ W) TTL/CMOS-Compatible Inputs

#### **APPLICATIONS**

Automatic Test Equipment
Data Acquisition Systems
Battery-Powered Systems
Communication Systems
Sample and Hold Systems
Audio Signal Routing
Relay Replacement
Avionics

#### FUNCTIONAL BLOCK DIAGRAMS



SWITCHES SHOWN FOR A LOGIC "1" INPUT

#### **GENERAL DESCRIPTION**

The ADG611, ADG612, and ADG613 are monolithic CMOS devices containing four independently selectable switches. These switches offer ultralow charge injection of 1 pC over full input signal range and typical leakage currents of 10 pA at 25°C.

They are fully specified for ±5 V, +5 V, and +3 V supplies. They contain four independent single-pole/single-throw (SPST) switches. The ADG611 and ADG612 differ only in that the digital control logic is inverted. The ADG611 switches are turned on with a logic low on the appropriate control input, while a logic high is required to turn on the switches of the ADG612. The ADG613 contains two switches whose digital control logic is similar to the ADG611, while the logic is inverted on the other two switches.

Each switch conducts equally well in both directions when ON and has an input signal range that extends to the supplies. The ADG613 exhibits break-before-make switching action. The ADG611/ADG612/ADG613 are available in small 16-lead TSSOP packages.

#### PRODUCT HIGHLIGHTS

- 1. Ultralow Charge Injection (1 pC typically)
- 2. Dual  $\pm 2.7$  V to  $\pm 5.5$  V or Single +2.7 V to +5.5 V Operation.
- 3. Automotive Temperature Range, -40°C to +125°C
- 4. Small 16-lead TSSOP package.

#### REV. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700 www.analog.com
Fax: 781/326-8703 © Analog Devices, Inc., 2002

# ADG611/ADG612/ADG613—SPECIFICATIONS

| Ромототом                                               | 2500       | Y Version<br>-40°C<br>to +85°C | −40°C                        | Linit        | Toot Conditional Comments                                       |
|---------------------------------------------------------|------------|--------------------------------|------------------------------|--------------|-----------------------------------------------------------------|
| Parameter                                               | 25°C       | to +85°C                       | to +125°C                    | Unit         | Test Conditions/Comments                                        |
| ANALOG SWITCH                                           |            |                                |                              |              |                                                                 |
| Analog Signal Range                                     |            | $\mathbf{V}_{i}$               | $_{ m SS}$ to $ m V_{ m DD}$ | V            |                                                                 |
| On-Resistance (R <sub>ON</sub> )                        | 85         |                                |                              | $\Omega$ typ | $V_{S} = \pm 3 \text{ V}, I_{S} = -1 \text{ mA}$                |
|                                                         | 115        | 140                            | 160                          | $\Omega$ max | Test Circuit 1                                                  |
| On-Resistance Match Between                             | 2          |                                |                              | $\Omega$ typ |                                                                 |
| Channels ( $\Delta R_{ON}$ )                            | 4          | 5.5                            | 6.5                          | Ω max        | $V_S = \pm 3 \text{ V}, I_S = -1 \text{ mA}$                    |
| On-Resistance Flatness (R <sub>FLAT(ON)</sub> )         | 25         |                                |                              | $\Omega$ typ | $V_{S} = \pm 3 \text{ V}, I_{S} = -1 \text{ mA}$                |
|                                                         | 40         | 55                             | 60                           | Ω max        |                                                                 |
| LEAKAGE CURRENTS                                        |            |                                |                              |              | $V_{DD} = +5.5 \text{ V}, V_{SS} = -5.5 \text{ V}$              |
| Source OFF Leakage I <sub>S</sub> (OFF)                 | ±0.01      |                                |                              | nA typ       | $V_{\rm D} = \pm 4.5 \text{ V}, V_{\rm S} = \mp 4.5 \text{ V};$ |
| course of a Leanage is (Off)                            | $\pm 0.01$ | ±0.25                          | ±2                           | nA max       | Test Circuit 2                                                  |
| Drain OFF Leakage I <sub>D</sub> (OFF)                  | $\pm 0.11$ | ± 0.23                         | <b></b>                      | nA typ       | $V_D = \pm 4.5 \text{ V}, V_S = \mp 4.5 \text{ V};$             |
| Drain Off Leakage ID (Off)                              | $\pm 0.01$ | ±0.25                          | ±2                           | nA max       | Test Circuit 2                                                  |
| Channel ON Leakage I <sub>D</sub> , I <sub>S</sub> (ON) | $\pm 0.11$ | ±0.∠J                          | <u> </u>                     | nA typ       | $V_D = V_S = \pm 4.5 \text{ V}$ , Test Circuit 3                |
| Chamier Or Leakage ID, IS (OIV)                         | $\pm 0.01$ | ±0.25                          | ±6                           | nA max       | $v_D - v_S - \pm 4.5 v$ , Test effective                        |
|                                                         | -0.1       | ±0.∠J                          | <u> </u>                     | III x IIIax  |                                                                 |
| DIGITAL INPUTS                                          |            |                                |                              |              |                                                                 |
| Input High Voltage, V <sub>INH</sub>                    |            |                                | 2.4                          | V min        |                                                                 |
| Input Low Voltage, V <sub>INL</sub>                     |            |                                | 0.8                          | V max        |                                                                 |
| Input Current                                           |            |                                |                              |              |                                                                 |
| I <sub>INL</sub> or I <sub>INH</sub>                    | 0.005      |                                |                              | μA typ       | $V_{IN} = V_{INL}$ or $V_{INH}$                                 |
|                                                         |            |                                | $\pm 0.1$                    | μA max       |                                                                 |
| C <sub>IN</sub> , Digital Input Capacitance             | 2          |                                |                              | pF typ       |                                                                 |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                    |            |                                |                              |              |                                                                 |
| $t_{ON}$                                                | 45         |                                |                              | ns typ       | $R_{L} = 300 \Omega, C_{L} = 35 pF$                             |
| - Civ                                                   | 65         | 75                             | 90                           | ns max       | $V_S = 3.0 \text{ V}$ , Test Circuit 4                          |
| t <sub>OFF</sub>                                        | 25         |                                |                              | ns typ       | $R_{L} = 300 \Omega, C_{L} = 35 \text{ pF}$                     |
| Orr                                                     | 40         | 45                             | 50                           | ns max       | $V_S = 3.0 \text{ V}$ , Test Circuit 4                          |
| Break-Before-Make Time Delay, t <sub>D</sub>            | 15         | 13                             | 30                           | ns typ       | $R_L = 300 \Omega$ , $C_L = 35 pF$                              |
| Dream Detert in and Time Detay, and                     |            |                                | 10                           | ns min       | $V_{S1} = V_{S2} = 3.0 \text{ V, Test Circuit 5}$               |
| Charge Injection                                        | -0.5       |                                |                              | pC typ       | $V_S = 0 \text{ V}, R_S = 0 \Omega,$                            |
| Sharge mjeedon                                          | 0.5        |                                |                              | Potyp        | $C_L = 1 \text{ nF}, \text{ Test Circuit 6}$                    |
| Off Isolation                                           | -65        |                                |                              | dB typ       | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,                              |
|                                                         |            |                                |                              | dE typ       | f = 10  MHz, Test Circuit 7                                     |
| Channel-to-Channel Crosstalk                            | -90        |                                |                              | dB typ       | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,                              |
| Chamici-to-Chamici Crosstaik                            | -90        |                                |                              | db typ       | f = 10  MHz, Test Circuit 8                                     |
| -3 dB Bandwidth                                         | 680        |                                |                              | MHz typ      | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,                              |
| 5 GD Dangwigui                                          | 000        |                                |                              | IVIIIZ Lyp   | Test Circuit 9                                                  |
| $C_{S}(OFF)$                                            | 5          |                                |                              | pF typ       | f = 1 MHz                                                       |
| $C_{S}(OFF)$ $C_{D}(OFF)$                               | 5          |                                |                              | pF typ       | f = 1  MHz                                                      |
| $C_D$ (OFF)<br>$C_D$ , $C_S$ (ON)                       | 5          |                                |                              | pF typ       | f = 1 MHz                                                       |
|                                                         | ,          |                                |                              | br. ràb      |                                                                 |
| POWER REQUIREMENTS                                      |            |                                |                              |              | $V_{\rm DD}$ = +5.5 V, $V_{\rm SS}$ = -5.5 V                    |
| $I_{\mathrm{DD}}$                                       | 0.001      |                                |                              | μA typ       | Digital Inputs = 0 V or 5.5 V                                   |
|                                                         |            |                                | 1.0                          | μA max       |                                                                 |
| $I_{SS}$                                                | 0.001      |                                |                              | μA typ       | Digital Inputs = 0 V or 5.5 V                                   |
|                                                         |            |                                | 1.0                          | μA max       |                                                                 |

#### NOTES

Specifications subject to change without notice.

<sup>&</sup>lt;sup>1</sup>Temperature range is as follows. Y Version: -40°C to +125°C.

<sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test.

# $\label{eq:single_supply} SINGLE\ SUPPLY^1\ (v_{DD}=5\ V\ \pm\ 10\%,\ v_{ss}=0\ V,\ GND=0\ V,\ unless\ otherwise\ noted.)$

| Parameter                                                | 25°C             | Y Version<br>-40°C<br>to +85°C | -40°C<br>to +125°C     | Unit         | Test Conditions/Comments                                            |
|----------------------------------------------------------|------------------|--------------------------------|------------------------|--------------|---------------------------------------------------------------------|
| ANALOG SWITCH                                            |                  |                                |                        |              |                                                                     |
| Analog Signal Range                                      |                  |                                | 0 V to V <sub>DD</sub> | V            |                                                                     |
| On-Resistance (R <sub>ON</sub> )                         | 210              |                                | o r to rpp             | Ω typ        | $V_S = 3.5 \text{ V}, I_S = -1 \text{ mA};$                         |
| (                                                        | 290              | 350                            | 380                    | $\Omega$ max | Test Circuit 1                                                      |
| On-Resistance Match Between                              | 3                |                                |                        | Ω typ        | $V_S = 3.5 \text{ V}, I_S = -1 \text{ mA}$                          |
| Channels ( $\Delta R_{ON}$ )                             | 10               | 12                             | 13                     | Ω max        |                                                                     |
| LEAKAGE CURRENTS                                         |                  |                                |                        |              | V <sub>DD</sub> = 5.5 V                                             |
| Source OFF Leakage I <sub>S</sub> (OFF)                  | ±0.01            |                                |                        | nA typ       | $V_S = 1 \text{ V}/4.5 \text{ V}, V_D = 4.5 \text{ V}/1 \text{ V};$ |
|                                                          | ±0.1             | $\pm 0.25$                     | ±2                     | nA max       | Test Circuit 2                                                      |
| Drain OFF Leakage I <sub>D</sub> (OFF)                   | ±0.01            |                                |                        | nA typ       | $V_S = 1 \text{ V}/4.5 \text{ V}, V_D = 4.5 \text{ V}/1 \text{ V};$ |
| - · · · · · · · · · · · · · · · · · · ·                  | ±0.1             | $\pm 0.25$                     | $\pm 2$                | nA max       | Test Circuit 2                                                      |
| Channel ON Leakage ID, IS (ON)                           | ±0.01            |                                |                        | nA typ       | $V_S = V_D = 1 \text{ V or } 4.5 \text{ V, Test Circuit } 3$        |
|                                                          | ±0.1             | ±0.25                          | ±6                     | nA max       |                                                                     |
| DIGITAL INPUTS                                           |                  |                                |                        |              |                                                                     |
| Input High Voltage, V <sub>INH</sub>                     |                  |                                | 2.4                    | V min        |                                                                     |
| Input Low Voltage, V <sub>INL</sub>                      |                  |                                | 0.8                    | V max        |                                                                     |
| Input Current                                            |                  |                                |                        |              |                                                                     |
| $I_{INL}$ or $I_{INH}$                                   | 0.005            |                                |                        | μA typ       | $V_{IN} = V_{INL}$ or $V_{INH}$                                     |
|                                                          |                  |                                | $\pm 0.1$              | μA max       |                                                                     |
| C <sub>IN</sub> , Digital Input Capacitance <sup>2</sup> | 2                |                                |                        | pF typ       |                                                                     |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                     |                  |                                |                        |              |                                                                     |
| $t_{ON}$                                                 | 70               |                                |                        | ns typ       | $R_{L} = 300 \Omega, C_{L} = 35 pF$                                 |
|                                                          | 100              | 130                            | 150                    | ns max       | $V_S = 3.0 \text{ V}$ , Test Circuit 4                              |
| $t_{OFF}$                                                | 25               |                                |                        | ns typ       | $R_{L} = 300 \Omega, C_{L} = 35 pF$                                 |
|                                                          | 40               | 45                             | 50                     | ns max       | $V_S = 3.0 \text{ V}$ , Test Circuit 4                              |
| Break-Before-Make Time Delay, t <sub>D</sub>             | 25               |                                |                        | ns typ       | $R_L = 300 \Omega, C_L = 35 pF$                                     |
|                                                          |                  |                                | 10                     | ns min       | $V_{S1} = V_{S2} = 3.0 \text{ V, Test Circuit 5}$                   |
| Charge Injection                                         | 1                |                                |                        | pC typ       | $V_S = 0 V, R_S = 0 \Omega, C_L = 1 nF;$                            |
| 007 1 1                                                  |                  |                                |                        | 170          | Test Circuit 6                                                      |
| Off Isolation                                            | -62              |                                |                        | dB typ       | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$                     |
| Channel-to-Channel Crosstalk                             | _ <del>9</del> 0 |                                |                        | dD true      | Test Circuit 7                                                      |
| Channel-to-Channel Crosstalk                             | -90              |                                |                        | dB typ       | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$<br>Test Circuit 8   |
| −3 dB Bandwidth                                          | 680              |                                |                        | MHz typ      | $R_{\rm L} = 50 \Omega$ , $C_{\rm L} = 5 pF$ , Test Circuit 9       |
| C <sub>S</sub> (OFF)                                     | 5                |                                |                        | pF typ       | f  = 1  MHz                                                         |
| $C_{D}$ (OFF)                                            | 5                |                                |                        | pF typ       | f = 1 MHz                                                           |
| $C_D, C_S(ON)$                                           | 5                |                                |                        | pF typ       | f = 1 MHz                                                           |
| POWER REQUIREMENTS                                       |                  |                                |                        | - **         | V <sub>DD</sub> = 5.5 V                                             |
| I <sub>DD</sub>                                          | 0.001            |                                |                        | μA typ       | Digital Inputs = 0 V or 5.5 V                                       |
| -עע                                                      | 0.001            |                                | 1.0                    | μA max       |                                                                     |

#### NOTES

REV. 0 -3-

<sup>&</sup>lt;sup>1</sup>Temperature ranges are as follows. Y Version: -40°C to +125°C.

<sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test.

Specifications subject to change without notice.

# ADG611/ADG612/ADG613—SPECIFICATIONS

SINGLE SUPPLY  $^1$  (V  $_{DD}=3$  V  $\pm$  10%, V  $_{SS}=0$  V, GND =0 V, unless otherwise noted.)

| Parameter                                               | 25°C          | Y Version<br>-40°C<br>to +85°C | -40°C<br>to +125°C      | Unit             | Test Conditions/Comments                                                           |
|---------------------------------------------------------|---------------|--------------------------------|-------------------------|------------------|------------------------------------------------------------------------------------|
| ANALOG SWITCH                                           |               |                                |                         |                  |                                                                                    |
| Analog Signal Range                                     |               |                                | $0 \text{ V to V}_{DD}$ | V                |                                                                                    |
| On-Resistance (R <sub>ON</sub> )                        | 380           | 420                            | 460                     | Ω typ            | $V_S = 1.5 \text{ V}, I_S = -1 \text{ mA};$<br>Test Circuit 1                      |
| LEAKAGE CURRENTS                                        |               |                                |                         |                  | $V_{\rm DD} = 3.3 \text{ V}$                                                       |
| Source OFF Leakage I <sub>S</sub> (OFF)                 | ±0.01<br>±0.1 | ±0.25                          | ±2                      | nA typ<br>nA max | $V_S = 1 \text{ V}/3 \text{ V}, V_D = 3 \text{ V}/1 \text{ V};$<br>Test Circuit 2  |
| Drain OFF Leakage I <sub>D</sub> (OFF)                  | ±0.01<br>±0.1 | ±0.25                          | ±2                      | nA typ<br>nA max | $V_S = 1 \text{ V/3 V}, V_D = 3 \text{ V/1 V};$<br>Test Circuit 2                  |
| Channel ON Leakage I <sub>D</sub> , I <sub>S</sub> (ON) | ±0.01<br>±0.1 | ±0.25                          | ±6                      | nA typ<br>nA max | $V_S = V_D = 1 \text{ V or } 3 \text{ V, Test Circuit } 3$                         |
| DIGITAL INPUTS                                          |               |                                |                         |                  |                                                                                    |
| Input High Voltage, V <sub>INH</sub>                    |               |                                | 2.0                     | V min            |                                                                                    |
| Input Low Voltage, V <sub>INL</sub>                     |               |                                | 0.8                     | V max            |                                                                                    |
| Input Current                                           |               |                                |                         |                  |                                                                                    |
| I <sub>INL</sub> or I <sub>INH</sub>                    | 0.005         |                                |                         | μA typ           | $V_{IN} = V_{INL}$ or $V_{INH}$                                                    |
|                                                         |               |                                | $\pm 0.1$               | μA max           |                                                                                    |
| C <sub>IN</sub> , Digital Input Capacitance             | 2             |                                |                         | pF typ           |                                                                                    |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                    |               |                                |                         |                  |                                                                                    |
| $t_{ON}$                                                | 130           |                                |                         | ns typ           | $R_L = 300 \Omega, C_L = 35 pF$                                                    |
|                                                         | 185           | 230                            | 260                     | ns max           | $V_S = 2 V$ , Test Circuit 4                                                       |
| $t_{\mathrm{OFF}}$                                      | 40            |                                |                         | ns typ           | $R_L = 300 \Omega, C_L = 35 pF$                                                    |
|                                                         | 55            | 60                             | 65                      | ns max           | $V_S = 2 V$ , Test Circuit 4                                                       |
| Break-Before-Make Time Delay, t <sub>D</sub>            | 50            |                                |                         | ns typ           | $R_L = 300 \Omega, C_L = 35 pF$                                                    |
|                                                         |               |                                | 10                      | ns min           | $V_{S1} = V_{S2} = 2 \text{ V}$ , Test Circuit 5                                   |
| Charge Injection                                        | 1.5           |                                |                         | pC typ           | $V_S = 0 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF};$<br>Test Circuit 6         |
| Off Isolation                                           | -62           |                                |                         | dB typ           | R <sub>L</sub> = 50 $\Omega$ , C <sub>L</sub> = 5 pF, f = 10 MHz<br>Test Circuit 7 |
| Channel-to-Channel Crosstalk                            | -90           |                                |                         | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$<br>Test Circuit 8                  |
| −3 dB Bandwidth                                         | 680           |                                |                         | MHz typ          | $R_L = 50 \Omega$ , $C_L = 5 pF$ , Test Circuit 9                                  |
| $C_{S}$ (OFF)                                           | 5             |                                |                         | pF typ           | f = 1 MHz                                                                          |
| $C_{\rm D}$ (OFF)                                       | 5             |                                |                         | pF typ           | f = 1 MHz                                                                          |
| $C_D, C_S(ON)$                                          | 5             |                                |                         | pF typ           | f = 1 MHz                                                                          |
| POWER REQUIREMENTS                                      |               |                                |                         |                  | $V_{\mathrm{DD}} = 3.3 \mathrm{V}$                                                 |
| $I_{\mathrm{DD}}$                                       | 0.001         |                                |                         | μA typ           | Digital Inputs = 0 V or 3.3 V                                                      |
|                                                         |               |                                | 1.0                     | μA max           |                                                                                    |

#### NOTES

Specifications subject to change without notice.

<sup>&</sup>lt;sup>1</sup>Temperature ranges are as follows. Y Version: -40°C to +125°C.

<sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test.

| Storage Temperature Range65°C to +150°C                    |
|------------------------------------------------------------|
| Junction Temperature                                       |
| 16-Lead TSSOP, θ <sub>JA</sub> Thermal Impedance 150.4°C/W |
| Lead Temperature, Soldering                                |
| Vapor Phase (60 sec)                                       |
| Infrared (15 sec)                                          |
| NOTES                                                      |

<sup>&</sup>lt;sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.

#### **ORDERING GUIDE**

| Model     | Temperature Range | Package Description                                                                                                           | Package Option |
|-----------|-------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------|
| ADG611YRU | -40°C to +125°C   | Thin Shrink Small Outline Package (TSSOP) Thin Shrink Small Outline Package (TSSOP) Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADG612YRU | -40°C to +125°C   |                                                                                                                               | RU-16          |
| ADG613YRU | -40°C to +125°C   |                                                                                                                               | RU-16          |

#### Table I. ADG611/ADG612 Truth Table

| ADG611 In | ADG612 In | Switch Condition |
|-----------|-----------|------------------|
| 0         | 1         | ON               |
| 1         | 0         | OFF              |

#### Table II. ADG613 Truth Table

| Logic | Switch 1, 4 | Switch 2, 3 |  |
|-------|-------------|-------------|--|
| 0     | OFF         | ON          |  |
| 1     | ON          | OFF         |  |

#### PIN CONFIGURATIONS



#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG611/ADG612/ADG613 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. 0 -5-

<sup>&</sup>lt;sup>2</sup>Overvoltages at IN, S, or D will be clamped by internal diodes. Current should be limited to the maximum ratings given.

|                            | TERMINOLOGY                                                                                                                                      |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| $\overline{ m V_{DD}}$     | Most Positive Power Supply Potential                                                                                                             |
| $V_{SS}$                   | Most Negative Power Supply Potential                                                                                                             |
| $I_{\mathrm{DD}}$          | Positive Supply Current                                                                                                                          |
| $I_{SS}$                   | Negative Supply Current                                                                                                                          |
| GND                        | Ground (0 V) Reference                                                                                                                           |
| S                          | Source Terminal. May be an input or output                                                                                                       |
| D                          | Drain Terminal. May be an input or output                                                                                                        |
| IN                         | Logic Control Input                                                                                                                              |
| $V_{D}\left(V_{S}\right)$  | Analog Voltage on Terminals D, S                                                                                                                 |
| $R_{ON}$                   | Ohmic Resistance between D and S                                                                                                                 |
| $\Delta R_{\mathrm{ON}}$   | On Resistance match between any two channels, i.e., $R_{\rm ONMAX} - R_{\rm ONMIN}$ .                                                            |
| $R_{FLAT(ON)} \\$          | Flatness is defined as the difference between the maximum and minimum value of on-resistance as measured over the specified analog signal range. |
| I <sub>S</sub> (OFF)       | Source Leakage Current with the Switch "OFF"                                                                                                     |
| $I_D$ (OFF)                | Drain Leakage Current with the Switch "OFF"                                                                                                      |
| $I_D$ , $I_S$ (ON)         | Channel Leakage Current with the Switch "ON"                                                                                                     |
| $V_{INL}$                  | Maximum Input Voltage for Logic "0"                                                                                                              |
| $V_{\rm INH}$              | Minimum Input Voltage for Logic "1"                                                                                                              |
| $I_{\rm INL}(I_{\rm INH})$ | Input Current of the Digital Input.                                                                                                              |
| $C_{S}$ (OFF)              | "OFF" Switch Source Capacitance. Measured with reference to ground.                                                                              |
| $C_D$ (OFF)                | "OFF" Switch Drain Capacitance. Measured with reference to ground.                                                                               |
| $C_D$ , $C_S(ON)$          | "ON" Switch Capacitance. Measured with reference to ground.                                                                                      |
| $C_{IN}$                   | Digital Input Capacitance                                                                                                                        |
| $t_{ON}$                   | Delay between applying the digital control input and the output switching on. See Test Circuit 4.                                                |
| $t_{OFF}$                  | Delay between applying the digital control input and the output switching off.                                                                   |
| Charge<br>Injection        | A measure of the glitch impulse transferred from the digital input to the analog output during switching.                                        |
| Off Isolation              | A measure of unwanted signal coupling through an "OFF" switch.                                                                                   |
| Crosstalk                  | A measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.                           |
| On Response                | Frequency Response of the "ON" Switch                                                                                                            |

-6- REV. 0

Loss Due to the ON Resistance of the Switch

Insertion

Loss

# Typical Performance Characteristics—ADG611/ADG612/ADG613



TPC 1. On Resistance vs.  $V_D(V_S)$ , Dual Supply



TPC 2. On Resistance vs.  $V_D(V_S)$ , Single Supply



TPC 3. On Resistance vs.  $V_D(V_S)$  for Different Temperatures, Dual Supply



TPC 4. On Resistance vs.  $V_D(V_S)$  for Different Temperatures, Single Supply



TPC 5. Leakage Currents vs. Temperature, Dual Supply



TPC 6. Leakage Currents vs. Temperature, Single Supply



TPC 7. Charge Injection vs. Source Voltage



TPC 8.  $t_{ON}/t_{OFF}$  Times vs. Temperature



TPC 9. On Response vs. Frequency

REV. 0 -7-



TPC 10. Off Isolation vs. Frequency



TPC 11. Crosstalk vs. Frequency

#### **APPLICATIONS**

Figure 1 illustrates a photodetector circuit with programmable gain. With the resistor values shown in the circuits, and using different combinations of switches, gains in the range of 2 to 16 can be achieved.



Figure 1. Photodetector Circuit with Programmable Gain

# **Test Circuits**



Test Circuit 1. On Resistance



Test Circuit 2. Off Leakage



Test Circuit 3. On Leakage



Test Circuit 4. Switching Times



Test Circuit 5. Break-Before-Make Time Delay



Test Circuit 6. Charge Injection

REV. 0 –9–



Test Circuit 7. Off Isolation



Test Circuit 8. Channel-to-Channel Crosstalk



Test Circuit 9. Bandwidth

-10- REV. 0

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

#### 16-Lead TSSOP (RU-16)



REV. 0 -11-