

# Microcomputer Components

8-Bit CMOS Microcontroller

C501

Data Sheet 04.97

| C501 Data<br>Revision H       |                          | 1997-04-01                                                                                                                                                   |
|-------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Previous R                    | eleases :                | 11.92, 11.93, 08.94, 08.95, 10.96                                                                                                                            |
| Page<br>(previous<br>version) | Page<br>(new<br>version) | Subjects (changes since last revision)                                                                                                                       |
| general                       |                          | C501G-1E OTP version included                                                                                                                                |
| 4<br>5<br>5-7                 | 4<br>5<br>5-7            | Ordering information resorted and C501G-1E types added Table with literature hints added Pin configuration logic symbol for pins EA/Vpp and ALE/PROG updated |
| 11<br>8, 9, 10                | 11<br>8, 9, 10           | Pin description for ALE/PROG and EA/Vpp completed Port 1, 3, 2 pin description: "bidirectional" replaced by "quasi- bidirectional"                           |
| 13<br>14<br>-                 | 13<br>14<br>15           | Block diagram updated for C501G-1E  New design of register (PSW) description  "Memory organization" added                                                    |
| 15-18<br>17                   | 16-18<br>17<br>25-28     | Actualized design of the SFR tables Reset value of T2CON corrected Description for the C501-1E OTP version added                                             |
| -<br>41<br>-                  | 31<br>41<br>43, 44       | DC characteristics for C501-1E added Timing "External Clock Drive" now behind "Data Memory Cycle" AC characteristics for C501-1E added                       |

#### Edition 1997-04-01

Published by Siemens AG, Bereich Halbleiter, Marketing-Kommunikation, Balanstraße 73, 81541 München

© Siemens AG 1997. All Rights Reserved.

#### Attention please!

As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies.

The information describes the type of component and shall not be considered as assured characteristics.

Terms of delivery and rights to change design reserved.

For questions on technology, delivery and prices please contact the Semiconductor Group Offices in Germany or the Siemens Companies and Representatives worldwide (see address list).

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Siemens Office, Semiconductor Group.

Siemens AG is an approved CECC manufacturer.

#### Packing

Please use the recycling operators known to you. We can also help you – get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport.

For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred

#### Components used in life-support devices or systems must be expressly authorized for such purpose!

Critical components<sup>1</sup> of the Semiconductor Group of Siemens AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Semiconductor Group of Siemens AG.

- 1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or effectiveness of that device or system.
- 2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered.

# 8-Bit CMOS Microcontroller

C501

## **Preliminary**

- Fully compatible to standard 8051 microcontroller
- Versions for 12/24/40 MHz operating frequency
- Program memory: completely external (C501-L)

8K×8 ROM (C501-1R)

8K×8 OTP memory (C501-1E)

- 256 × 8 RAM
- Four 8-bit ports
- Three 16-bit timers / counters (timer 2 with up/down counter feature)
- USART
- Six interrupt sources, two priority levels
- Power saving modes
- Quick Pulse programming algorithm (C501-1E only)
- 2-Level program memory lock (C501-1E only)
- P-DIP-40, P-LCC-44, and P-MQFP-44 package
- Temperature ranges : SAB-C501

 $T_{\rm A}$ : 0 °C to 70 °C  $T_{\rm A}$ : -40 °C to 85 °C SAF-C501



Figure 1 C501G Functional Units

The C501-1R contains a non-volatile  $8K \times 8$  read-only program memory, a volatile  $256 \times 8$  read-write data memory, four ports, three 16-bit timers counters, a seven source, two priority level interrupt structure and a serial port. The C501-L is identical, except that it lacks the program memory on chip. The C501-1E contains a one-time programmable (OTP) program memory on chip. The term C501 refers to all versions within this specification unless otherwise noted. Further, the term C501 refers to all versions which are available in the different temperature ranges, marked with SAB-C501... or SAF-C501....

# **Ordering Information**

| Туре            | Ordering Code | Package   | Description (8-Bit CMOS microcontroller)                        |
|-----------------|---------------|-----------|-----------------------------------------------------------------|
| SAB-C501G-LN    | Q67120-C969   | P-LCC-44  | for external memory (12 MHz)                                    |
| SAB-C501G-LP    | Q67120-C968   | P-DIP-40  |                                                                 |
| SAB-C501G-LM    | Q67127-C970   | P-MQFP-44 |                                                                 |
| SAB-C501G-L24N  | Q67120-C1001  | P-LCC-44  | for external memory (24 MHz)                                    |
| SAB-C501G-L24P  | Q67120-C999   | P-DIP-40  |                                                                 |
| SAB-C501G-L24M  | Q67127-C1014  | P-MQFP-44 |                                                                 |
| SAB-C501G-L40N  | Q67120-C1002  | P-LCC-44  | for external memory (40 MHz)                                    |
| SAB-C501G-L40P  | Q67120-C1000  | P-DIP-40  |                                                                 |
| SAB-C501G-L40M  | Q67127-C1009  | P-MQFP-44 |                                                                 |
| SAF-C501G-L24N  | Q67120-C1011  | P-LCC-44  | for external memory (24 MHz) ext. temp. – 40 °C to 85 °C        |
| SAF-C501G-L24P  | Q67120-C1010  | P-MQFP-44 |                                                                 |
| SAB-C501G-1RN   | Q67120-DXXX   | P-LCC-44  | with mask-programmable ROM (12 MHz)                             |
| SAB-C501G-1RP   | Q67120-DXXX   | P-DIP-40  |                                                                 |
| SAB-C501G-1RM   | Q67127-DXXX   | P-MQFP-44 |                                                                 |
| SAB-C501G-1R24N | Q67120-DXXX   | P-LCC-44  | with mask-programmable ROM (24 MHz)                             |
| SAB-C501G-1R24P | Q67120-DXXX   | P-DIP-40  |                                                                 |
| SAB-C501G-1R24M | Q67127-DXXX   | P-MQFP-44 |                                                                 |
| SAB-C501G-1R40N | Q67120-DXXX   | P-LCC-44  | with mask-programmable ROM (40 MHz)                             |
| SAB-C501G-1R40P | Q67120-DXXX   | P-DIP-40  |                                                                 |
| SAB-C501G-1R40M | Q67127-DXXX   | P-MQFP-44 |                                                                 |
| SAF-C501G-1R24N | Q67120-DXXX   | P-LCC-44  | with mask-programmable ROM (24 MHz) ext. temp. – 40 °C to 85 °C |
| SAF-C501G-1R24P | Q67120-DXXX   | P-DIP-40  |                                                                 |
| SAB-C501G-1EN   | Q67120-C1054  | P-LCC-44  | with OTP memory (12 MHz)                                        |
| SAB-C501G-1EP   | Q67120-C1056  | P-DIP-40  |                                                                 |
| SAF-C501G-1EN   | Q67120-C2002  | P-LCC-44  | with OTP memory (12 MHz)) ext. temp. – 40 °C to 85 °C           |
| SAF-C501G-1EP   | Q67120-C2003  | P-DIP-40  |                                                                 |
| SAB-C501G-1E24N | Q67120-C2005  | P-LCC-44  | with OTP memory (24 MHz)                                        |
| SAB-C501G-1E24P | Q67120-C2006  | P-DIP-40  |                                                                 |
| SAF-C501G-1E24N | Q67120-C2008  | P-LCC-44  | with OTP memory (24 MHz))                                       |
| SAF-C501G-1E24P | Q67120-C2009  | P-DIP-40  | ext. temp. – 40 °C to 85 °C                                     |

**Note:** Versions for extended temperature range − 40 °C to 110 °C (SAH-C501G) on request. The ordering number of ROM types (DXXX extensions) is defined after program release (verification) of the customer.

### **Additional Literature**

For further information about the C501 the following literature is available:

| Title                                                                      | Ordering Number     |
|----------------------------------------------------------------------------|---------------------|
| C501 8-Bit CMOS Microcontroller User's Manual                              | B158-H6723-X-X-7600 |
| C500 Microcontroller Family Architecture and Instruction Set User's Manual | B158-H6987-X-X-7600 |
| C500 Microcontroller Family - Pocket Guide                                 | B158-H6986-X-X-7600 |



Figure 2
Pin Configuration P-LCC-44 Package (Top view)

SIEMENS C501



Figure 3
Pin Configuration P-DIP-40 Package (top view)



Figure 4
Pin Configuration P-MQFP-44 Package (top view)



Figure 5 Logic Symbol

Table 1 **Pin Definitions and Functions** 

| Symbol      |          | Pin Numb | er                         | I/O*) | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|-------------|----------|----------|----------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|             | P-LCC-44 | P-DIP-40 | P-MQFP-44                  | 1     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| P1.0 – P1.7 | 2-9      | 1–8      | 40–44,<br>1–3,<br>40<br>41 | I/O   | is a quasi-bidirectional I/O port with internal pull-up resistors. Port 1 pins that have 1s written to them are pulled high by the internal pullup resistors, and in that state can be used as inputs. As inputs, port 1 pins being externally pulled low will source current ( $I_{IL}$ , in the DC characteristics) because of the internal pull-up resistors. Port 1 also contains the timer 2 pins as secondary function. The output latch corresponding to a secondary function must be pro-grammed to a one (1) for that function to operate.  The secondary functions are assigned to the pins of port 1, as follows:  P1.0 T2 Input to counter 2  P1.1 T2EX Capture - Reload trigger of timer 2 / Up-Down count |  |  |

<sup>\*)</sup> I = Input O = Output

Table 1 Pin Definitions and Functions (cont'd)

| Symbol      |                | Pin Numb       | er             | I/O*) | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                    |  |
|-------------|----------------|----------------|----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
|             | P-LCC-44       | P-DIP-40       | P-MQFP-44      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                    |  |
| P3.0 – P3.7 | 11, 13–19      | 10–17          | 5, 7–13        | I/O   | internation internation warious correspondents of the second contract of the second contract of the second correspondents of the sec | directional I/O port with up resistors. Port 3 pins that en to them are pulled high by bull-up resistors, and in that in be used as inputs. As pins being externally pulled be current (I <sub>IL</sub> , in the DC cs) because of the internal cors. Port 3 also contains the er, serial port 0 and external cors be pins which are used by ins. The output latching to a secondary function rammed to a one (1) for that corate.  Ty functions are assigned to cort 3, as follows: |                                                                                                                                                    |  |
|             | 11 10          | 10             | 5              |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R×D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | receiver data input (asynchronous) or data input output (synchronous) of serial interface 0                                                        |  |
|             | 13             | 11             | 7              |       | P3.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | T×D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | transmitter data output<br>(asynchronous) or clock<br>output (synchronous) of<br>the serial interface 0                                            |  |
|             | 14             | 12             | 8              |       | P3.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ĪNT0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | interrupt 0 input/timer 0 gate control                                                                                                             |  |
|             | 15             | 13             | 9              |       | P3.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ĪNT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | interrupt 1 input/timer 1 gate control                                                                                                             |  |
|             | 16<br>17<br>18 | 14<br>15<br>16 | 10<br>11<br>12 |       | P3.4<br>P3.5<br>P3.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | T0<br>T1<br>WR                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | counter 0 input counter 1 input the write control signal lat- ches the data byte from port 0 into the external data memory the read control signal |  |
|             | 19             | 17             |                |       | 1 3.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | enables the external data<br>memory to port 0                                                                                                      |  |

<sup>\*)</sup> I = Input O = Output

Table 1 Pin Definitions and Functions (cont'd)

| Symbol      |          | Pin Numb | er        | I/O*) | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-------------|----------|----------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|             | P-LCC-44 | P-DIP-40 | P-MQFP-44 |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| XTAL2       | 20       | 18       | 14        | -     | XTAL2 Output of the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| XTAL1       | 21       | 19       | 15        | -     | Input to the inverting oscillator amplifier and input to the internal clock generator circuits.  To drive the device from an external clock source, XTAL1 should be driven, while XTAL2 is left unconnected. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clocking circuitry is divided down by a divide-by-two flip-flop.  Minimum and maximum high and low times as well as rise fall times specified in the AC characteristics must be observed.                                                                                                                                                                                                                                                                          |  |  |
| P2.0 – P2.7 | 24–31    | 21–28    | 18–25     | I/O   | is a quasi-bidirectional I/O port with internal pull-up resistors. Port 2 pins that have 1s written to them are pulled high by the internal pull-up resistors, and in that state they can be used as inputs. As inputs, port 2 pins being externally pulled low will source current ( <i>I</i> <sub>IL</sub> , in the DC characteristics) because of the internal pull-up resistors. Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application it uses strong internal pull-up resistors when issuing 1s. During accesses to external data memory that use 8-bit addresses (MOVX @Ri), port 2 issues the contents of the P2 special function register. |  |  |

<sup>\*)</sup> I = Input O = Output

Table 1
Pin Definitions and Functions (cont'd)

| Symbol               |                     | Pin Numb | er        | I/O*)                                                                                                                                                                                                                                                                               | Function                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|----------------------|---------------------|----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                      | P-LCC-44 P-DIP-40 P |          | P-MQFP-44 |                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| PSEN                 | 32 29 26            |          | O         | The Program Store Enable output is a control signal that enables the external program memory to the bus during external fetch operations. It is activated every six oscillator periods except during external data memory accesses. Remains high during internal program execution. |                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| RESET                | 10                  | 9        | 4         | I                                                                                                                                                                                                                                                                                   | <b>RESET</b> A high level on this pin for two machine cycles while the oscillator is running resets the device. An internal diffused resistor to $V_{\rm SS}$ permits power-on reset using only an external capacitor to $V_{\rm CC}$ .                                                                                                                                                                            |  |  |
| ALE/PROG             | 33                  | 30       | 27        | I/O                                                                                                                                                                                                                                                                                 | The Address Latch Enable output is used for latching the low-byte of the address into external memory during normal operation. It is activated every six oscillator periods except during an external data memory access. For the C501-1E this pin is also the program pulse input (PROG) during OTP memory programming.                                                                                           |  |  |
| $\overline{EA}/V_PP$ | 35                  | 31       | 29        |                                                                                                                                                                                                                                                                                     | External Access Enable When held at high level, instructions are fetched from the internal ROM (C501-1R and C501-1E) when the PC is less than $2000_{\rm H}$ . When held at low level, the C501 fetches all instructions from external program memory. For the C501-L this pin must be tied low. This pin also receives the programming supply voltage $V_{\rm PP}$ during OTP memory programming (C501-1E) only). |  |  |

<sup>\*)</sup> I = Input O = Output

Table 1
Pin Definitions and Functions (cont'd)

| Symbol                 |                   | Pin Numb | er               | I/O*) | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|------------------------|-------------------|----------|------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                        | P-LCC-44 P-DIP-40 |          | P-MQFP-44        |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| P0.0 – P0.7            | 43–36             | 39–32    | 37–30            | I/O   | is an 8-bit open-drain bidirectional I/O port. Port 0 pins that have 1s written to them float, and in that state can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program or data memory. In this application it uses strong internal pull-up resistors when issuing 1s.  Port 0 also outputs the code bytes during program verification in the C501-1R and C501-1E. External pull-up resistors are required during program verification. |  |  |
| $V_{\mathtt{SS}}$      | 22                | 20       | 16               | _     | Circuit ground potential                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| $\overline{V_{	t CC}}$ | 44                | 40       | 38               | _     | Supply terminal for all operating modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| N.C.                   | 1, 12,<br>23, 34  | _        | 6, 17,<br>28, 39 | _     | No connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |

<sup>\*)</sup> I = Input O = Output

## **Functional Description**

The C501 is fully compatible to the standard 8051 microcontroller family.

It is compatible with the 80C32/52/82C52. While maintaining all architectural and operational characteristics of the 8051microcontroller family, the C501 incorporates some enhancements in the timer 2 unit.

Figure 6 shows a block diagram of the C501.



Figure 6
Block Diagram of the C501

Reset Value: 00H

## **CPU**

The C501 is efficient both as a controller and as an arithmetic processor. It has extensive facilities for binary and BCD arithmetic and excels in its bit-handling capabilities. Efficient use of program memory results from an instruction set consisting of 44 % one-byte, 41 % two-byte, and 15% three-byte instructions. With a 12 MHz crystal, 58% of the instructions are executed in 1.0  $\mu$ s 24 MHz: 500 ns, 40 MHz: 300 ns).

# Special Function Register PSW (Address D0<sub>H</sub>)

| Bit No.         | MSB |    |    | LSB |                 |    |    |   |     |
|-----------------|-----|----|----|-----|-----------------|----|----|---|-----|
|                 |     |    |    |     | D3 <sub>H</sub> |    |    |   | _   |
| D0 <sub>H</sub> | CY  | AC | F0 | RS1 | RS0             | OV | F1 | Р | PSW |

| Bit        | Function                        |                                                                                                 |                                                                                          |  |  |  |  |
|------------|---------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|--|--|--|
| CY         | Carry Flag<br>Used by ar        | Carry Flag Used by arithmetic instruction.                                                      |                                                                                          |  |  |  |  |
| AC         | Auxiliary Countries Used by ins |                                                                                                 | which execute BCD operations.                                                            |  |  |  |  |
| F0         | General Pu                      | ırpose Flaç                                                                                     | 9                                                                                        |  |  |  |  |
| RS1<br>RS0 | •                               | Register Bank select control bits These bits are used to select one of the four register banks. |                                                                                          |  |  |  |  |
|            | RS1                             | RS0                                                                                             | Function                                                                                 |  |  |  |  |
|            | 0                               | 0                                                                                               | Bank 0 selected, data address 00 <sub>H</sub> -07 <sub>H</sub>                           |  |  |  |  |
|            | 0                               | 1                                                                                               | Bank 1 selected, data address 08 <sub>H</sub> -0F <sub>H</sub>                           |  |  |  |  |
|            | 1                               | 1 0 Bank 2 selected, data address 10 <sub>H</sub> -17 <sub>H</sub>                              |                                                                                          |  |  |  |  |
|            | 1                               | 1                                                                                               | Bank 3 selected, data address 18 <sub>H</sub> -1F <sub>H</sub>                           |  |  |  |  |
| OV         | Overflow F<br>Used by ar        | •                                                                                               | struction.                                                                               |  |  |  |  |
| F1         | General Pu                      | ırpose Flaç                                                                                     | 9                                                                                        |  |  |  |  |
| P          |                                 | -                                                                                               | are after each instruction to indicate an odd/even in the accumulator, i.e. even parity. |  |  |  |  |

## **Memory Organization**

The C501 CPU manipulates data and operands in the following four address spaces:

- up to 64 Kbyte of internal/external program memory
- up to 64 Kbyte of external data memory
- 256 bytes of internal data memory
- a 128 byte special function register area

Figure 7 illustrates the memory address spaces of the C501.



Figure 7 C501 Memory Map

## **Special Function Registers**

The registers, except the program counter and the four general purpose register banks, reside in the special function register area.

The 27 special function registers (SFRs) include pointers and registers that provide an interface between the CPU and the other on-chip peripherals. All SFRs with addresses where address bits 0-2 are 0 (e.g. 80<sub>H</sub>, 88<sub>H</sub>, 90<sub>H</sub>, 98<sub>H</sub>, ..., F8<sub>H</sub>, FF<sub>H</sub>) are bitaddressable.

The SFRs of the C501 are listed in **table 2** and **table 3**. In **table 2** they are organized in groups which refer to the functional blocks of the C501. **Table 3** illustrates the contents of the SFRs in numeric order of their addresses.

Table 2 **Special Function Registers - Functional Blocks** 

| Block                | Symbol                                       | Name                                                                                                                                                                  | Address                                                                                                                          | Contents after Reset                                                                                           |
|----------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| CPU                  | ACC<br>B<br>DPH<br>DPL<br>PSW<br>SP          | Accumulator B-Register Data Pointer, High Byte Data Pointer, Low Byte Program Status Word Register Stack Pointer                                                      | E0H <sup>1)</sup> F0H <sup>1)</sup> 83H 82H D0H <sup>1)</sup>                                                                    | 00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub><br>07 <sub>H</sub> |
| Interrupt<br>System  | IE<br>IP                                     | Interrupt Enable Register Interrupt Priority Register                                                                                                                 | A8H <sup>1)</sup>                                                                                                                | 0X000000 <sub>B</sub> <sup>3)</sup><br>XX000000 <sub>B</sub> <sup>3)</sup>                                     |
| Ports                | P0<br>P1<br>P2<br>P3                         | Port 0 Port 1 Port 2 Port 3                                                                                                                                           | 80 <sub>H</sub> <sup>1)</sup><br>90 <sub>H</sub> <sup>1)</sup><br>A0 <sub>H</sub> <sup>1)</sup><br>B0 <sub>H</sub> <sup>1)</sup> | FF <sub>H</sub><br>FF <sub>H</sub><br>FF <sub>H</sub>                                                          |
| Serial<br>Channel    | PCON <sup>2)</sup><br>SBUF<br>SCON           | Power Control Register Serial Channel Buffer Register Serial Channel Control Register                                                                                 | 87 <sub>H</sub><br>99 <sub>H</sub><br><b>98<sub>H</sub></b> 1)                                                                   | 0XXX0000 <sub>B</sub> 3)<br>XX <sub>H</sub> 3)<br>00 <sub>H</sub>                                              |
| Timer 0 /<br>Timer 1 | TCON TH0 TH1 TL0 TL1 TMOD                    | Timer 0/1 Control Register Timer 0, High Byte Timer 1, High Byte Timer 0, Low Byte Timer 1, Low Byte Timer Mode Register                                              | 88H <sup>1)</sup><br>8CH<br>8DH<br>8AH<br>8BH<br>89H                                                                             | 00H<br>00H<br>00H<br>00H<br>00H<br>00H                                                                         |
| Timer 2              | T2CON<br>T2MOD<br>RC2H<br>RC2L<br>TH2<br>TL2 | Timer 2 Control Register Timer 2 Mode Register Timer 2 Reload/Capture Register, High Byte Timer 2 Reload/Capture Register, Low Byt Timer 2 High Byte Timer 2 Low Byte | C8H <sup>1)</sup> C9H CBH CAH CDH CCH                                                                                            | 00H<br>XXXXXXXX0B <sup>3)</sup><br>00H<br>00H<br>00H<br>00H                                                    |
| Pow. Sav.<br>Modes   | PCON <sup>2)</sup>                           | Power Control Register                                                                                                                                                | 87 <sub>H</sub>                                                                                                                  | 0XXX0000B 3)                                                                                                   |

Bit-addressable special function registers
 This special function register is listed repeatedly since some bits of it also belong to other functional blocks.
 "X" means that the value is undefined and the location is reserved

Table 3
Contents of the SFRs, SFRs in numeric order of their addresses

| Addr                         | Register | Content<br>after<br>Reset <sup>1)</sup> | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0  |
|------------------------------|----------|-----------------------------------------|-------|-------|-------|-------|-------|-------|-------|--------|
| 80H <sup>2)</sup>            | P0       | FFH                                     | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| 81 <sub>H</sub>              | SP       | 07 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| 82 <sub>H</sub>              | DPL      | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| 83 <sub>H</sub>              | DPH      | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| 87 <sub>H</sub>              | PCON     | 0000 <sub>B</sub>                       | SMOD  | _     | _     | _     | GF1   | GF0   | PDE   | IDLE   |
| 88H <sup>2)</sup>            | TCON     | 00 <sub>H</sub>                         | TF1   | TR1   | TF0   | TR0   | IE1   | IT1   | IE0   | IT0    |
| 89 <sub>H</sub>              | TMOD     | 00 <sub>H</sub>                         | GATE  | C/T   | M1    | MO    | GATE  | C/T   | M1    | MO     |
| 8A <sub>H</sub>              | TL0      | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| 8B <sub>H</sub>              | TL1      | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| 8C <sub>H</sub>              | TH0      | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| 8D <sub>H</sub>              | TH1      | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| 90H <sup>2)</sup>            | P1       | FFH                                     | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| 98H <sup>2)</sup>            | SCON     | 00 <sub>H</sub>                         | SM0   | SM1   | SM2   | REN   | TB8   | RB8   | TI    | RI     |
| 99 <sub>H</sub>              | SBUF     | хх <sub>Н</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| A0H <sup>2)</sup>            | P2       | FFH                                     | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| A8 <sub>H</sub> ²)           | IE       | 0X00-<br>0000B                          | EA    | _     | ET2   | ES    | ET1   | EX1   | ET0   | EX0    |
| B0H <sup>2)</sup>            | P3       | FFH                                     | RD    | WR    | T1    | T0    | INT1  | INT0  | TxD   | RxD    |
| B8H <sup>2)</sup>            | IP       | XX00.<br>0000 <sub>B</sub>              | _     | -     | PT2   | PS    | PT1   | PX1   | PT0   | PX0    |
| C8H <sup>2)</sup>            | T2CON    | 00 <sub>H</sub>                         | TF2   | EXF2  | RCLK  | TCLK  | EXEN2 | TR2   | C/T2  | CP/RL2 |
| C9 <sub>H</sub>              | T2MOD    | XXXX-<br>XXX0B                          | _     | _     | _     | _     | _     | _     | _     | DCEN   |
| CAH                          | RC2L     | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| СВН                          | RC2H     | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| CCH                          | TL2      | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| CDH                          |          | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| D0 <sub>H<sup>2)</sup></sub> | PSW      | 00 <sub>H</sub>                         | CY    | AC    | F0    | RS1   | RS0   | OV    | F1    | Р      |
| E0H <sup>2)</sup>            | ACC      | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |
| F0H <sup>2)</sup>            | В        | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0     |

<sup>1)</sup> X means that the value is undefined and the location is reserved

<sup>2)</sup> Bit-addressable special function registers

#### Timer / Counter 0 and 1

Timer/counter 0 and 1 can be used in four operating modes as listed in table 4.

Table 4
Timer/Counter 0 and 1 Operating Modes

| Mode | Description                                                                                |      | TM  | OD |    | Input Clock                 |                                |  |
|------|--------------------------------------------------------------------------------------------|------|-----|----|----|-----------------------------|--------------------------------|--|
|      |                                                                                            | Gate | C/T | M1 | МО | internal                    | external (max)                 |  |
| 0    | 8-bit timer/counter with a divide-by-32 prescaler                                          | Х    | Х   | 0  | 0  | $f_{\rm OSC}/_{12\times32}$ | $f_{ m OSC}/_{ m 24 	imes 32}$ |  |
| 1    | 16-bit timer/counter                                                                       | Х    | Х   | 1  | 1  | $f_{\rm OSC}/_{12}$         | $f_{ m OSC}/_{ m 24}$          |  |
| 2    | 8-bit timer/counter with 8-bit autoreload                                                  | Х    | Х   | 0  | 0  | $f_{\rm OSC}/_{12}$         | $f_{ m OSC}/_{24}$             |  |
| 3    | Timer/counter 0 used as one<br>8-bit timer/counter and one<br>8-bit timer<br>Timer 1 stops | Х    | Х   | 1  | 1  | fosc/12                     | fosc/24                        |  |

In the "timer" function (C/ $\overline{T}$  = '0') the register is incremented every machine cycle. Therefore the count rate is  $f_{OSC}/12$ .

In the "counter" function the register is incremented in response to a 1-to-0 transition at its corresponding external input pin (P3.4/T0, P3.5/T1). Since it takes two machine cycles to detect a falling edge the max. count rate is  $f_{\rm OSC}/24$ . External inputs  $\overline{\rm INTO}$  and  $\overline{\rm INT1}$  (P3.2, P3.3) can be programmed to function as a gate to facilitate pulse width measurements. **Figure 8** illustrates the input clock logic.



Figure 8
Timer/Counter 0 and 1 Input Clock Logic

## Timer 2

Timer 2 is a 16-bit timer/counter with an up/down count feature. It can operate either as timer or as an event counter which is selected by bit  $C/\overline{T2}$  (T2CON.1). It has three operating modes as shown in **table 5**.

Table 5
Timer/Counter 2 Operating Modes

|                       | T2CON                |            | T2MOD | T2CON |      |               | Input Clock                                         |                      |                       |
|-----------------------|----------------------|------------|-------|-------|------|---------------|-----------------------------------------------------|----------------------|-----------------------|
| Mode                  | R×CLK<br>or<br>T×CLK | CP/<br>RL2 | TR2   | DCEN  | EXEN | P1.1/<br>T2EX | Remarks                                             | internal             | external<br>(P1.0/T2) |
| 16-bit<br>Auto-       | 0                    | 0          | 1     | 0     | 0    | Х             | reload upon overflow                                |                      |                       |
| reload                | 0                    | 0          | 1     | 0     | 1    | <b>\</b>      | reload trigger<br>(falling edge)                    | $f_{ m OSC}$ /12     | max $f_{\rm OSC}/24$  |
|                       | 0                    | 0          | 1     | 1     | X    | 0             | Down counting                                       |                      |                       |
|                       | 0                    | 0          | 1     | 1     | X    | 1             | Up counting                                         |                      |                       |
| 16-bit<br>Cap-        | 0                    | 1          | 1     | Х     | 0    | Х             | 16 bit Timer/ Counter (only                         |                      | <b>77.0</b> 1         |
| ture                  | 0                    | 1          | 1     | X     | 1    | <b>↓</b>      | up-counting)<br>capture TH2,<br>TL2 → RC2H,<br>RC2L | f <sub>osc</sub> /12 | $f_{ m OSC}/24$       |
| Baud<br>Rate<br>Gene- | 1                    | Х          | 1     | Х     | 0    | Х             | no overflow interrupt request (TF2)                 | £ /0                 | max                   |
| rator                 | 1                    | X          | 1     | X     | 1    | <b>\</b>      | extra external<br>interrupt<br>("Timer 2")          | $f_{\rm osc}/2$      | $f_{\rm OSC}/24$      |
| off                   | Х                    | Х          | 0     | Х     | Х    | Х             | Timer 2 stops                                       | _                    | _                     |

# **Serial Interface (USART)**

The serial port is full duplex and can operate in four modes (one synchronous mode, three asynchronous modes) as illustrated in **table 6**. The possible baudrates can be calculated using the formulas given in **table 7**.

Table 6
USART Operating Modes

| Mode | sc  | ON  | Baudrate                             | Description                                                                                                       |  |  |
|------|-----|-----|--------------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|
|      | SM0 | SM1 |                                      |                                                                                                                   |  |  |
| 0    | 0   | 0   | f <sub>osc</sub> /12                 | Serial data enters and exits through R×D. T×D outputs the shift clock. 8-bit are transmitted/received (LSB first) |  |  |
| 1    | 0   | 1   | Timer 1/2 overflow rate              | 8-bit UART 10 bits are transmitted (through T×D) or received (R×D)                                                |  |  |
| 2    | 1   | 0   | $f_{ m OSC}/32~{ m or}f_{ m OSC}/64$ | 9-bit UART 11 bits are transmitted (T×D) or received (R×D)                                                        |  |  |
| 3    | 1   | 1   | Timer 1/2 overflow rate              | 9-bit UART Like mode 2 except the variable baud rate                                                              |  |  |

Table 7
Formulas for Calculating Baudrates

| Baud Rate<br>derived from                                        | Interface Mode | Baudrate                                                                                                                        |
|------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------|
| Oscillator                                                       | 0<br>2         | $f_{ m OSC}/12$ (2 <sup>SMOD</sup> $	imes f_{ m OSC}$ ) / 64                                                                    |
| Timer 1 (16-bit timer)<br>(8-bit timer with<br>8-bit autoreload) | 1,3<br>1,3     | $(2^{\rm SMOD} 	imes { m timer 1 overflow rate})$ /32 $(2^{\rm SMOD} 	imes f_{\rm OSC})$ / $(32 	imes 12 	imes (256-{ m TH1}))$ |
| Timer 2                                                          | 1,3            | $f_{\rm OSC}$ / (32 × (65536-(RC2H, RC2L))                                                                                      |

## **Interrupt System**

The C501 provides 6 interrupt sources with two priority levels. **Figure 9** gives a general overview of the interrupt sources and illustrates the request and control flags.



Figure 9
Interrupt Request Sources

Table 8
Interrupt Sources and their Corresponding Interrupt Vectors

| Source (Request Flags) | Vector                | Vector Address    |
|------------------------|-----------------------|-------------------|
| IE0                    | External interrupt 0  | 0003 <sub>H</sub> |
| TF0                    | Timer 0 interrupt     | 000BH             |
| IE1                    | External interrupt 1  | 0013 <sub>H</sub> |
| TF1                    | Timer 1 interrupt     | 001B <sub>H</sub> |
| RI + TI                | Serial port interrupt | 0023 <sub>H</sub> |
| TF2 + EXF2             | Timer 2 interrupt     | 002B <sub>H</sub> |

A low-priority interrupt can itself be interrupted by a high-priority interrupt, but not by another low-priority interrupt. A high-priority interrupt cannot be interrupted by any other interrupt source.

If two requests of different priority level are received simultaneously, the request of higher priority is serviced. If requests of the same priority are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence as shown in **table 9**.

Table 9
Interrupt Priority-Within-Level

| Interrupt S           | Priority   |              |
|-----------------------|------------|--------------|
| External Interrupt 0, | IE0        | High         |
| Timer 0 Interrupt,    | TF0        | _            |
| External Interrupt 1, | IE1        | $\downarrow$ |
| Timer 1 Interrupt,    | TF1        |              |
| Serial Channel,       | RI + TI    |              |
| Timer 2 Interrupt,    | TF2 + EXF2 | Low          |

## **Power Saving Modes**

Two power down modes are available, the Idle Mode and Power Down Mode.

The bits PDE and IDLE of the register PCON select the Power Down mode or the Idle mode, respectively. If the Power Down mode and the Idle mode are set at the same time, the Power Down mode takes precedence. **Table 10** gives a general overview of the power saving modes.

Table 10
Power Saving Modes Overview

| Mode               | Entering<br>Instruction<br>Example | Leaving by                                                     | Remarks                                                                                                                               |
|--------------------|------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Idle mode          | ORL PCON, #01H                     | <ul><li>– enabled interrupt</li><li>– Hardware Reset</li></ul> | CPU is gated off CPU status registers maintain their data. Peripherals are active                                                     |
| Power-Down<br>Mode | ORL PCON, #02H                     | Hardware Reset                                                 | Oscillator is stopped, contents of on-chip RAM and SFR's are maintained (leaving Power Down Mode means redefinition of SFR contents). |

In the Power Down mode of operation,  $V_{\rm CC}$  can be reduced to minimize power consumption. It must be ensured, however, that  $V_{\rm CC}$  is not reduced before the Power Down mode is invoked, and that  $V_{\rm CC}$  is restored to its normal operating level, before the Power Down mode is terminated. The reset signal that terminates the Power Down mode also restarts the oscillator. The reset should not be activated before  $V_{\rm CC}$  is restored to its normal operating level and must be held active long enough to allow the oscillator to restart and stabilize (similar to power-on reset).

## **OTP Operation**

The C501-1E is programmed by usng a modified Quick-Pulse Programming  $^{\text{TM 1}}$  algorithm. It differs from older methods in the value used for  $V_{\text{PP}}$  (programming supply voltage) and in the width and number of the ALE/PROG pulses. The C501-1E contains two signature bytes that can be read and used by a programming system to identify the device. The signature bytes identify the manufacturer of the device.

**Table 11** shows the logic levels for reading the signature byte, and for programming the program memory, the encryption table, and the security bits. The circuit configuration and waveforms for quick-pulse programming are shown in **figures 10** to **12**.

Table 11
OTP Programming Modes

| Mode                    | RESET | PSEN | ALE/<br>PROG | EA/V <sub>PP</sub> | P2.7 | P2.6 | P3.7 | P3.6 |
|-------------------------|-------|------|--------------|--------------------|------|------|------|------|
| Read signature          | 1     | 0    | 1            | 1                  | 0    | 0    | 0    | 0    |
| Program code data       | 1     | 0    | 0            | V <sub>PP</sub>    | 1    | 0    | 1    | 1    |
| Verify code data        | 1     | 0    | 1            | 1                  | 0    | 0    | 1    | 1    |
| Progam encryption table | 1     | 0    | 0            | V <sub>PP</sub>    | 1    | 0    | 1    | 0    |
| Program security bit 1  | 1     | 0    | 0            | V <sub>PP</sub>    | 1    | 1    | 1    | 1    |
| Program security bit 2  | 1     | 0    | 0            | V <sub>PP</sub>    | 1    | 1    | 0    | 0    |

#### Notes:

- 1. "0" = valid low for that pin, "1" = valid high for that pin.
- 2.  $V_{PP} = 12.75 \text{ V} \pm 0.25 \text{V}$
- 3.  $V_{CC}$  = 5 V  $\pm$  10% during programming and verification.
- 4. ALE/PROG receives 25 programming pulses while  $V_{PP}$  is held at 12.75 V. Each programming pulse is low for 100  $\mu$ s ( $\pm$  10  $\mu$ s) and high for a minimum of 10  $\mu$ s.

<sup>1)</sup> Quick-Pulse Programming<sup>TM</sup> is a trademark phrase of Intel Corporation

## **Quick-Pulse Programming**

The setup for microcontroller quick-pulse programming is shown in **figure 10**. Note that the C501-1E is running with a 4 to 6 MHz oscillator The reason the oscillator needs to be running is that the device is executing internal address and program data transfers.

The address of the OTP memory location to be programmed is applied to port 1 and 2 as shown in **figure 10**. The code byte to be programmed into that location is applied to port 0. RESET, PSEN and pins of port 2 and 3 specified in **table 11** are held at the "Program code data" levels. The ALE/PROG signal is pulsed low 25 times as shown in **figure 11**.

For programming of the encryption table, the 25 pulse programming sequence must be repeated for addresses 0 through 1F<sub>H</sub>, using the "Program encrytion table" levels. After the encryption table is programmed, verification cycles will produce only encrypted data.

For programming of the security bits, the 25 pulse programming sequence must be repeat using the "Program security bit" levels. After one security bit is programmed, further programming of the code memory and encryption table is disabled. However, the other security bit can still be programmed.

Note that the  $\overline{EA}/V_{PP}$  pin must not be allowed to go above the maximum specified  $V_{PP}$  level. for any amount of time. Even a narrow glitch above that voltage can cause permanent damage to the device. The  $V_{PP}$  source should be well regulated and free of glitches and overshoots.

## **Program Verification**

If security bit 2 has not been programmed, the on-chip OTP program memory can be read out for program verification. The address of the OTP program memory locations to be read is applied to ports 1 and 2 as shown in **figure 12**. The other pins are held at the "Verify code data" levels indicated in **table 11**. The contents of the address location will be emitted on port 0. External pullups are required on port 0 for this operation.

If the encryption table has been programmed, the data presented at port 0 will be the exclusive NOR of the program byte with one of the encryption bytes. The user will have to know the encryption table contents in order to correctly decode the verification data. The encryption table itself cannot be read out.

## **Reading the Signature Bytes**

The signature bytes are read by the same procedure as a normal verification of loctions  $30_H$  and  $31_H$ , except that P3.6 and P3.7 need to be pulled to a logic low. The values are:

 $30_H = E0_H$  indicates manufacturer  $31_H = 71_H$  indicates C501-1E



Figure 10 C501-1E OTP Memory Programming Configuration



Figure 11 C501-1E ALE/PROG Waveform



Figure 12 C501-1E OTP Memory Verification

## **Absolute Maximum Ratings**

| Ambient temperature under bias $(T_A)$                               | – 40 to 85 °C                           |
|----------------------------------------------------------------------|-----------------------------------------|
| Storage temperature $(T_{stg})$                                      | $-$ 65 $^{\circ}$ C to 150 $^{\circ}$ C |
| Voltage on $V_{\rm CC}$ pins with respect to ground ( $V_{\rm SS}$ ) | - 0.5 V to 6.5 V                        |
| Voltage on any pin with respect to ground $(V_{SS})$                 | – 0.5 V to $V_{\rm CC}$ +0.5 V          |
| Input current on any pin during overload condition                   | - 10 mA to 10 mA                        |
| Absolute sum of all input currents during overload condition         | I 100 mA I                              |
| Power dissipation                                                    | TBD                                     |

**Note:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage of the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for longer periods may affect device reliability. During overload conditions  $(V_{IN} > V_{CC} \text{ or } V_{IN} < V_{SS})$  the Voltage on  $V_{CC}$  pins with respect to ground  $(V_{SS})$  must not exceed the values defined by the absolute maximum ratings.

## DC Characteristics for C501-L / C501-1R

 $V_{\rm CC}$  = 5 V + 10 %, -15 %;  $V_{\rm SS}$  = 0 V;  $T_{\rm A}$  = 0 °C to 70 °C for the SAB-C501  $T_{\rm A}$  = -40 °C to 85 °C for the SAF-C501

| Parameter                                                    | Symbol            | Limit '                    | Values                    | Unit | Test Condition                                                    |  |
|--------------------------------------------------------------|-------------------|----------------------------|---------------------------|------|-------------------------------------------------------------------|--|
|                                                              |                   | min.                       | max.                      |      |                                                                   |  |
| Input low voltage (except EA, RESET)                         | $V_{IL}$          | - 0.5                      | 0.2 V <sub>CC</sub> – 0.1 | V    | -                                                                 |  |
| Input low voltage (EA)                                       | $V_{IL1}$         | - 0.5                      | $0.2 V_{\rm CC} - 0.3$    | V    | _                                                                 |  |
| Input low voltage (RESET)                                    | $V_{IL2}$         | - 0.5                      | $0.2 V_{\rm CC} + 0.1$    | V    | _                                                                 |  |
| Input high voltage (except<br>XTAL1, EA, RESET)              | $V_{IH}$          | $0.2 V_{\rm CC} + 0.9$     | V <sub>cc</sub> + 0.5     | V    | -                                                                 |  |
| Input high voltage to XTAL1                                  | V <sub>IH 1</sub> | 0.7 V <sub>CC</sub>        | $V_{\rm CC}$ + 0.5        | V    |                                                                   |  |
| Input high voltage to <del>EA</del> ,<br>RESET               | V <sub>IH 2</sub> | 0.6 V <sub>CC</sub>        | $V_{\rm CC}$ + 0.5        | V    | -                                                                 |  |
| Output low voltage<br>(ports 1, 2, 3)                        | $V_{OL}$          | _                          | 0.45                      | V    | $I_{\rm OL}$ = 1.6 mA <sup>1)</sup>                               |  |
| Output low voltage<br>(port 0, ALE, PSEN)                    | V <sub>OL 1</sub> | _                          | 0.45                      | V    | $I_{\rm OL}$ = 3.2 mA <sup>1)</sup>                               |  |
| Output high voltage (ports 1, 2, 3)                          | $V_{OH}$          | 2.4<br>0.9 V <sub>CC</sub> |                           | V    | $I_{\rm OH} = -~80~\mu{\rm A},$<br>$I_{\rm OH} = -~10~\mu{\rm A}$ |  |
| Output high voltage (port 0 in external bus mode, ALE, PSEN) | V <sub>OH 1</sub> | 2.4<br>0.9 V <sub>CC</sub> |                           | V    | $I_{OH} = -800 \mu A^{2}$ ,<br>$I_{OH} = -80 \mu A^{2}$           |  |
| Logic 0 input current (ports 1, 2, 3)                        | $I_{IL}$          | - 10                       | - 50                      | μΑ   | V <sub>IN</sub> = 0.45 V                                          |  |
| Logical 1-to-0 transition current (ports 1, 2, 3)            | $I_{TL}$          | <b>- 65</b>                | - 650                     | μΑ   | <i>V</i> <sub>IN</sub> = 2 V                                      |  |
| Input leakage current<br>(port 0, EA)                        | $I_{LI}$          | _                          | ± 1                       | μΑ   | $0.45 < V_{\rm IN} < V_{\rm CC}$                                  |  |
| Pin capacitance                                              | $C_{IO}$          | _                          | 10                        | pF   | $f_{\rm C}$ = 1 MHz,<br>$T_{\rm A}$ = 25 °C                       |  |
| Power supply current:                                        |                   |                            |                           |      |                                                                   |  |
| Active mode, 12 MHz <sup>7)</sup>                            | $I_{\sf CC}$      | -                          | 21                        | mA   | $V_{\rm CC} = 5 \text{ V}, ^{4)}$                                 |  |
| Idle mode, 12 MHz <sup>7)</sup>                              | $I_{\sf CC}$      | -                          | 4.8                       | mA   | $V_{\rm CC} = 5 \text{ V}, 5)$                                    |  |
| Active mode, 24 MHz 7)                                       | $I_{\rm CC}$      | -                          | 36.2                      | mA   | $V_{\rm CC} = 5 \text{ V}, ^{4)}$                                 |  |
| Idle mode, 24 MHz <sup>7)</sup>                              | $I_{\rm CC}$      | -                          | 8.2                       | mA   | $V_{\rm CC} = 5 \text{ V}, 5)$                                    |  |
| Active mode, 40 MHz <sup>7)</sup>                            | $I_{\rm CC}$      | -                          | 56.5                      | mA   | $V_{\rm CC} = 5 \text{ V}, ^{4)}$                                 |  |
| Idle mode, 40 MHz <sup>7)</sup>                              | $I_{\rm CC}$      | -                          | 12.7                      | mA   | $V_{\rm CC}$ = 5 V, 5)                                            |  |
| Power Down Mode                                              | $I_{PD}$          | -                          | 50                        | μA   | $V_{\rm CC} = 2 \dots 5.5 \rm V^{3}$                              |  |

Notes see page 32.

## DC Characteristics for C501-1E

 $V_{\rm CC}$  = 5 V + 10 %, - 15 %;  $V_{\rm SS}$  = 0 V;

 $T_A = 0 \,^{\circ}\text{C}$  to 70  $^{\circ}\text{C}$  for the SAB-C501  $T_A = -40 \,^{\circ}\text{C}$  to 85  $^{\circ}\text{C}$  for the SAF-C501

| Parameter                                                                                                                                                                  | Symbol                                                                        | Limit '                    | Values                       | Unit                       | Test Condition                                                                                                                                                                                 |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------|------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                            |                                                                               | min. max.                  |                              |                            |                                                                                                                                                                                                |  |
| Input low voltage (except EA/V <sub>PP</sub> , RESET)                                                                                                                      | $V_{IL}$                                                                      | - 0.5                      | 0.2 V <sub>CC</sub> – 0.1    | V                          | _                                                                                                                                                                                              |  |
| Input low voltage (EA/V <sub>PP</sub> )                                                                                                                                    | $V_{IL\;1}$                                                                   | - 0.5                      | 0.1 V <sub>CC</sub> – 0.1    | V                          | _                                                                                                                                                                                              |  |
| Input low voltage (RESET)                                                                                                                                                  | $V_{IL2}$                                                                     | - 0.5                      | $0.2 V_{\rm CC} + 0.1$       | V                          | _                                                                                                                                                                                              |  |
| Input high voltage (except XTAL1, EA/V <sub>PP</sub> , RESET)                                                                                                              | $V_{IH}$                                                                      | $0.2 V_{\rm CC} + 0.9$     | $V_{\rm CC}$ + 0.5           | V                          | _                                                                                                                                                                                              |  |
| Input high voltage to XTAL1                                                                                                                                                | V <sub>IH 1</sub>                                                             | 0.7 V <sub>CC</sub>        | $V_{\rm CC}$ + 0.5           | V                          |                                                                                                                                                                                                |  |
| Input high voltage to $\overline{\text{EA}}/\text{V}_{\text{PP}},$ RESET                                                                                                   | V <sub>IH 2</sub>                                                             | 0.6 V <sub>CC</sub>        | V <sub>CC</sub> + 0.5        | V                          | _                                                                                                                                                                                              |  |
| Output low voltage (ports 1, 2, 3)                                                                                                                                         | $V_{OL}$                                                                      | _                          | 0.45                         | V                          | $I_{\rm OL}$ = 1.6 mA <sup>1)</sup>                                                                                                                                                            |  |
| Output low voltage (port 0, ALE/PROG, PSEN)                                                                                                                                | V <sub>OL 1</sub>                                                             | _                          | 0.45                         | V                          | $I_{\rm OL}$ = 3.2 mA <sup>1)</sup>                                                                                                                                                            |  |
| Output high voltage (ports 1, 2, 3)                                                                                                                                        | $V_{OH}$                                                                      | 2.4<br>0.9 V <sub>CC</sub> |                              | V                          | $I_{\rm OH} = -~80~\mu{\rm A},$<br>$I_{\rm OH} = -~10~\mu{\rm A}$                                                                                                                              |  |
| Output high voltage (port 0 in external bus mode, ALE/PROG, PSEN)                                                                                                          | V <sub>OH 1</sub>                                                             | 2.4<br>0.9 V <sub>CC</sub> |                              | V                          | $I_{OH} = -800 \mu\text{A}^{2},$<br>$I_{OH} = -80 \mu\text{A}^{2}$                                                                                                                             |  |
| Logic 0 input current (ports 1, 2, 3)                                                                                                                                      | $I_{IL}$                                                                      | - 10                       | - 50                         | μΑ                         | $V_{\rm IN} = 0.45 \ { m V}$                                                                                                                                                                   |  |
| Logical 1-to-0 transition current (ports 1, 2, 3)                                                                                                                          | $I_{TL}$                                                                      | <b>- 65</b>                | - 650                        | μА                         | <i>V</i> <sub>IN</sub> = 2 V                                                                                                                                                                   |  |
| Input leakage current (port 0, EA/V <sub>PP</sub> )                                                                                                                        | $I_{LI}$                                                                      | _                          | ± 1                          | μА                         | $0.45 < V_{\rm IN} < V_{\rm CC}$                                                                                                                                                               |  |
| Pin capacitance                                                                                                                                                            | $C_{IO}$                                                                      | _                          | 10                           | pF                         | $f_{\rm C}$ = 1 MHz,<br>$T_{\rm A}$ = 25 °C                                                                                                                                                    |  |
| Power supply current:  Active mode, 12 MHz <sup>7)</sup> Idle mode, 12 MHz <sup>7)</sup> Active mode, 24 MHz <sup>7)</sup> Idle mode, 24 MHz <sup>7)</sup> Power Down Mode | $I_{\rm CC}$ $I_{\rm CC}$ $I_{\rm CC}$ $I_{\rm CC}$ $I_{\rm CC}$ $I_{\rm PD}$ | -<br>-<br>-<br>-           | 21<br>18<br>36.2<br>20<br>50 | mA<br>mA<br>mA<br>mA<br>μA | $V_{\rm CC} = 5 \text{ V}, ^{4)}$<br>$V_{\rm CC} = 5 \text{ V}, ^{5)}$<br>$V_{\rm CC} = 5 \text{ V}, ^{4)}$<br>$V_{\rm CC} = 5 \text{ V}, ^{5)}$<br>$V_{\rm CC} = 2 \dots 5.5 \text{ V} ^{3)}$ |  |

Notes see next page.

#### Notes:

- Ocapacitive loading on ports 0 and 2 may cause spurious noise pulses to be superimposed on the V<sub>OL</sub> of ALE and port 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operation. In the worst case (capacitive loading > 100 pF), the noise pulse on ALE line may exceed 0.8 V. In such cases it may be desirable to qualify ALE with a schmitt-trigger, or use an address latch with a schmitt-trigger strobe input.
- <sup>2)</sup> Capacitive loading on ports 0 and 2 may cause the  $V_{\rm OH}$  on ALE and  $\overline{\rm PSEN}$  to momentarily fall bellow the 0.9  $V_{\rm CC}$  specification when the address lines are stabilizing.
- $I_{\rm PD}$  (Power Down Mode) is measured under following conditions:  $\overline{\rm EA} = {\rm Port0} = V_{\rm CC}; \ {\rm RESET} = V_{\rm SS}; \ {\rm XTAL2} = {\rm N.C.}; \ {\rm XTAL1} = V_{\rm SS}; \ {\rm all \ other \ pins \ are \ disconnected.}$
- $I_{\rm CC}$  (active mode) is measured with: XTAL1 driven with  $t_{\rm CLCH}$ ,  $t_{\rm CHCL}$  = 5 ns,  $V_{\rm IL}$  =  $V_{\rm SS}$  + 0.5 V,  $V_{\rm IH}$  =  $V_{\rm CC}$  0.5 V; XTAL2 = N.C.;  $\overline{\rm EA}$  = Port0 = RESET=  $V_{\rm CC}$ ; all other pins are disconnected.  $I_{\rm CC}$  would be slightly higher if a crystal oscillator is used (appr. 1 mA).
- <sup>5)</sup>  $I_{\rm CC}$  (Idle mode) is measured with all output pins disconnected and with all peripherals disabled; XTAL1 driven with  $t_{\rm CLCH}$ ,  $t_{\rm CHCL}$  = 5 ns,  $V_{\rm IL}$  =  $V_{\rm SS}$  + 0.5 V,  $V_{\rm IH}$  =  $V_{\rm CC}$  0.5 V; XTAL2 = N.C.; RESET =  $\overline{\rm EA}$  =  $V_{\rm SS}$ ; Port0 =  $V_{\rm CC}$ ; all other pins are disconnected;
- $I_{\rm CC\ max}$  at other frequencies is given by: active mode:  $I_{\rm CC} = 1.27\ {\rm x}\,f_{\rm OSC} + 5.73$  idle mode:  $I_{\rm CC} = 0.28\ {\rm x}\,f_{\rm OSC} + 1.45$  (C501-L and C501-1R only) where  $f_{\rm OSC}$  is the oscillator frequency in MHz.  $I_{\rm CC}$  values are given in mA and measured at  $V_{\rm CC} = 5\ {\rm V}$ .

## AC Characteristics for C501-L / C501-1R / C501-1E

 $V_{\rm CC}$  = 5 V + 10 %, - 15 %;  $V_{\rm SS}$  = 0 V  $T_{\rm A}$  = 0 °C to 70 °C for the SAB-C501  $T_{\rm A}$  = - 40 °C to 85 °C for the SAF-C501

( $C_{L}$  for port 0, ALE and  $\overline{\text{PSEN}}$  outputs = 100 pF;  $C_{L}$  for all other outputs = 80 pF)

## **Program Memory Characteristics**

| Parameter                          | Symbol              | Limit Values    |      |                                       |                          |    |
|------------------------------------|---------------------|-----------------|------|---------------------------------------|--------------------------|----|
|                                    |                     | 12 MHz<br>Clock |      | Variab<br>1/t <sub>CLCL</sub> = 3.5 l |                          |    |
|                                    |                     | min.            | max. | min.                                  | max.                     |    |
| ALE pulse width                    | t <sub>LHLL</sub>   | 127             | _    | 2t <sub>CLCL</sub> - 40               | _                        | ns |
| Address setup to ALE               | t <sub>AVLL</sub>   | 43              | _    | t <sub>CLCL</sub> - 40                | _                        | ns |
| Address hold after ALE             | $t_{LLAX}$          | 30              | _    | t <sub>CLCL</sub> - 53                | _                        | ns |
| ALE low to valid instr in          | t <sub>LLIV</sub>   | _               | 233  | _                                     | $4t_{\rm CLCL} - 100$    | ns |
| ALE to PSEN                        | $t_{LLPL}$          | 58              | _    | t <sub>CLCL</sub> - 25                | _                        | ns |
| PSEN pulse width                   | $t_{PLPH}$          | 215             | _    | $3t_{\text{CLCL}} - 35$               | _                        | ns |
| PSEN to valid instr in             | $t_{PLIV}$          | _               | 150  | _                                     | $3t_{\text{CLCL}} - 100$ | ns |
| Input instruction hold after PSEN  | $t_{PXIX}$          | 0               | _    | 0                                     | _                        | ns |
| Input instruction float after PSEN | $t_{PXIZ}^{\star)}$ | _               | 63   | _                                     | $t_{\rm CLCL} - 20$      | ns |
| Address valid after PSEN           | $t_{PXAV}^{*)}$     | 75              | _    | t <sub>CLCL</sub> - 8                 | _                        | ns |
| Address to valid instr in          | t <sub>AVIV</sub>   | _               | 302  | _                                     | 5t <sub>CLCL</sub> - 115 | ns |
| Address float to PSEN              | $t_{AZPL}$          | 0               | _    | 0                                     | _                        | ns |

<sup>\*)</sup> Interfacing the C501 to devices with float times up to 75 ns is permissible. This limited bus contention will not cause any damage to port 0 Drivers.

# AC Characteristics for C501-L / C501-1R / C501-1E (cont'd)

# **External Data Memory Characteristics**

| Parameter                   | Symbol         |                 |      | Unit                     |                                                        |    |
|-----------------------------|----------------|-----------------|------|--------------------------|--------------------------------------------------------|----|
|                             |                | 12 MHz<br>Clock |      |                          | Variable Clock 1/t <sub>CLCL</sub> = 3.5 MHz to 12 MHz |    |
|                             |                | min.            | max. | min.                     | max.                                                   |    |
| RD pulse width              | $t_{RLRH}$     | 400             | -    | $6t_{\text{CLCL}} - 100$ | _                                                      | ns |
| WR pulse width              | $t_{WLWH}$     | 400             | -    | $6t_{\text{CLCL}} - 100$ | _                                                      | ns |
| Address hold after ALE      | $t_{LLAX2}$    | 30              | _    | $t_{\rm CLCL} - 53$      | _                                                      | ns |
| RD to valid data in         | $t_{RLDV}$     | _               | 252  | _                        | 5t <sub>CLCL</sub> - 165                               | ns |
| Data hold after RD          | $t_{RHDX}$     | 0               | _    | 0                        | _                                                      | ns |
| Data float after RD         | $t_{RHDZ}$     | _               | 97   | _                        | $2t_{\text{CLCL}} - 70$                                | ns |
| ALE to valid data in        | $t_{LLDV}$     | _               | 517  | _                        | $8t_{CLCL} - 150$                                      | ns |
| Address to valid data in    | $t_{AVDV}$     | _               | 585  | _                        | 9t <sub>CLCL</sub> - 165                               | ns |
| ALE to WR or RD             | $t_{LLWL}$     | 200             | 300  | $3t_{\text{CLCL}} - 50$  | $3t_{\text{CLCL}} + 50$                                | ns |
| Address valid to WR or RD   | $t_{\sf AVWL}$ | 203             | _    | $4t_{\text{CLCL}} - 130$ | _                                                      | ns |
| WR or RD high to ALE high   | $t_{WHLH}$     | 43              | 123  | $t_{\rm CLCL} - 40$      | $t_{\text{CLCL}} + 40$                                 | ns |
| Data valid to WR transition | $t_{QVWX}$     | 33              | _    | $t_{\rm CLCL} - 50$      | _                                                      | ns |
| Data setup before WR        | $t_{\sf QVWH}$ | 433             | _    | 7t <sub>CLCL</sub> - 150 | _                                                      | ns |
| Data hold after WR          | $t_{WHQX}$     | 33              | _    | t <sub>CLCL</sub> - 50   | _                                                      | ns |
| Address float after RD      | $t_{RLAZ}$     | _               | 0    | _                        | 0                                                      | ns |

## **External Clock Drive Characteristics**

| Parameter         | Symbol        | Symbol Limit Values |                               |    |  |  |
|-------------------|---------------|---------------------|-------------------------------|----|--|--|
|                   |               | Freq                |                               |    |  |  |
|                   |               | min.                | max.                          |    |  |  |
| Oscillator period | $t_{ m CLCL}$ | 83.3                | 285.7                         | ns |  |  |
| High time         | $t_{CHCX}$    | 20                  | $t_{\rm CLCL} - t_{\rm CLCX}$ | ns |  |  |
| Low time          | $t_{CLCX}$    | 20                  | $t_{\rm CLCL} - t_{\rm CHCX}$ | ns |  |  |
| Rise time         | $t_{CLCH}$    | _                   | 20                            | ns |  |  |
| Fall time         | $t_{CHCL}$    | _                   | 20                            | ns |  |  |

## AC Characteristics for C501-L24 / C501-1R24 / C501-1E24

 $V_{\rm CC}$  = 5 V + 10 %, - 15 %;  $V_{\rm SS}$  = 0 V  $T_{\rm A}$  = 0 °C to 70 °C for the SAB-C501  $T_{\rm A}$  = - 40 °C to 85 °C for the SAF-C501

( $C_{L}$  for port 0, ALE and  $\overline{\text{PSEN}}$  outputs = 100 pF;  $C_{L}$  for all other outputs = 80 pF)

## **Program Memory Characteristics**

| Parameter                          | Symbol            |                 | Limit Values |                                                           |                         | Unit |
|------------------------------------|-------------------|-----------------|--------------|-----------------------------------------------------------|-------------------------|------|
|                                    |                   | 24 MHz<br>Clock |              | Variable Clock<br>1/t <sub>CLCL</sub> = 3.5 MHz to 24 MHz |                         |      |
|                                    |                   | min.            | max.         | min.                                                      | max.                    |      |
| ALE pulse width                    | t <sub>LHLL</sub> | 43              | _            | 2t <sub>CLCL</sub> - 40                                   | _                       | ns   |
| Address setup to ALE               | t <sub>AVLL</sub> | 17              | _            | t <sub>CLCL</sub> - 25                                    | _                       | ns   |
| Address hold after ALE             | t <sub>LLAX</sub> | 17              | _            | t <sub>CLCL</sub> – 25                                    | _                       | ns   |
| ALE low to valid instr in          | t <sub>LLIV</sub> | _               | 80           | _                                                         | $4t_{\text{CLCL}} - 87$ | ns   |
| ALE to PSEN                        | $t_{LLPL}$        | 22              | _            | t <sub>CLCL</sub> - 20                                    | _                       | ns   |
| PSEN pulse width                   | $t_{PLPH}$        | 95              | _            | $3t_{\text{CLCL}} - 30$                                   | _                       | ns   |
| PSEN to valid instr in             | $t_{\sf PLIV}$    | _               | 60           | _                                                         | $3t_{\text{CLCL}} - 65$ | ns   |
| Input instruction hold after PSEN  | $t_{PXIX}$        | 0               | _            | 0                                                         | _                       | ns   |
| Input instruction float after PSEN | $t_{PXIZ}^{*)}$   | _               | 32           | _                                                         | t <sub>CLCL</sub> - 10  | ns   |
| Address valid after PSEN           | $t_{PXAV}^{*)}$   | 37              | _            | $t_{\text{CLCL}} - 5$                                     | _                       | ns   |
| Address to valid instr in          | t <sub>AVIV</sub> | _               | 148          | _                                                         | $5t_{\text{CLCL}} - 60$ | ns   |
| Address float to PSEN              | $t_{AZPL}$        | 0               | _            | 0                                                         | _                       | ns   |

<sup>\*)</sup> Interfacing the C501 to devices with float times up to 37 ns is permissible. This limited bus contention will not cause any damage to port 0 Drivers.

# AC Characteristics for C501-L24 / C501-1R24 / C501-1E24 (cont'd)

# **External Data Memory Characteristics**

| Parameter                   | Symbol             | Limit Values    |      |                                                        |                          | Unit |
|-----------------------------|--------------------|-----------------|------|--------------------------------------------------------|--------------------------|------|
|                             |                    | 24 MHz<br>Clock |      | Variable Clock 1/t <sub>CLCL</sub> = 3.5 MHz to 24 MHz |                          |      |
|                             |                    | min.            | max. | min.                                                   | max.                     |      |
| RD pulse width              | $t_{RLRH}$         | 180             | _    | $6t_{\text{CLCL}} - 70$                                | _                        | ns   |
| WR pulse width              | $t_{WLWH}$         | 180             | _    | $6t_{\text{CLCL}} - 70$                                | _                        | ns   |
| Address hold after ALE      | t <sub>LLAX2</sub> | 15              | _    | t <sub>CLCL</sub> - 27                                 | _                        | ns   |
| RD to valid data in         | $t_{RLDV}$         | _               | 118  | _                                                      | $5t_{\text{CLCL}} - 90$  | ns   |
| Data hold after RD          | $t_{RHDX}$         | 0               | _    | 0                                                      | _                        | ns   |
| Data float after RD         | $t_{RHDZ}$         | _               | 63   | _                                                      | $2t_{\text{CLCL}} - 20$  | ns   |
| ALE to valid data in        | $t_{LLDV}$         | _               | 200  | _                                                      | $8t_{\text{CLCL}} - 133$ | ns   |
| Address to valid data in    | $t_{AVDV}$         | _               | 220  | _                                                      | 9t <sub>CLCL</sub> - 155 | ns   |
| ALE to WR or RD             | $t_{LLWL}$         | 75              | 175  | $3t_{\text{CLCL}} - 50$                                | $3t_{\text{CLCL}} + 50$  | ns   |
| Address valid to WR or RD   | $t_{\sf AVWL}$     | 67              | _    | 4t <sub>CLCL</sub> - 97                                | _                        | ns   |
| WR or RD high to ALE high   | t <sub>WHLH</sub>  | 17              | 67   | t <sub>CLCL</sub> - 25                                 | t <sub>CLCL</sub> + 25   | ns   |
| Data valid to WR transition | $t_{QVWX}$         | 5               | _    | $t_{\text{CLCL}} - 37$                                 | _                        | ns   |
| Data setup before WR        | $t_{\sf QVWH}$     | 170             | _    | 7 <i>t</i> <sub>CLCL</sub> – 122                       | _                        | ns   |
| Data hold after WR          | $t_{WHQX}$         | 15              | _    | t <sub>CLCL</sub> - 27                                 | _                        | ns   |
| Address float after RD      | $t_{RLAZ}$         | _               | 0    | _                                                      | 0                        | ns   |

## **External Clock Drive Characteristics**

| Parameter         | Symbol        |      | Unit                          |    |
|-------------------|---------------|------|-------------------------------|----|
|                   |               | Freq |                               |    |
|                   |               | min. | max.                          |    |
| Oscillator period | $t_{ m CLCL}$ | 41.7 | 285.7                         | ns |
| High time         | $t_{CHCX}$    | 12   | $t_{\rm CLCL} - t_{\rm CLCX}$ | ns |
| Low time          | $t_{CLCX}$    | 12   | $t_{\rm CLCL} - t_{\rm CHCX}$ | ns |
| Rise time         | $t_{CLCH}$    | _    | 12                            | ns |
| Fall time         | $t_{CHCL}$    | _    | 12                            | ns |

#### AC Characteristics for C501-L40 / C501-1R40

 $V_{\rm CC}$  = 5 V + 10 %, - 15 %;  $V_{\rm SS}$  = 0 V  $T_{\rm A}$  = 0 °C to 70 °C for the SAB-C501  $T_{\rm A}$  = - 40 °C to 85 °C for the SAF-C501

( $C_L$  for port 0, ALE and  $\overline{\text{PSEN}}$  outputs = 100 pF;  $C_L$  for all other outputs = 80 pF)

## **Program Memory Characteristics**

| Parameter                          | Symbol            | Limit Values    |      |                                                         |                              | Unit |
|------------------------------------|-------------------|-----------------|------|---------------------------------------------------------|------------------------------|------|
|                                    |                   | 40 MHz<br>Clock |      | Variable Clock  1/t <sub>CLCL</sub> = 3.5 MHz to 40 MHz |                              |      |
|                                    |                   | min.            | max. | min.                                                    | max.                         |      |
| ALE pulse width                    | t <sub>LHLL</sub> | 35              | _    | 2 t <sub>CLCL</sub> - 15                                | _                            | ns   |
| Address setup to ALE               | t <sub>AVLL</sub> | 10              | _    | t <sub>CLCL</sub> - 15                                  | _                            | ns   |
| Address hold after ALE             | t <sub>LLAX</sub> | 10              | _    | t <sub>CLCL</sub> - 15                                  | _                            | ns   |
| ALE low to valid instr in          | t <sub>LLIV</sub> | _               | 55   | _                                                       | 4 t <sub>CLCL</sub> - 45     | ns   |
| ALE to PSEN                        | $t_{LLPL}$        | 10              | _    | t <sub>CLCL</sub> - 15                                  | _                            | ns   |
| PSEN pulse width                   | $t_{PLPH}$        | 60              | _    | 3 t <sub>CLCL</sub> - 15                                | _                            | ns   |
| PSEN to valid instr in             | $t_{\sf PLIV}$    | _               | 25   | _                                                       | 3 t <sub>CLCL</sub> - 50     | ns   |
| Input instruction hold after PSEN  | $t_{PXIX}$        | 0               | _    | 0                                                       | _                            | ns   |
| Input instruction float after PSEN | $t_{PXIZ}^{*)}$   | _               | 20   | _                                                       | <i>t</i> <sub>CLCL</sub> - 5 | ns   |
| Address valid after PSEN           | $t_{PXAV}^{*)}$   | 20              | _    | <i>t</i> <sub>CLCL</sub> - 5                            | _                            | ns   |
| Address to valid instr in          | t <sub>AVIV</sub> | _               | 65   | _                                                       | 5 t <sub>CLCL</sub> - 60     | ns   |
| Address float to PSEN              | t <sub>AZPL</sub> | - 5             | _    | -5                                                      | _                            | ns   |

<sup>\*)</sup> Interfacing the C501 to devices with float times up to 25ns is permissible. This limited bus contention will not cause any damage to port 0 Drivers.

# AC Characteristics for C501-L40 / C501-1R40 (cont'd)

# **External Data Memory Characteristics**

| Parameter                   | Symbol             | Limit Values    |      |                                                        |                          | Unit |
|-----------------------------|--------------------|-----------------|------|--------------------------------------------------------|--------------------------|------|
|                             |                    | 40 MHz<br>Clock |      | Variable Clock 1/t <sub>CLCL</sub> = 3.5 MHz to 40 MHz |                          | -    |
|                             |                    | min.            | max. | min.                                                   | max.                     |      |
| RD pulse width              | $t_{RLRH}$         | 120             | _    | 6 t <sub>CLCL</sub> - 30                               | _                        | ns   |
| WR pulse width              | $t_{WLWH}$         | 120             | _    | 6 t <sub>CLCL</sub> - 30                               | _                        | ns   |
| Address hold after ALE      | t <sub>LLAX2</sub> | 10              | _    | t <sub>CLCL</sub> - 15                                 | _                        | ns   |
| RD to valid data in         | $t_{RLDV}$         | _               | 75   | _                                                      | 5 t <sub>CLCL</sub> - 50 | ns   |
| Data hold after RD          | $t_{RHDX}$         | 0               | _    | 0                                                      | _                        | ns   |
| Data float after RD         | $t_{RHDZ}$         | _               | 38   | _                                                      | 2 t <sub>CLCL</sub> - 12 | ns   |
| ALE to valid data in        | $t_{LLDV}$         | _               | 150  | _                                                      | 8 t <sub>CLCL</sub> - 50 | ns   |
| Address to valid data in    | $t_{AVDV}$         | _               | 150  | _                                                      | 9 t <sub>CLCL</sub> - 75 | ns   |
| ALE to WR or RD             | $t_{LLWL}$         | 60              | 90   | 3 t <sub>CLCL</sub> - 15                               | 3 t <sub>CLCL</sub> + 15 | ns   |
| Address valid to WR or RD   | t <sub>AVWL</sub>  | 70              | _    | 4 t <sub>CLCL</sub> - 30                               | _                        | ns   |
| WR or RD high to ALE high   | $t_{WHLH}$         | 10              | 40   | t <sub>CLCL</sub> - 15                                 | t <sub>CLCL</sub> + 15   | ns   |
| Data valid to WR transition | $t_{QVWX}$         | 5               | _    | t <sub>CLCL</sub> - 20                                 | _                        | ns   |
| Data setup before WR        | $t_{\sf QVWH}$     | 125             | _    | 7 t <sub>CLCL</sub> - 50                               | _                        | ns   |
| Data hold after WR          | $t_{WHQX}$         | 5               | _    | t <sub>CLCL</sub> - 20                                 | _                        | ns   |
| Address float after RD      | $t_{RLAZ}$         | _               | 0    | _                                                      | 0                        | ns   |

#### **External Clock Drive Characteristics**

| Parameter         | Symbol     |      | Limit Values                  | Unit |
|-------------------|------------|------|-------------------------------|------|
|                   |            | Freq |                               |      |
|                   |            | min. | max.                          |      |
| Oscillator period | $t_{CLCL}$ | 25   | 285.7                         | ns   |
| High time         | $t_{CHCX}$ | 10   | $t_{\rm CLCL} - t_{\rm CLCX}$ | ns   |
| Low time          | $t_{CLCX}$ | 10   | $t_{\rm CLCL} - t_{\rm CHCX}$ | ns   |
| Rise time         | $t_{CLCH}$ | _    | 10                            | ns   |
| Fall time         | $t_{CHCL}$ | _    | 10                            | ns   |



Figure 13 Program Memory Read Cycle



Figure 14 Data Memory Read Cycle



Figure 15 Data Memory Write Cycle



Figure 16
External Clock Drive at XTAL2

### **ROM Verification Characteristics for C501-1R**

#### **ROM Verification Mode 1**

| Parameter               | Symbol              |      | Unit                        |     |
|-------------------------|---------------------|------|-----------------------------|-----|
|                         |                     | min. | max.                        |     |
| Address to valid data   | $t_{AVQV}$          | _    | 48t <sub>CLCL</sub>         | ns  |
| ENABLE to valid data    | $t_{\sf ELQV}$      | _    | 48 <i>t</i> <sub>CLCL</sub> | ns  |
| Data float after ENABLE | $t_{EHQZ}$          | 0    | 48t <sub>CLCL</sub>         | ns  |
| Oscillator frequency    | 1/t <sub>CLCL</sub> | 4    | 6                           | MHz |



Figure 17 ROM Verification Mode 1

# **OTP Programming and Verification Characteristics**

 $V_{\rm CC}$  = 5 V  $\pm$  10%,  $V_{\rm SS}$  = 0 V,  $T_{\rm A}$  = 21 °C to + 27 °C

| Parameter                               | Symbol                | Limit Values         |                      | Unit |
|-----------------------------------------|-----------------------|----------------------|----------------------|------|
|                                         |                       | min.                 | max.                 |      |
| Programming supply voltage              | $V_{PP}$              | 12.5                 | 13.0                 | V    |
| Programming supply current              | I <sub>PP</sub>       | _                    | 50                   | mA   |
| Oscillator frequency                    | 1 / t <sub>CLCL</sub> | 4                    | 6                    | MHz  |
| Address setup to ALE/PROG low           | $t_{AVGL}$            | 48 t <sub>CLCL</sub> | _                    | ns   |
| Address hold after ALE/PROG             | $t_{GHAX}$            | 48 t <sub>CLCL</sub> | _                    | ns   |
| Data setup to ALE/PROG low              | $t_{DVGL}$            | 48 t <sub>CLCL</sub> | _                    | ns   |
| Data hold after ALE/PROG                | $t_{GHDX}$            | 48 t <sub>CLCL</sub> | _                    | ns   |
| P2.7 (ENABLE) high to V <sub>PP</sub>   | $t_{EHSH}$            | 48 t <sub>CLCL</sub> | _                    | ns   |
| V <sub>PP</sub> setup to ALE/PROG low   | $t_{SHGL}$            | 10                   | _                    | μs   |
| V <sub>PP</sub> hold after ALE/PROG low | $t_{GHSL}$            | 10                   | _                    | μs   |
| ALE/PROG width                          | $t_{GLGH}$            | 90                   | 110                  | μs   |
| Address to data valid                   | $t_{AVQV}$            | _                    | 48 t <sub>CLCL</sub> | ns   |
| ENABLE low to data valid                | $t_{\sf ELQV}$        | _                    | 48 t <sub>CLCL</sub> | ns   |
| Data float after ENABLE                 | $t_{EHQZ}$            | 0                    | 48 t <sub>CLCL</sub> | ns   |
| ALE/PROG high to ALE/PROG low           | $t_{GHGL}$            | 10                   | _                    | μs   |



Figure 18
C501-1E OTP Memory Program/Read Cycle



AC Inputs during testing are driven at  $V_{\rm CC}$  – 0.5 V for a logic '1' and 0.45 V for a logic '0'. Timing measurements are made at  $V_{\rm ILmin}$  for a logic '1' and  $V_{\rm ILmax}$  for a logic '0'.

Figure 19
AC Testing: Input, Output Waveforms



For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded  $V_{\rm OH}$  /  $V_{\rm OL}$  level occurs.  $I_{\rm OL}$  /  $I_{\rm OH}$   $\geq \pm 20$  mA.

Figure 20 AC Testing: Float Waveforms



Figure 21
Recommended Oscillator Circuits

## **Package Outlines**



Figure 22 P-DIP-40 Package Outlines

## **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information"

Dimensions in mm



Figure 23 P-LCC-44 Package Outlines

## **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information"

SMD = Surface Mounted Device

Dimensions in mm



Figure 24 P-MQFP-44 Package Outlines

#### **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information"

SMD = Surface Mounted Device

Dimensions in mm