## 8-Bit Single-Chip Microcontroller

## SAB 8052B Microcontroller with factory mask programmable ROM (8K)

## SAB 8032B Microcontroller for external ROM

- Versions for $12 \mathrm{MHz} / 16 \mathrm{MHz} / 20 \mathrm{MHz}$ operating frequency
- $8 \mathrm{~K} \times 8$ ROM (SAB 8052B only)
- $256 \times 8$ RAM
- Four 8-bit ports, 32 I/O lines
- Three 16-bit timer/event counters
- High-performance full-duplex serial channel with flexible transmit/receive baud rate capability
- External memory expandable up to 128 Kbytes
- Boolean processor
- Most instructions execute in:
$1 \mu \mathrm{~s}$ instruction cycle time at 12 MHz
750 ns instruction cycle time at 16 MHz
600 ns instruction cycle time at 20 MHz
- Multiply and divide in $4 \mu \mathrm{~s} / 3 \mu \mathrm{~s} / 2.4 \mu \mathrm{~s}$
- Six interrupt vectors, two priority levels
- RAM power-down supply
- Packages P-DIP-40 and PL-CC-44
- Full backward compatibility with SAB 8051/8031
- Three temperature ranges available 0 to $70^{\circ} \mathrm{C}$
-40 to $85^{\circ} \mathrm{C}$ -40 to $110^{\circ} \mathrm{C}$

Figure 12
Pin Configuration

P-DIP-40


PL-CC-44


The SAB 8052/8032 family are standalone, high-performance single-chip microcontrollers fabricated in +5 V advanced N -channel, silicon-gate Siemens MYMOS technology, packaged in a 40-pin plastic dual-in-line package (P-DIP-40) or 44-pin plastic leaded chip carrier (PL-CC-44) package. It is backwardly compatible with the SAB 8051A/8031A and provides the hardware features, architectural enhancements, and instructions that are necessary to make it a powerful and cost-effective controller for applications requiring up to 64 Kbytes of program memory and/or up to 64 Kbytes of data memory.
The controllers of the SAB 8052/8032 family contain a non-volatile $8 \mathrm{~K} \times 8$ read-only program memory, a volatile $256 \times 8 \mathrm{read} /$
write data memory, 32 I/ O lines, three 16-bit timer/counters, a six-source, two-prioritylevel nested interrupt structure, a serial I/O port for either multiprocessor communications, I/O expansion, or full-duplex UART, as well as an on-chip oscillator and clock circuits.

For systems that require extra capability, the standard TTL compatible memories and the byte-oriented SAB 8080 and SAB 8085 peripherals can be used to expand the SAB 8052 / 8032 family.
The parts are available for standard temperature range ( 0 to $70^{\circ} \mathrm{C}$ ) and extended temperature ranges ( -40 to $85^{\circ} \mathrm{C}$ and -40 to $110^{\circ} \mathrm{C}$ ).


## Ordering Information

| Type | Package | Description (8-bit single- microcontroller) |
| :---: | :---: | :---: |
| SAB 8032B-P | P-DIP-40 | for external memory, 12 MHz . |
| SAB 8032B-N | PL-CC-44 |  |
| SAB 8032B-16-P | P-DIP-40 | for external memory,$16 \mathrm{MHz}$ |
| SAB 8032B-16-N | PL-CC-44 |  |
| SAB 8032B-20-P | P-DIP-4 | for external memory,$20 \mathrm{MHz}$ |
| SAB 8032B-20-N | PL-CC-44 |  |
| SAB 8052B-P | P-DIP-40 | with 8-KByte mask-programmable ROM, 12 MHz |
| SAB 8052B-N | PL-CC-44 |  |
| SAB 8052B-16-P | P-DIP-40 | with 8-KByte mask-programmable ROM, 16 MHz |
| SAB 8052B-16-N | PL-CC-44 |  |

Figure 14
Logic Symbol


## Pin Definitions and Functions

| Symbol | Pins |  | Input (I) Output (O) | Function |
| :---: | :---: | :---: | :---: | :---: |
|  | P-DIP-40 | PL-CC-44 |  |  |
| P1.0-P1.7 | 1-8 | 2-9 | 1/O | PORT 1 is an 8-bit quasi-bidirectional I/O port. It is used for the low-order address byte during program verification. Port 1 can sink/source four LS TTL loads. <br> Port 1 also contains the timer 2 pins as a secondary function. The output latch corresponding to a secondary function must be programmed to a one (1) for that function to operate. The secondary functions are assigned to the pins of port 1, as follows: <br> - T2 (P1.0). Input to counter 2. <br> - T2 (EX (P1.1). Capture/Reload trigger of timer 2. |
| RST/VPD | 9 | 10 | 1 | RESET input. A high level on this pin resets the SAB 8052B. A small internal pulldown resistor permits pow-er-on reset using only a capacitor connected to $V C C$. If $V$ pD is held within its spec while $V$ cc drops below spec, $V$ PD will provide standby power to the RAM. When $V$ PD is low, the RAM's current is drawn from $V \mathrm{cc}$. |
| P3.0-P3.7 | 10-17 | $\begin{aligned} & 11 \\ & 13-19 \end{aligned}$ | 1/O | PORT 3 is an 8-bit quasi-bidirectional I/O port. It also contains the interrupt, timer, serial port and $\overline{R D}$ and $\overline{W R}$ pins that are used by various options. The output latch corresponding to a secondary function must be programmed to a one (1) for that function to operate. Port 3 can sink/source four LS TTL loads. The secondary functions are assigned to the pins of port 3, as follows: <br> - RxD/data (P3.0). Serial port's receiver data input (asynchronous) or data input/output (synchronous). <br> - TxD/clock (P3.1). Serial port's transmitter data output (asynchronous) or clock output (synchronous). <br> - INTO (P3.2). Interrupt 0 input or gate control input for counter 0. <br> - $\overline{\text { INT1 }}$ (P3.3). Interrupt 1 input or gate control input for counter 1. <br> - T0 (P3.4). Input to counter 0. <br> - T1 (P3.5). Input to counter 1. <br> - WR (P3.6). The write control signal latches the data byte from port 0 into the external data memory. <br> $-\overline{R D}$ (P3.7). The read control signal enables external data memory to port 0. |
| XTAL1 <br> XTAL2 | $\begin{aligned} & 19 \\ & 18 \end{aligned}$ | $\begin{aligned} & 21 \\ & 20 \end{aligned}$ |  | XTAL 1 input to the oscillator's high gain amplifier. Required when a crystal is used. Connect to $V \mathrm{ss}$ when external source is used on XTAL 2. <br> XTAL 2 output from the oscillator's amplifier. Input to the internal timing circuitry. A crystal or external source can be used. |
| P2.0-P2.7 | 21-28 | 24-31 | 1/0 | PORT 2 is an 8-bit quasi-bidirectional I/O port. It also emits the high-order address byte when accessing external memory. It is used for the high-order address and the control signals during program verification. Port 2 can sink/source four LS TTL loads. |

Pin Definitions and Functions (continued)

| Symbol | Pins |  | $\begin{aligned} & \text { Input (I) } \\ & \text { Output (O) } \end{aligned}$ | Function |
| :---: | :---: | :---: | :---: | :---: |
|  | P-DIP-40 | PL-CC-44 |  |  |
| PSEN | 29 | 32 . | 0 | The Program Store Enable output is a control signal that enables the external program memory to the bus during ex ternal fetch operations. It is activated every six oscillator periods, except during external data memory accesses. Remains high during internal program execution. |
| ALE | 30 | 33 | O.. | Provides Address Latch Enable output used for latching the address into external memory during normal operation. It is activated every six oscillator periods except during an external data memory access. |
| $\overline{E A}$ | 31 | 35 | 1 | External Access enable. When held at a TTL high level, the ROM-versions executes instructions from the internal ROM when the PC points to the internal ROM address space. When held at a TTL low level, the ROM-versions fetch all instructions from external program memory. For the ROMless versions this pin must be tied low. |
| P0.0-P0.7. | 39-32 | 43-36 | I/O | Port 0 is an 8-bit open drain bidirectional I/O port. It is also the multiplexed low-order address and data bus when using external memory. It is used for data output during program verification. Port 0 can sink/source eight LS TTL loads. |
| $V \mathrm{cc}$ | 40 | 44 | - | +5 V Power Supply during operation and program verification. |
| $V \mathrm{ss}$ | 20 | 22 | - | Circuit Ground potential |
| NC | - | $\begin{aligned} & 1,12 \\ & 23,34 \end{aligned}$ | - | No Connection |

Figure 15
Block Diagram


## Absolute Maximum Ratings

Ambient temperature under bias
SAB 8052B/8032B $\qquad$ 0 to $+70^{\circ} \mathrm{C}$ Storage temperature............ -65 to $+150^{\circ} \mathrm{C}$ Voltage on any pin with respect to ground (Vss) ........... -0.5 to +7 V Power dissipation 2 W

Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## DC Characteristics

$V \mathrm{cc}=5 \mathrm{~V} \pm 10 \% ; V_{\mathrm{ss}}=0 \mathrm{~V}$
$T_{A}=0$ to $+70^{\circ} \mathrm{C}$ for SAB 8052B/8032B

| Symbol | Parameter | Limit Values |  | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min. | max. |  |  |
| VIL | Input low voltage | -0.5 | 0.8 | V | - |
| $V_{1 H}$ | Input high voltage (except RST/VPD and XTAL 2) | 2.0 | $V \mathrm{cc}+0.5$ | V | - |
| $V \mathrm{IHT}$ | Input high voltage to RST/Vpd for reset, XTAL 2 | 2.5 | $V C C+0.5$ | V | XTAL1 to Vss |
| VPD | Power down voltage to RST/VPD | 4.5 | 5.5 | $V$ | $V C C=0 V$ |
| VoL | Output low voltage Ports 1, 2, 3 | - | 0.45 | V | $I \mathrm{LL}=1.6 \mathrm{~mA}$ |
| Vol 1 | Output low voltage Port 0, ALE, PSEN | - | 0.45 | V | $\mathrm{IOL}=3.2 \mathrm{~mA}$ |
| Vor | Output high voltage Ports 1, 2, 3 | 2.4 | - | V | $I \mathrm{OH}=-80 \mu \mathrm{~A}$ |
| VOH1 | Output high voltage Port 0, ALE, PSEN | 2.4 | - | V | $I \mathrm{OH}=-400 \mu \mathrm{~A}$ |

DC Characteristics (cont'd)

| Symbol | Parameter | Limit Values |  | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min. | max. |  |  |
| ILL | Logical 0 input current Ports 1, 2, 3 | - | $-500$ | $\mu \mathrm{A}$ | $V \mathrm{~L}=0.45 \mathrm{~V}$ |
| 1L2 | Logical 0 input current XTAL 2 SAB 8052B/8032B - 12/16/20 | - | -3.2 | mA | $\begin{aligned} & \text { XTALI }=\mathrm{Vss} \\ & \text { VIL }=0.45 \mathrm{~V} \end{aligned}$ |
| IH1 | Input high current to RST/VPD for reset | - | 500 | $\mu \mathrm{A}$ | $V I N=V C C-1.5 V$ |
| IL | Input leakage current to port 0, EA | - | $\pm 10$ | $\mu \mathrm{A}$ | $0 \mathrm{~V}<\mathrm{VIN}<V \mathrm{Cc}$ |
| ICC | Power supply current <br> SAB 8052B/8032B <br> SAB 8052B-16/8032B-16 <br> SAB 8052B-20/8032B-20 | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | $\begin{aligned} & 175 \\ & 175 \\ & 175 \end{aligned}$ | mA <br> mA <br> mA | All outputs disconnected |
| IPD | Power down current | - | 15 | mA | $\begin{aligned} & V C C=0 \mathrm{~V} ; \\ & V P D=4.5 \ldots 5.5 \mathrm{~V} \end{aligned}$ |
| Clo | Capacitance of I/O buffer | - | 10 | pF | $f f c=1 \mathrm{MHz}$ |

```
AC Characteristics for SAB 8052B/8032B, 12 MHz
\(V \mathrm{cc}=5 \mathrm{~V} \pm 10 \%\); \(V \mathrm{ss}=0 \mathrm{~V}\)
(CL for port 0, ALE and \(\overline{\text { PSEN }}\) outputs \(=100 \mathrm{pF}\); \(C_{L}\) for all other outputs \(=80 \mathrm{pF}\) )
\(T_{A}=0\) to \(+70^{\circ} \mathrm{C}\) for \(\mathrm{SAB} 8052 \mathrm{~B} / 8032 \mathrm{~B}\)
```

Please refer to AC characteristics for SAB 8051A/8031A, 12MHz

AC Characteristics for SAB 8052B/8032B, 16 MHz
$V \propto=5 \mathrm{~V} \pm 10 \% ; V_{s s}=0 \mathrm{~V}$
( $C$ L for port 0, ALE and PSEN outputs $=100 \mathrm{pF}$; $C_{\mathrm{L}}$ for all other outputs $=80 \mathrm{pF}$ )
$T_{A}=0$ to $70{ }^{\circ} \mathrm{C}$; for $\mathrm{SAB} 8052 \mathrm{~B} / 8032 \mathrm{~B}-16$
Please refer for AC characteristics to the SAB 8051A/8031A-16, 16MHz

## AC Characteristics for SAB 8032B-20, 20 MHz

$T_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; V \propto=5 \mathrm{~V} \pm 10 \% ; V s s=0 \mathrm{~V}$
( $C$ L for port $0, A L E$ and $\overline{\text { PSEN }}$ outputs $=100 \mathrm{pF} ; C$ for all other outputs $=80 \mathrm{pF}$ )

| Symbol | Parameter |  |  | Limit |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Clock 20 MHz clock |  | Variable clock $1 /$ tclcl $=1.2 \mathrm{MHz}$ to 20 MHz |  |  |
|  |  | min. | max. | min. | max. |  |

## Program Memory Characteristics

| $t$ HLL | ALE pulse width | 60 | - | 2tacl-40 | - | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t$ AVLL | Address setup to ALE | 20 | - | tacl-30 | - | ns |
| $t$ LAXX 1 | Address hold after ALE | 20 | - | tacl-30 | - | ns |
| $t$ UV | ALE to valid instruction in | - | 100 | - | 4tacl-100 | ns |
| $t$ LPPL | ALE to PSEN | 25 | - | tact-25 | - | ns |
| $t$ PLPH | $\overline{\text { PSEN }}$ pulse width | 115 | - | 3tacl-35 | - | ns |
| $t$ PLIV | $\overline{\text { PSEN }}$ to valid instruction in | - | 75 | - | 3racl-75 | ns |
| $t \mathrm{PXIX}$ | Input instruction hold after PSEN | 0 | - | 0 | - | ns |
| $t \mathrm{PXI} \mathrm{Z}^{*}$ ) | Input instruction float after $\overline{\text { PSEN }}$ | - | 40 | - | tacl-10 | ns |
| $t$ PXAV') | Address valid after $\overline{\text { PSEN }}$ | 47 | - | taCl-3 | - | ns |
| taviv | Address to valid instruction in | - | 190 | - | 5tacl-60 | ns |
| $t$ AZPL | Address float to $\overline{\text { PSEN }}$ | 0 | - | 0 | - | ns |

*) Interfacing the SAB 8032B-20 to devices with float times up to 45 ns is permissible. This limited bus contention will not cause any damage to port 0 drivers.

## AC Characteristics for SAB 8032B-20, 20 MHz (cont'd)

| Symbol | Parameter | Limit Values |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Clock 20 MHz clock |  | Variable clock <br> $\mathbf{1 / t c l c l}=\mathbf{1 . 2} \mathbf{~ M H z}$ to $\mathbf{2 0} \mathbf{~ M H z}$ |  |  |
|  |  | min. | max. | min. | max. |  |

## External Data Memory Characteristics

| $t$ RLRH | $\overline{\mathrm{RD}}$ pulse width | 200 | - | 6rclcl- 100 | - | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {f WLWH }}$ | $\overline{\text { WR pulse width }}$ | 200 | - | 6tClCL- 100 | - | ns |
| tLLAX2 | Address hold after ALE | 70 | - | 2tclcl- 30 | - | ns |
| trLDV | $\overline{\mathrm{RD}}$ to valid data in | - | 100 | - | 5rclcl- 150 | ns |
| tRHDX | Data hold after $\overline{R D}$ | 0 | - | 0 | - | ns |
| $t \mathrm{RHDZ}$ | Data float after $\overline{\mathrm{RD}}$ | - | 40 | - | 2tclel- 60 | ns |
| tLLDV | ALE to valid data in | - | 250 | - | 8rclcl- 150 | ns |
| $t \mathrm{tavD}$ | Address to valid data in | - | 285 | - | 9rCLCL- 165 | ns |
| ruw | ALE to $\bar{W} \bar{R}$ or $\overline{\mathrm{RD}}$ | 100 | 200 | 3rclcl- 50 | $3 \mathrm{clclcl}+50$ | ns |
| $t \mathrm{AVWL}$ | Address to $\bar{W} R$ or $\overline{\mathrm{RD}}$ | 70 | - | 4tCLCL- 130 | - | ns |
| tWHLH | $\overline{\text { WR }}$ or $\overline{\mathrm{RD}}$ high to ALE high | 20 | 80 | rclcl- 30 | tCLCL +30 | ns |
| rovwx | Data valid to $\overline{W R}$ transition | 5 | - | tCLCL-45 | - | ns |
| ravwh | Data setup before $\overline{W R}$ | 200 | - | $7 \mathrm{tCLCL}-150$ | - | ns |
| twhax | Data hold after WR | 10 | - | rCLCL- 40 | - | ns |
| trlaz | Address float after $\overline{\mathrm{RD}}$ | - | 0 | - | 0 | ns |

## External Clock Drive XTAL2

| tCLCL | Oscillator period | - | - | 50 | 833.3 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tCHCX | High time | - | - | 15 | $t$ clel-tclex | ns |
| tCLCX | Low time | - | - | 15 | tCLCL - tCHCX | ns |
| tCLCH | Rise time | - | - | - | 15 | ns |
| ${ }_{\text {t }} \mathrm{CHCL}$ | Fall time | - | - | - | 15 | ns |

ROM Verification Characteristics for SAB 8052B／8032B Family
$T_{\mathrm{A}}=25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C} ; V \mathrm{cc}=5 \mathrm{~V} \pm 10 \%$ ；Vss $=0 \mathrm{~V}$

| Symbol | Parameter | Limit Values |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | min． | max． |  |
| tavav | Address to valid data | － | 48 taCl | ns |
| $t$ EQV | ENABLE to valid data | － | 48 racl | ns |
| $t$ 日iaz | Data float after ENABLE | 0 | 48 tacl | ns |
| 1／tacl | Oscillator frequency | 4 | 6 | MHz |

Figure 16
ROM Verification


| Microcontroller | Address | Data | Inputs |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { SAB 8052B } \\ & 8 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & \mathrm{P} 1.0-\mathrm{P} 1.7=\mathrm{A} 0-\mathrm{A} 7 \\ & \mathrm{P} 2.0-\mathrm{P} 2.4=\mathrm{A} 8-\mathrm{A} 12 \end{aligned}$ | Port $0=D 0-D 7$ | P2．5 - P2．6，$\overline{\text { PSEN }}$ $=V \mathrm{SS}$ <br> ALE，$\overline{\mathrm{EA}}$ $=V \mathrm{H}$ <br> $R \mathrm{ST} / V \mathrm{PD}$ $=V \mathrm{HI}$ |

## Waveforms

Please refer to SAB 8051A／8031A for AC waveforms．

## Package Outlines



Plastic Package, P-DIP-40
(Dual-In-Line Package)
20 B 40 DIN 41870 T10


Plastic Package，P－LCC－44
（Plastic Leaded－Chip Carrier）－SMD


## Plastic Package, PLCC-68 (SMD)

(plastic leaded chip carrier)


Dimensions in mm

Plastic Package, PLCC-84 (SMD) (plastic leaded chip carrier)


Plastic Package, P-QFP-100
(Plastic Quad-Flat-Pack) - SMD

