# 8080A/Am9080A 8-Bit Microprocessor #### DISTINCTIVE CHARACTERISTICS - High-speed version with 1.3 µsec instruction cycle - Military temperature range operation to $1.5\mu sec$ - Ion-implanted, n-channel, silicon-gate MOS technology - 3.2mA of output drive at 0.4V (two full TTL loads) - 700mV of high, 400mV of low level noise immunity - 820mW maximum power dissipation at ±5% power #### GENERAL DESCRIPTION The 8080A products are complete, general-purpose, singlechip digital processors. They are fixed instruction set, parallel, 8-bit units fabricated with Advanced N-Channel Silicon Gate MOS technology. When combined with external memory and peripheral devices, powerful microcomputer systems are formed. The 8080A may be used to perform a wide variety of operations, ranging from complex arithmetic calculations to character handling to bit control. Several versions are available offering a range of performance The processor has a 16-bit address bus that may be used to directly address up to 64K bytes of memory. The memory may be any combination of read/write and read-only. Data are transferred into or out of the processor on a bidirectional 8-bit data bus that is separate from the address lines. The data bus transfers instructions, data and status information between system devices. All transfers are handled using asynchronous handshaking controls so that any speed memory or I/O device is easily accommodated. An accumulator plus six general registers are available to the programmer. The six registers are each 8 bits long and may be used singly or in pairs for both 8- and 16-bit operations. The accumulator forms the primary working register and is the destination for many of the arithmetic and logic operations. A general purpose push-down stack is an important part of the processor architecture. The contents of the stack reside in R/W memory and the control logic, including a 16bit stack pointer, is located on the processor chip. Subroutine call and return instructions automatically use the stack to store and retrieve the contents of the program counter. Push and Pop instructions allow direct use of the stack for storing operands, passing parameters and saving the machine state. ADDRESS BUS **BLOCK DIAGRAM** BD003800 <u>Amendment</u> Issue Date: May 1987 3-167 NTERFACE CONTROL # CONNECTION DIAGRAM Top View DIPs Note: Pin 1 is marked for orientation. #### **ORDERING INFORMATION - 8080A** AMD commodity products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Temperature Range - b. Package Type - c. Device Number - d. Speed Option - e. Optional Processing | Valid Combinations | | | | | |--------------------|----------|--|--|--| | | 8080A | | | | | P. D | 8080A-2 | | | | | | 8080A-1 | | | | | г, Б | 8080AB | | | | | | 8080A-2B | | | | | | 8080A-1B | | | | | tD | 8080AB | | | | | | 8080A-2B | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released valid combinations, and to obtain additional data on AMD's standard military grade products. \*This device is also available in Military temperature range. See MOS Microprocessors and Peripherals Handbook (Order #09275A/0) for electrical performance characteristics. # **ORDERING INFORMATION - Am9080A** AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Package Type - d. Temperature Range - e. Optional Processing | Valid Combinations | | | | | | |--------------------|----------|--|--|--|--| | AM9080A | PC, DC, | | | | | | AM9080A-2 | DCB, DIB | | | | | | AM9080A-1 | | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. \*This device is also available in Military temperature range. See MOS Microprocessors and Peripherals Handbook (Order #09275A/0) for electrical performance characteristics. # PIN DESCRIPTION | TYPE | PINS | ABBREVIATION | SIGNAL | | | | |--------|------|-----------------------------------------------------|-------------------------|--|--|--| | INPUT | 1 | Vss | Ground | | | | | INPUT | 3 | V <sub>DD</sub> , V <sub>CC</sub> , V <sub>BB</sub> | +12V, +5V, -5V Supplies | | | | | INPUT | 2 | φ <sub>1</sub> , φ <sub>2</sub> | Clocks | | | | | INPUT | 1 | RESET | Reset | | | | | INPUT | 1 | HOLD | Hold | | | | | INPUT | 1 | INT | Interrupt | | | | | INPUT | 1 | READY | Ready | | | | | IN/OUT | 8 | D <sub>0</sub> -D <sub>7</sub> | Data Bus | | | | | OUTPUT | 16 | A <sub>0</sub> -A <sub>15</sub> | Address | | | | | OUTPUT | 1 | INTE | Interrupt Enable | | | | | OUTPUT | 1 | DBIN | Data Bus In Control | | | | | OUTPUT | 1 | WR | Write Not | | | | | OUTPUT | 1 | SYNC | Cycle Synchronization | | | | | OUTPUT | 1 | HLDA | Hold Acknowledge | | | | | OUTPUT | 1 | WAIT | Wait | | | | | Pin No. | Names | 1/0 | Description | |-----------------------------------|---------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 22, 15 | φ <sub>1</sub> , φ <sub>2</sub> | ı | The Clock inputs provide basic timing generation for all internal operations. They are non-overlapping two phase, high level signals. All other inputs to the processor are TTL compatible. | | 12 | RESET | ı | The Reset input initializes the processor by clearing the program counter, the instruction register, the interrupt enable flip-flop and the hold acknowledge flip-flop. The Reset signal should be active for at least three clock periods. The general registers are not cleared. | | 13 | HOLD | 1 | The Hold input allows an external signal to cause the processer to relinquish control over the address lines and the data bus. When Hold goes active, the processor completes its current operation, activates the HLDA output, and puts the 3-state address and data lines into their high-impedance state. The Holding device can then utilize the address and data busses without interference. | | 23 | READY | ı | The Ready input synchronizes the processor with external units. When Ready is absent, indicating the external operation is not complete, the processor will enter the Wait state. It will remain in the Wait state until the clock cycle, following the appearance of Ready. | | 14 | INT | 1 | The Interrupt input signal provides a mechanism for external devices to modify the instruction flow of the program in progress. Interrupt requests are handled efficiently with the vectored interrupt procedure and the general purpose stack. Interrupt processing is described in more detail on the next page. | | 10-7, 3-6 | D <sub>0</sub> -D <sub>7</sub> | 1/0 | The Data Bus is comprised of 8 bidirectional signal lines for transferring data, instructions and status information between the processor and all external units. | | 25-27, 29-35, 1,<br>40, 37-39, 36 | A <sub>0</sub> -A <sub>15</sub> | 0 | The Address Bus is comprised of 16 output signal lines used to address memory and peripheral devices. | | 19 | SYNC | 0 | The Sync output indicates the start of each processor cycle and the presence of processor status information on the data bus. | | 17 | DBIN | 0 | The Data Bus in output signal indicates that the bidirectional data bus is in the input mode and incoming data may be gated onto the Data Bus. | | 24 | WAIT | 0 | The Wait output indicates that the processor has entered the Wait state and is prepared to accept a Ready from the current external operation. | | 18 | WR | 0 | The Write output indicates the validity of output on the data bus during a write operation. | | 21 | HLDA | 0 | The Hold Acknowledge output signal is a response to a Hold input. It indicates that processor activity has been suspended and the Address and Data Bus signals will enter their high-impedance state. | | 16 | INTE | 0 | The Interrupt Enable output signal shows the status of the interrupt enable flip-flop, indicating whether or not the processor will accept interrupts. | #### 8080A/Am9080A INSTRUCTION SET The instructions executed by the 8080A are variable length and may be one, two or three bytes long. The length is determined by the nature of the operation being performed and the addressing mode being used. The instruction summary shows the number of successive memory bytes occupied by each instruction, the number of clock cycles required for the execution of the instruction, the binary coding of the first byte of each instruction, the mnemonic coding used by assemblers and a brief description of each operation. Some branch-type instructions have two execution times depending on whether the conditional branch is taken or not. Some fields in the binary code are labeled with alphabetic abbreviations. That shown as vvv is the address pointer used in the one-byte Call instruction (RST). Those shown as ddd or sss designate destination and source register fields that may be filled as follows: 111 A register 000 B register 001 C register 010 D register 011 E register 100 H register 101 L register 110 Memory The register diagram shows the internal registers that are directly available to the programmer. The accumulator is the primary working register for the processor and is a specified or implied operand in many instructions. All I/O operations take place via the accumulator. Registers H, L, D, E, B and C may be used singly or in the indicated pairs. The H and L pair is the implied address pointer for many instructions. The Flag register stores the program status bits used by the conditional branch instructions: carry, zero, sign and parity. The fifth flag bit is the intermediate carry bit. The flags and the accumulator can be stored on or retrieved from the stack with a single instruction. Bit positions in the flag register when pushed onto the stack (PUSH PSW) are: | 7 | 1 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|-----|---|---|---|-----| | S | | Z | 0 | CY1 | 0 | Р | 1 | CY2 | Where S = sign, Z = zero, CY1 = intermediate carry, P = parity, CY2 = carry. #### REGISTER DIAGRAM During Sync time at the beginning of each instruction cycle, the data bus contains operation status information that describes the machine cycle being executed. Positions for the status bits are: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|----|-----|------|-----|----|------| | MEMR | INP | M1 | OUT | HLTA | STK | wo | INTA | #### STATUS DEFINITION: INTA Interrupt Acknowledge. Occurs in response to an Interrupt input and indicates that the processor will be ready for an interrupt instruction on the data bus when DBIN goes true. Write or Output indicated when signal is LOW. When HIGH, a Read or Input will occur. STK Stack indicates that the content of the stack pointer is on the address bus. **HLTA** Halt Acknowledge. OUT Output instruction is being executed. M1 First instruction byte is being fetched. INP Input instruction is being executed. MEMR Memory Read operation. #### INTERRUPT PROCESSING When the processor interrupt mechanism is enabled (INTE = 1), interrupt signals from external devices will be recognized unless the processor is in the Hold State. In handling an interrupt, the processor will complete the execution of the current instruction, disable further interrupts and respond with INTA status instead of executing the next sequential instruction in the interrupted program. The interrupting device should supply an instruction opcode to the processor during the next DBIN time after INTA status appears. Any opcode may be used except XTHL. If the instruction supplied is a single byte instruction, it will be executed. (The usual single byte instruction utilized is RST.) If the interrupt instruction is two or three bytes long, the next one or two processor cycles, as indicated by the DBIN signal, should be used by the external device to supply the succeeding byte(s) of the interrupt instruction. Note that INTA status from the processor is not present during these operations. If the interrupt instruction is not some form of CALL, it is executed normally by the processor except that the Program Counter is not incremented. The next instruction in the interrupted program is then fetched and executed. Notice that the interrupt mechanism must be re-enabled by the processor before another interrupt can occur. If the interrupt instruction is some form of CALL, it is executed normally. The Program Counter is stored and control transferred to the interrupt service subroutine. The routine has responsibility for saving and restoring the machine state and for re-enabling interrupts if desired. When the interrupt service is complete, a RETURN instruction will transfer control back to the interrupted program. | | | INSTRUCTION S | SET SUMMA | RY | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Op Code No. of 7 6 5 4 3 2 1 0 Bytes | Clock Asse<br>Cycles Mne | | Op Code<br> 7 6 5 4 3 2 1 0 | No. of Clock<br>Bytes Cycles | Assembly<br>Mnemonic | Instruction<br>Description | | DATA TRANSFER 0 1 d d d s s s 1 0 1 1 1 0 s s s 1 0 1 d d d 1 1 0 1 0 0 d d d 1 1 0 2 0 0 1 1 1 0 1 1 0 3 0 0 0 0 1 1 0 1 1 0 1 0 0 0 1 1 0 1 1 0 1 0 0 1 1 0 1 0 | 5 MOV/7 MOV/7 MOV/7 MOV/7 MOV/7 MVI, 10 MVI, 13 LDAX 7 LDAX 7 LDAX 7 LDAX 16 LHLD LXI E 10 LXI E 10 LXI E 10 LXI S SHLL 13 STA 7 STAX 5 SPHI 4 XCH(18 XTH) 10 IN 10 OUT | Move register to memory Move memory to register Move to register, immediate Move to memory, immediate Load Acc, direct X B Load Acc, indirect via B & C X D Load Acc, indirect via D & E D Load H & L, direct H Load B & E, immediate D Load B & E, immediate B Load B & C, immediate D Load B & C, immediate D Store H&L, direct X B Store Acc, direct X B Store Acc, indirect via B & C X D Store Acc, indirect via B & C X D Store Acc, indirect via B & C X D Store Acc, indirect via D & E IL Transfer H & L to stack pointer Exchange D & E with H & L Input to Acc Output from Acc | ARITHMETIC 1 0 0 0 0 s s s 1 0 0 0 1 s s s 1 0 0 0 1 1 0 1 1 0 0 0 1 1 0 1 1 0 0 0 1 1 0 1 1 0 0 0 1 1 0 0 0 0 1 1 0 0 1 0 0 1 0 1 | 1 11<br>1 11 | ADDr ADCr ADDm ADCm ADI ACI DAD B DAD D DAD H DAD SP SUBr SBBr SUBm SBBm SBBm SUBM SBBM SUBM SBBM SBBM SBBM | Add register to Acc Add with carry register to Acc Add memory to Acc Add with carry memory to Acc Add to Acc, immediate Add with carry to Acc, immediate Double add B & C to H & L Double add D & E to H & L Double add D & E to H & L Double add B & C to H & L Double add B & C to H & L Subtract register from Acc Subtract register from Acc Subtract with borrow register from Acc Subtract with borrow memory from Acc Subtract with borrow memory from Acc Subtract with borrow from Acc, immediate Decimal adjust Acc Push registers B & C on stack Push registers D & E on stack Push registers D & E on stack | | 0 1 1 1 0 1 1 0 | 7 HLT<br>4 STC<br>4 CMC<br>4 EI<br>4 DI<br>4 NOP | C Set carry flag C Complement carry flag Enable interrupts Disable interrupts | 1 1 1 0 0 1 0 1<br>1 1 1 1 0 1 0 1<br>1 1 0 0 0 0 | 1 11<br>1 11<br>1 10<br>1 10<br>1 10<br>1 10 | PUSH H<br>PUSH PSW<br>POP B<br>POP D<br>POP H<br>POP PSW | Push registers H & L on stack Push Acc and flags on stack Pop registers B & C off stack Pop registers D & E off stack Pop registers H & L off stack Pop Acc and flags off stack | | BRANCH 1 1 0 0 0 0 1 1 3 1 1 0 1 1 0 1 0 3 1 1 0 1 0 0 1 0 1 3 1 1 0 0 0 1 0 1 0 3 1 1 0 0 0 0 1 0 3 1 1 1 1 0 0 0 1 0 3 1 1 1 1 1 0 0 1 0 3 1 1 1 1 1 0 1 0 1 0 3 1 1 1 1 0 0 1 1 0 1 3 1 1 1 0 0 1 1 0 1 3 1 1 0 0 1 1 0 1 3 1 1 0 0 1 1 0 0 3 1 1 0 0 1 1 0 0 3 1 1 0 0 1 1 0 0 3 1 1 1 0 1 1 0 0 0 3 1 1 1 1 1 1 1 0 0 0 3 1 1 1 1 1 1 1 0 0 0 3 1 1 1 1 1 1 1 0 0 0 3 1 1 1 1 1 1 1 0 0 0 3 1 1 1 1 1 1 1 0 0 0 3 1 1 1 1 1 1 1 0 0 0 3 1 1 1 0 1 1 0 0 0 3 1 1 1 0 1 1 0 0 0 1 1 1 1 0 1 1 0 0 0 0 | | Jump on carry Jump on no carry Jump on no carry Jump on not zero Jump on positive Jump on parity even Jump on parity even Jump on parity odd LL Call unconditionally Call on carry Call on carry Call on zero Z Call on not zero Call on positive G Call on parity even Call on parity even Call on parity even Call on parity even Call on parity odd T Return unconditionally C Return on carry NC Return on carry | LOGICAL 1 0 1 0 0 8 5 8 1 0 1 0 0 1 1 0 1 1 1 0 0 1 1 0 1 0 1 0 | 2 7<br>1 4<br>1 4<br>1 4 | ANA r ANA m ANI XRA r XRA m XRI ORA r ORA m ORI CMP r CMP m CPI CMA RLC RRC RAL | And register with Acc And memory with Acc And with Acc, immediate Exclusive or register with Acc Exclusive Or memory with Acc immediate Inclusive Or register with Acc Inclusive Or memory with Acc Inclusive Or memory with Acc Inclusive Or memory with Acc Inclusive Or memory with Acc Inclusive Or memory with Acc Inclusive Or with Acc, immediate Compare memory with Acc Compare with Acc, immediate Compliment Acc Rotate Acc left Rotate Acc left through carry Rotate Acc left through carry | | 11001000 1 11000000 1 1111000 1 1111000 1 111000 1 111000 1 111010 1 111010 1 1 | 11-5 RF<br>11-5 RF<br>11-5 RF | INZ Return on not zero IP Return on positive IM Return on minus IPE Return on parity even IPO Return on parity odd CHL Jump unconditionally, indirect via H & L | INCREMENT/ 0 0 d d d 1 0 0 0 0 1 1 0 1 0 0 0 0 0 0 0 1 1 0 0 0 1 0 0 0 1 0 0 1 0 0 0 1 0 0 1 0 0 0 1 0 0 1 0 0 0 1 0 0 1 0 0 1 1 0 0 1 1 0 1 0 | 1 5<br>1 10<br>1 5<br>1 5<br>1 5<br>1 5<br>1 5<br>1 5<br>1 5<br>1 5<br>1 5<br>1 5 | INR r INR m INX B INX D INX H INX SP DCR r DCR m DCX B DCX D DCX H DCX SP | Increment register Increment memory Increment extended D & C Increment extended D & E Increment extended H & L Increment stack pointer Decrement register Decrement memory Decrement extended B & C Decrement extended D & E Decrement extended H & L Decrement stack pointer | # **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature | 65°C to +150°C | |------------------------------|----------------| | All Input or Output Voltages | | | With Respect to VBB | 0.3V to +20V | | VCC, VDD and VSS With | | | Respect to VBB | 0.3V to +20V | | Power Dissipation | 1.5W | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ## **OPERATING RANGES** | OI EIIAIIII IIAIIGEO | | | |-----------------------------------|-------|------| | Commercial (C) Devices | | | | Temperature (T <sub>A</sub> )0 | to + | 70°C | | Supply Voltage (V <sub>CC</sub> ) | | | | (V <sub>BB</sub> ) | 5V | ±5% | | (V <sub>DD</sub> ) | . 12V | ±5% | | Industrial (I) Devices | | | | Temperature (T <sub>A</sub> )40 | to + | 85°C | | Supply Voltage (VCC) | 5V | ±5% | | (V <sub>BB</sub> ) | 5V | ±5% | | (V <sub>DD</sub> ) | . 12V | ±5% | | | | | Operating ranges define those limits between which the functionality and parameters of the device are guaranteed. # DC CHARACTERISTICS over operating ranges unless otherwise specified | Parameter | Description | | | | | | |---------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------|---------|------------------------|----------| | | | Test Conditions | Min | Min Typ | | Units | | V <sub>ILC</sub> | Clock Input Low Voltage | | V <sub>SS</sub> – 1 | | V <sub>SS</sub> + 0.8A | V | | VIHC | Clock Input High Voltage | | 9.0 | | V <sub>DD</sub> +1 | V | | V <sub>IL</sub> | Input Low Voltage | | V <sub>SS</sub> - 1 | | V <sub>SS</sub> + 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 3.3 | | V <sub>CC</sub> + 1 | ٧ | | VOL | Output Low Voltage | I <sub>OL</sub> = 1.9mA on all outputs, | | | 0.45 | ٧ | | VOH | Output High Voltage | $\int_{OH} = -150 \mu A.$ | 3.7 | | | V | | IDD(AV) | Avg. Power Supply<br>Current (V <sub>DD</sub> ) | operation | | 40 | 70 | mA | | ICC(AV) | Avg. Power Supply<br>Current (V <sub>CC</sub> ) | T <sub>CY</sub> = .48μsec | | 60 | 80 | mA | | I <sub>BB(AV)</sub> | Avg. Power Supply Current (VBB) | ] ] | | 0.01 | 1.0 | mA | | I <sub>IL</sub> | Input Leakage | V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | | | ±10 | μΑ | | l <sub>CL</sub> | Clock Leakage | V <sub>SS</sub> ≤ V <sub>CLOCK</sub> ≤ V <sub>DD</sub> | | | ±10 | μА | | IDL | Data Bus Leakage in Input Mode | $\begin{array}{c} V_{SS} \leqslant V_{ N} \leqslant V_{SS} + 0.8V \\ V_{SS} + 0.8V \leqslant V_{ N} \leqslant V_{CC} \end{array}$ | | | -100<br>-2.0 | μA<br>mA | | IFL | Address and Data Bus Leakage<br>During HOLD | VADDR/DATA = VCC<br>VADDR/DATA = VSS + 0.45V | | | +10<br>-100 | μΑ | **CAPACITANCE** $(T_A = 25^{\circ}C, V_{CC} = V_{DD} = V_{SS} = 0V, V_{BB} = -5V)$ | Parameters | Description | Test Conditions | Тур. | Max. | Units | |------------|--------------------|------------------------|------|------|-------| | Cφ | Clock Capacitance | f <sub>c</sub> = 1 MHz | 17 | 25 | pf | | CiN | Input Capacitance | Unmeasured Pins | 6 | 10 | pf | | COUT | Output Capacitance | Returned to Vss | 10 | 20 | pf | Notes: 1. The RESET signal must be active for a minimum of 3 clock cycles . 2. $\Delta I$ supply / $\Delta T_A = -0.45\%$ /°C. OP001690 Typical Supply Current vs. Temperature, Normalized [2] # SWITCHING TEST LOAD CIRCUIT $C_L = 100 pF$ $C_L$ INCLUDES JIG CAPACITANCE ### SWITCHING TEST INPUT/OUTPUT WAVEFORM | Parameters | Description | | | | -1 | -1 | -2 | -2 | | |---------------------------------|----------------------------------------------------------------------|---------------------------------------|------|----------------|------|----------|------|-----------------|------| | | Description | Test Conditions | Min | Max | Min | Max | Min | Max | Uni | | t <sub>CY</sub> [3] | Clock Period | | 0.48 | 2.0 | 0.32 | 2.0 | 0.38 | 2.0 | μsec | | t <sub>r</sub> , t <sub>f</sub> | Clock Rise and Fall Time | | 0 | 50 | 0 | 25 | 0 | 50 | nsec | | t <sub>ø1</sub> | φ <sub>1</sub> Pulse Width | | 60 | | 50 | | 60 | | nsec | | t <sub>ø2</sub> | φ <sub>2</sub> Pulse Width | | 220 | | 145 | | 175 | | nsec | | t <sub>D1</sub> | Delay $\phi_1$ to $\phi_2$ | | 0 | | 0 | | 0 | | nsec | | t <sub>D2</sub> | Delay $\phi_2$ to $\phi_1$ | | 70 | | 60 | | 70 | | nsec | | t <sub>D3</sub> | Delay $\phi_1$ to $\phi_2$ Leading Edges | | 80 | | 60 | | 70 | | nsec | | t <sub>DA</sub> | Address Output Delay From $\phi_2$ | ] ] | | 200 | | 150 | | 175 | nsec | | t <sub>DD</sub> | Data Output Delay From φ <sub>2</sub> | - C <sub>L</sub> = 100pF | | 200 | | 180 | | 200 | nsec | | t <sub>DC</sub> | Signal Output Delay From $\phi_1$ or $\phi_2$ (SYNC, WR, WAIT, HLDA) | C <sub>L</sub> = 100pF | | 120 | | 110 | | 120 | nsec | | t <sub>DF</sub> | DBIN Delay From $\phi_2$ | 1 ] | 25 | 140 | 25 | 130 | 25 | 140 | nsec | | t <sub>DI</sub> [1] | Delay for Input Bus to Enter Input Mode | - | | tDF | | tDF | | <sup>t</sup> DF | nsec | | t <sub>DS1</sub> | Data Set-up Time During $\phi_1$ and DBIN | | 30 | | 10 | -01 | 20 | -01 | nsec | | t <sub>DS2</sub> | Data Set-up Time to \$\phi_2\$ During DBIN | | 150 | | 120 | | 130 | _ | nsec | | t <sub>DH</sub> [1] | Data Hold time From ¢2 During DBIN | | [1] | $\neg \neg$ | [1] | | [1] | | nsec | | tiE | INTE Output Delay From $\phi_2$ | C <sub>L</sub> = 50 pF | | 200 | | 200 | | 200 | nsec | | t <sub>RS</sub> | READY Set-up Time During \$\phi_2\$ | | 120 | | 90 | | 90 | | nsec | | t <sub>HS</sub> | HOLD Set-up Time to φ <sub>2</sub> | | 140 | | 120 | $\neg$ | 120 | | nsec | | t <sub>IS</sub> | INT Set-up Time During $\phi_2$ | | 120 | <del>- </del> | 100 | $\dashv$ | 100 | | nsec | | t <sub>H</sub> | Hold Time From $\phi_2$ (READY, INT, HOLD) | | 0 | | 0 | | 0 | | nsec | | t <sub>FD</sub> | Delay to Float During Hold (Address and Data Bus) | | | 120 | ~ | 120 | | 120 | nsec | | taw | Address Stable Prior to WR | <b>¬</b> | [5] | | [5] | | [5] | | nsec | | t <sub>DW</sub> | Output Data Stable Prior to WR | | [6] | | [6] | | [6] | | nsec | | t <sub>WD</sub> | Output Data Stable From WR | | [7] | | [7] | | [7] | | nsec | | twa | Address Stable From WR | C <sub>L</sub> = 100pF: Address, Data | [7] | | [7] | | [7] | | nsec | | tHF | HLDA to Float Delay | C <sub>L</sub> = 50pF: WR, HLDA, DBIN | [8] | | [8] | $\dashv$ | [8] | | nsec | | twr | WR to Float Delay | | [9] | | [9] | | [9] | + | nsec | | t <sub>AH</sub> | Address Hold Time After DBIN during HLDA | | -20 | | -20 | | -20 | | nsec | **Notes:** (Parenthesis gives -1, -2 specifications, respectively) - Data input should be enabled with DBIN status. No bus conflict can then occur and data hold time is assured. t<sub>DH</sub> = 50 ns or t<sub>DF</sub>, whichever is less. - 2. $t_{CY} = t_{D3} + t_{r\phi2} + t_{\phi2} + t_{f\phi2} + t_{D2} + t_{r\phi1} \ge 480$ ns (-1:320 ns, -2:380 ns). # TYPICAL $\Delta$ OUTPUT DELAY VS. $\Delta$ CAPACITANCE - 3. The following are relevant when interfacing the 8080A to devices having $V_{IH}$ = 3.3V: - a) Maximum output rise time from .8V to 3.3V = 100ns @ C<sub>L</sub> = SPEC. - b) Output delay when measured to 3.0V = SPEC + 60ns @ $C_L = SPEC$ . - c) If C<sub>L</sub> = SPEC, add .6ns/pF if C<sub>L</sub> > C<sub>SPEC</sub>, subtract .3ns/pF (from modified delay) if C<sub>L</sub> < C<sub>SPEC</sub>. - 4. $t_{AW} = 2t_{CY} t_{D3} t_{r\phi2} 140$ ns (-1:110 ns, -2:130 ns). - 5. $t_{DW} = t_{CY} t_{D3} t_{r\phi2} 170 \text{ ns } (-1.150 \text{ ns, } -2.170 \text{ ns}).$ - 6. If not HLDA, $t_{WD} = t_{WA} = t_{D3} + t_{r\phi2} + 10$ ns. If HLDA, $t_{WD} = t_{WA} = t_{WF}$ . - 7. $t_{HF} = t_{D3} + t_{r\phi2} 50$ ns). - 8. $t_{WF} = t_{D3} + t_{r\phi2} 10$ ns. - Data in must be stable for this period during DBIN T<sub>3</sub>. Both t<sub>DS1</sub> and t<sub>DS2</sub> must be satisfied. - Ready signal must be stable for this period during T<sub>2</sub> or T<sub>W</sub>. (Must be externally synchronized.) - 11. Hold signal must be stable for this period during T<sub>2</sub> or T<sub>W</sub> when entering hold mode, and during T<sub>3</sub>, T<sub>4</sub>, T<sub>5</sub> and T<sub>WH</sub> when in hold mode. (External synchronization is not required.) - 12. Interrupt signal must be stable during this period of the last clock cycle of any instruction in order to be recognized on the following instruction. (External synchronization is not required.) - 13. This timing diagram shows timing relationships only; it does not represent any specific machine cycle. # CLOCK SWITCHING CHARACTERISTICS over operating range unless otherwise specified | Parameters | Description | Am9080A-1,<br>8080A-1 | | Am9080A-2,<br>8080A-2 | | Am9080A,<br>8080A | | | |---------------------------------|------------------------|-----------------------|------|-----------------------|------|-------------------|-------------|-------| | | | Min | Max | Min | Max | Min | Max | Units | | tcy | Clock Period | 320 | 2000 | 380 | 2000 | 480 | 2000 | ns | | t <sub>r</sub> , t <sub>f</sub> | Clock Transition Times | 0 | 25 | 0 | 50 | 0 | 50 | пs | | t <sub>ø1</sub> | Clock ø1 Pulse Width | 50 | | 60 | | 60 | | ns | | t <sub>φ2</sub> | Clock φ2 Pulse Width | 145 | | 175 | | 220 | | ns | | t <sub>D1</sub> | φ1 to φ2 Offset | 0 | | 0 | | 0 | | ns | | t <sub>D2</sub> | φ2 to φ1 Offset | 60 | | 70 | | 70 | · · · · · · | ns | | t <sub>D3</sub> | φ1 to φ2 Delay | 60 | | 70 | | 80 | | ns | # **CLOCK WAVEFORM DETAIL** $t_{\text{CY}} = t_{\text{D3}} + t_{r\phi2} + t_{\phi2} + t_{f\phi2} + t_{\text{D2}} + t_{r\phi1}$