## **Freescale Semiconductor**

Document Number: MPC8308EC Rev. 0, 05/2010

# **MPC8308 PowerQUICC II Pro Processor Hardware Specification**

This document provides an overview of the MPC8308 features and its hardware specifications, including a block diagram showing the major functional components. The MPC8308 is a cost-effective, low-power, highly integrated host processor. The MPC8308 extends the PowerQUICC family, adding higher CPU performance, additional functionality, and faster interfaces while addressing the requirements related to time-to-market, price, power consumption, and package size.

### **NOTE**

The information provided in this document is preliminary and is based on estimates only and refers to the pre-silicon phase, with no device characterization done. Freescale reserves the right to change the contents of this document as appropriate.

# **1 Overview**

Figure 1 shows the major functional units within the MPC8308. The e300 core in the MPC8308, with its 16 Kbytes of instruction and 16 Kbytes of data cache, implements the Power Architecture user instruction set architecture and provides hardware and software debugging

#### **Contents**





© Freescale Semiconductor, Inc., 2010. All rights reserved.

#### **Electrical Characteristics**

support. In addition, the MPC8308 offers a PCI Express controller, two three-speed 10, 100, 1000 Mbps Ethernet controllers (eTSEC), a DDR2 SDRAM memory controller, a SerDes block, an enhanced local bus controller (eLBC), an integrated programmable interrupt controller (IPIC), a general purpose DMA controller, two I2C controllers, dual UART (DUART), GPIOs, USB, general purpose timers, and an SPI controller. The high level of integration in the MPC8308 helps simplify board design and offers significant bandwidth and performance.

A block diagram of the device is shown in Figure 1.



**Figure 1. MPC8308 Block Diagram**

# **2 Electrical Characteristics**

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8308. The device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

# **2.1 Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

## **2.1.1 Absolute Maximum Ratings**

Table 1 provides the absolute maximum ratings.









#### **Notes:**

1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

- 2. **Caution:** MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. **Caution:** OV<sub>IN</sub> must not exceed NV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. **Caution:** LV<sub>IN</sub> must not exceed LV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 5. (M, L, O) $V_{IN}$  and M $V_{REF}$  may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2
- 6. The max value of supply voltage should be selected based on the RGMII mode. The lower range applies to RGMII mode.
- 7. NV<sub>DD</sub> here refers to NV<sub>DDA</sub>, NV<sub>DDB</sub>, NV<sub>DDG</sub>, NV<sub>DDH</sub>, NV<sub>DDP\_K</sub> from the ball map.

8. LV<sub>DD1</sub> here refers to NV<sub>DDC</sub> and LV<sub>DD2</sub> refers to NV<sub>DDF</sub> from the ball map

### **2.1.2 Power Supply Voltage Specification**

Table 2 provides the recommended operating conditions for the device. Note that the values in Table 2 are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.





#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**



#### **Table 2. Recommended Operating Conditions (continued)**

**Note:** 

 $1$  GV<sub>DD</sub>, NV<sub>DD</sub>, AV<sub>DD</sub>, and V<sub>DD</sub> must track each other and must vary in the same direction—either in the positive or negative direction.

<sup>2</sup> NV<sub>DD</sub> here refers to NV<sub>DDA</sub>, NV<sub>DDB</sub>, NV<sub>DDG</sub>, NV<sub>DDH</sub> and NV<sub>DDP<sub>-K</sub> from the ball map.</sub>

<sup>3</sup> The max value of supply voltage should be selected based on the RGMII mode. The lower range applies to RGMII mode.

 $^{4}$  LV<sub>DD1</sub> here refers to NV<sub>DDC</sub> and LV<sub>DD2</sub> refers to NV<sub>DDF</sub> from the ball map.

<sup>5</sup> Minimum temperature is specified with  $T_A$ ; Maximum temperature is specified with  $T_J$ .

Figure 2 shows the undershoot and overshoot voltages at the interfaces of the device



1. Note that t<sub>interface</sub> refers to the clock period associated with the bus clock interface.

**Figure 2. Overshoot/Undershoot Voltage for GVDD/NVDD/LVDD**

### **2.1.3 Output Driver Characteristics**

Table 3 provides information on the characteristics of the output driver strengths.

| <b>Driver Type</b>                                                  | Output Impedance $(\Omega)$ | <b>Supply Voltage</b> |
|---------------------------------------------------------------------|-----------------------------|-----------------------|
| Local bus interface utilities signals                               | 42                          | $NV_{DD} = 3.3 V$     |
| DDR2 signals <sup>1</sup>                                           | 18                          | $GV_{DD} = 1.8 V$     |
| DUART, system control, I <sup>2</sup> C, JTAG, eSDHC, GPIO,SPI, USB | 42                          | $NV_{DD} = 3.3 V$     |
| eTSEC signals                                                       | 42                          | $LV_{DD} = 2.5/3.3 V$ |

**Table 3. Output Drive Capability**

 $1$  Output Impedance can also be adjusted through configurable options in DDR Control Driver Register (DDRCDR). For more information, see the *MPC8308 PowerQUICC II Pro Processor Reference Manual*.

### **2.1.4 Power Sequencing**

The device does not require the core supply voltage  $(V_{DD})$  and IO supply voltages  $(GV_{DD}, LV_{DD},$  and  $\text{NV}_{\text{DD}}$ ) to be applied in any particular order. Note that during power ramp-up, before the power supplies are stable and if the I/O voltages are supplied before the core voltage, there might be a period of time that all input and output pins are actively driven and cause contention and excessive current. In order to avoid actively driving the I/O pins and to eliminate excessive current draw, apply the core voltage  $(V_{DD})$  before the I/O voltage (GV<sub>DD</sub>, LV<sub>DD</sub>, and NV<sub>DD</sub>) and assert **PORESET** before the power supplies fully ramp up. In the case where the core voltage is applied first, the core voltage supply must rise to 90% of its nominal value before the I/O supplies reach 0.7 V; see Figure 3.

#### **Power Characteristics**

The I/O power supply ramp-up slew rate should be slower than  $4V/100 \mu s$ , this requirement is for ESD circuit

Note that there is no specific power down sequence requirement for the device. I/O voltage supplies  $(GV_{DD}, LV_{DD},$  and  $NV_{DD}$ ) do not have any ordering requirements with respect to one another.



**Figure 3. Power-Up Sequencing Example**

# **3 Power Characteristics**

The estimated typical power dissipation, not including I/O supply power for the device is shown in Table 4. Table 5 shows the estimated typical I/O power dissipation.

| Core Frequency (MHz)   CSB Frequency (MHz) |     | Typical <sup>2</sup> | Maximum <sup>3</sup> | Unit |
|--------------------------------------------|-----|----------------------|----------------------|------|
| 266                                        | 133 | 530                  | 900                  | mW   |
| 333                                        | 133 | 565                  | 950                  | mW   |
| 400                                        | 133 | 600                  | 1000                 | mW   |

**Table 4. MPC8308 Power Dissipation<sup>1</sup>**

**Note:** 

- <sup>1</sup> The values do not include I/O supply power but do include core  $(AV_{DD})$ and PLL  $(AV_{DD1})$ AV<sub>DD2</sub>, XCOREV<sub>DD</sub>, XPADV<sub>DD</sub>, SDAV<sub>DD</sub>)
- <sup>2</sup> Typical power is based on best process, a voltage of  $V_{DD}$  = 1.0V and ambient temperature of  $T_A = 25^\circ$  C
- <sup>3</sup> Maximum power is estimated based on best process, a voltage of  $V_{DD} = 1.05$  V, a ambient temperature of  $T_A = 105^\circ$  C

Table 5 describes a typical scenario where blocks with the stated percentage of utilization and impedances consume the amount of power described.

| Interface                             | <b>Parameter</b>         | GV <sub>DD</sub><br>(1.8 V) | $N$ <sup><math>V</math><math>D</math><math>D</math></sup><br>(3.3 V) | $LV_{DD}$<br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | Unit | <b>Comments</b> |
|---------------------------------------|--------------------------|-----------------------------|----------------------------------------------------------------------|----------------------|-----------------------------|------|-----------------|
| DDR <sub>2</sub><br>$R_s = 22 \Omega$ | 250 MHz<br>32 bits+ECC   | 0.302                       |                                                                      |                      |                             | W    |                 |
| $R_t = 75 \Omega$                     | 266 MHz<br>32 bits+ECC   | 0.309                       |                                                                      |                      |                             |      |                 |
| Local bus I/O load = $20$ pF          | 62.5 MHz<br>66 MHZ       |                             | 0.038<br>0.040                                                       |                      |                             | W    |                 |
| TSEC I/O load = $20$ pF               | MII.<br>25 MHz           |                             |                                                                      | 0.008                |                             | W    | 2 controllers   |
|                                       | RGMII,<br><b>125 MHz</b> |                             |                                                                      | 0.078                | 0.044                       | W    |                 |
| eSDHC IO Load = 40 pF                 | 50 MHz                   |                             |                                                                      | 0.008                |                             | W    |                 |
| USB IO Load = $20$ pF                 | 60 MHz                   |                             |                                                                      | 0.012                |                             | W    |                 |
| Other I/O                             |                          |                             | 0.017                                                                |                      |                             | W    |                 |

**Table 5. MPC8308 Typical I/O Power Dissipation**

# **4 Clock Input Timing**

This section provides the clock input DC and AC electrical characteristics for the device.

# **4.1 DC Electrical Characteristics**

Table 6 provides the system clock input (SYS\_CLK\_IN) DC Electrical specifications for the device.

**Table 6. SYS\_CLK\_IN DC Electrical Characteristics**

| <b>Parameter</b>         | <b>Condition</b>               | Symbol          | Min    | Max             | Unit |
|--------------------------|--------------------------------|-----------------|--------|-----------------|------|
| Input high voltage       |                                | $V_{\text{IH}}$ | 2.4    | $NV_{DD} + 0.3$ |      |
| Input low voltage        |                                | $V_{IL}$        | $-0.3$ | 0.4             |      |
| SYS_CLK_IN input current | $0 V \leq V_{IN} \leq NV_{DD}$ | ΙIΝ             |        | ±10             | μA   |

Table 7 provides the RTC clock input (RTC\_PIT\_CLOCK) DC Electrical specifications for the device.

**Table 7. RTC\_PIT\_CLOCK DC Electrical Characteristics** 

| <b>Parameter</b>   | <b>Condition</b> | <b>Symbol</b>   | Min             | Max | Unit |
|--------------------|------------------|-----------------|-----------------|-----|------|
| Input high voltage |                  | $V_{\text{IH}}$ | $3.3V - 400$ mV |     |      |
| Input low voltage  |                  | $V_{IL}$        |                 | 0.4 |      |

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

# **4.2 AC Electrical Characteristics**

The primary clock source for the device is SYS\_CLK\_IN. Table 8 provides the system clock input (SYS\_CLK\_IN) AC timing specifications for the device.



#### **Table 8. SYS\_CLK\_IN AC Timing Specifications**

**Notes:**

1. **Caution:** The system and core must not exceed their respective maximum or minimum operating frequencies.

2. Rise and fall times for SYS\_CLK\_IN are measured at 0.4 and 2.7 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter—short term and long term—and is guaranteed by design.

5. The SYS\_CLK\_IN driver's closed loop jitter bandwidth should be <500 kHz at –20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYS\_CLK\_IN drivers with the specified jitter.

6. Spread spectrum is allowed up to 1% down-spread @ 33 kHz (max rate).

#### **Table 9. RTC\_PIT\_CLOCK AC Timing Specifications**



# **5 RESET Initialization**

This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the device.

# **5.1 RESET DC Electrical Characteristics**

Table 10 provides the DC electrical characteristics for the RESET pins.

#### **Table 10. RESET Pins DC Electrical Characteristics**





#### **Table 10. RESET Pins DC Electrical Characteristics (continued)**

## **5.2 RESET AC Electrical Characteristics**

Table 11 provides the reset initialization AC timing specifications.

#### **Table 11. RESET Initialization Timing Specifications**



#### **Notes:**

1. t<sub>SYS\_CLK\_IN</sub> is the clock period of the input clock applied to SYS\_CLK\_IN.

2. POR configuration signals consists of CFG\_RESET\_SOURCE[0:3]

Table 12 provides the PLL lock times.

#### **Table 12. PLL Lock Times**



# **6 DDR2 SDRAM**

This section describes the DC and AC electrical specifications for the DDR2 SDRAM interface. Note that DDR2 SDRAM is  $GV<sub>DD</sub>(typ) = 1.8$  V.

# **6.1 DDR2 SDRAM DC Electrical Characteristics**

Table 13 provides the recommended operating conditions for the DDR2 SDRAM component(s) when  $GV<sub>DD</sub>(typ) = 1.8 V$ .

| <b>Parameter/Condition</b>                                | Symbol           | Min                   | Max                            | Unit   | <b>Notes</b>   |
|-----------------------------------------------------------|------------------|-----------------------|--------------------------------|--------|----------------|
| I/O supply voltage                                        | GV <sub>DD</sub> | 1.7                   | 1.9                            | V      |                |
| I/O reference voltage                                     | $MV_{REF}$       | $0.49 \times GV_{DD}$ | $0.51 \times$ GV <sub>DD</sub> | V      | $\overline{2}$ |
| I/O termination voltage                                   | $V_{TT}$         | $MV_{REF} - 0.04$     | $MV_{REF}$ + 0.04              | V      | 3              |
| Input high voltage                                        | $V_{\text{IH}}$  | $MV_{REF}$ + 0.125    | $GV_{DD} + 0.3$                | V      |                |
| Input low voltage                                         | $V_{IL}$         | $-0.3$                | $MV_{REF}$ – 0.125             | $\vee$ |                |
| Output leakage current                                    | $I_{OZ}$         | $-9.9$                | 9.9                            | μA     | 4              |
| Output high current ( $V_{\text{OUT}}$ = 1.420 V)         | $I_{OH}$         | $-13.4$               |                                | mA     |                |
| Output low current ( $V_{\text{OUT}} = 0.280 \text{ V}$ ) | $I_{OL}$         | 13.4                  |                                | mA     |                |

Table 13. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V

#### **Notes:**

1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM GV<sub>DD</sub> at all times.

2. MV<sub>REF</sub> is expected to be equal to  $0.5 \times GV_{DD}$ , and to track GV<sub>DD</sub> DC variations as measured at the receiver.

Peak-to-peak noise on  $MV_{REF}$  may not exceed  $\pm 2\%$  of the DC value.

3.  $V_{TT}$  is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to  $MV_{REF}$ . This rail should track variations in the DC level of  $MV_{REF}$ .

4. Output leakage is measured with all outputs disabled, 0  $V \leq V_{\text{OUT}} \leq GV_{\text{DD}}$ .

Table 14 provides the DDR2 capacitance when  $GV<sub>DD</sub>(typ) = 1.8 V$ .

#### Table 14. DDR2 SDRAM Capacitance for GV<sub>DD</sub>(typ)=1.8 V



**Note:**

1. This parameter is sampled. GV<sub>DD</sub> = 1.8 V ± 0.090 V, f = 1 MHz,  $T_A = 25^{\circ}$ C, V<sub>OUT</sub> = GV<sub>DD</sub>/2, V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

Table 15 provides the current draw characteristics for  $MV_{REF}$ .

**Table 15. Current Draw Characteristics for MVRFF** 

| <b>Parameter / Condition</b> | <b>Symbol</b> | Min | Max | Unit | <b>Note</b> |
|------------------------------|---------------|-----|-----|------|-------------|
| Current draw for $MV_{REF}$  | <b>IMVREF</b> |     | 500 | uА   |             |

**Note:** 

1. The voltage regulator for MV<sub>RFF</sub> must be able to supply up to 500  $\mu$ A current.

# **6.2 DDR2 SDRAM AC Electrical Characteristics**

This section provides the AC electrical characteristics for the DDR2 SDRAM interface.

### **6.2.1 DDR2 SDRAM Input AC Timing Specifications**

Table 16 provides the input AC timing specifications for the DDR2 SDRAM when  $GV<sub>DD</sub>(typ)=1.8V$ .

**Table 16. DDR2 SDRAM Input AC Timing Specifications for 1.8 V Interface**

At recommended operating conditions with GV<sub>DD</sub> of 1.8  $\pm$  100 mV



Table 17 provides the input AC timing specifications for the DDR2 SDRAM interface.

#### **Table 17. DDR2 SDRAM Input AC Timing Specifications**

At recommended operating conditions. with  $GV<sub>DD</sub>$  of 1.8± 100 mV



#### **Notes:**

1.  $t_{CISKEY}$  represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This should be subtracted from the total timing budget.

2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ or MECC signal is called t<sub>DISKEW</sub>. This can be determined by the following equation:  $t_{DISKEW} = +/-(T/4 - abs(t_{CISKEW}))$  where T is the clock period and abs( $t_{CISKEW}$ ) is the absolute value of  $t_{CISKEW}$ .

3. Memory controller ODT value of 150  $\Omega$  is recommended

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

#### **DDR2 SDRAM**

Figure 4 illustrates the DDR2 input timing diagram showing the t<sub>DISKEW</sub> timing parameter.



**Figure 4. Timing Diagram for tDISKEW** 

### **6.2.2 DDR2 SDRAM Output AC Timing Specifications**



### **Table 18. DDR2 SDRAM Output AC Timing Specifications**





**Notes:**

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for</sub> inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. Output hold time can be read as DDR timing</sub> (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also,  $t_{DDKDX}$  symbolizes DDR timing (DD) for the time  $t_{MCK}$  memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals  $\pm 0.1$  V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. For a description and understanding of the timing modifications enabled by use of these bits, see the *MPC8308 PowerQUICC II Pro Processor Reference Manual*.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that  $t_{\text{DDKHMP}}$  follows the symbol conventions described in note 1.

Figure 5 shows the DDR2 SDRAM output timing for the MCK to MDQS skew measurement (tDDKHMH).



**Figure 5. Timing Diagram for t<sub>DDKHMH</sub>** 

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

#### **DUART**

Figure 6 shows the DDR2 SDRAM output timing diagram.



**Figure 6. DDR2 SDRAM Output Timing Diagram**

Figure 7 provides the AC test load for the DDR2 bus.



**Figure 7. DDR2 AC Test Load**

# **7 DUART**

This section describes the DC and AC electrical specifications for the DUART interface.

# **7.1 DUART DC Electrical Characteristics**

Table 19 provides the DC electrical characteristics for the DUART interface.

**Table 19. DUART DC Electrical Characteristics**

| <b>Parameter</b>                                 | Symbol          | Min                           | Max             | Unit |
|--------------------------------------------------|-----------------|-------------------------------|-----------------|------|
| High-level input voltage                         | V <sub>IH</sub> | 2.1                           | $NV_{DD} + 0.3$ |      |
| Low-level input voltage NVDD                     | $V_{IL}$        | $-0.3$                        | 0.8             |      |
| High-level output voltage, $I_{OH} = -100 \mu A$ | Ѵѹ              | $\text{NV}_{\text{DD}} - 0.2$ |                 |      |



#### **Table 19. DUART DC Electrical Characteristics (continued)**

## **7.2 DUART AC Electrical Specifications**

Table 20 provides the AC timing parameters for the DUART interface.

**Table 20. DUART AC Timing Specifications**

| <b>Parameter</b>  | Value       | Unit | <b>Notes</b> |
|-------------------|-------------|------|--------------|
| Minimum baud rate | 256         | baud |              |
| Maximum baud rate | > 1,000,000 | baud |              |
| Oversample rate   | 16          |      |              |

**Notes:**

1. Actual attainable baud rate is limited by the latency of interrupt processing.

2. The middle of a start bit is detected as the  $8^{th}$  sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# **8 Ethernet: Three-Speed Ethernet, MII Management**

This section provides the AC and DC electrical characteristics for three-speed, 10/100/1000, and MII management. MPC8308 supports dual Ethernet controllers.

## **8.1 Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RGMII Electrical Characteristics**

The electrical characteristics specified here apply to all the media independent interface (MII) and reduced gigabit media independent interface (RGMII), signals except management data input/output (MDIO) and management data clock (MDC). The RGMII interface is defined for 2.5 V, while the MII interface can be operated at 3.3 V. The RGMII interface follows the Hewlett-Packard reduced pin-count interface for Gigabit Ethernet Physical Layer Device Specification Version 1.2a (9/22/2000). The electrical characteristics for MDIO and MDC are specified in Section 8.3, "Ethernet Management Interface Electrical Characteristics."

## **8.1.1 eTSEC DC Electrical Characteristics**

All MII and RGMII drivers and receivers comply with the DC parametric attributes specified in Table 21 and Table 22. The RGMII signals are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.

| <b>Parameter</b>     | Symbol                     | <b>Conditions</b>             |                             | Min    | <b>Max</b>      | Unit   |
|----------------------|----------------------------|-------------------------------|-----------------------------|--------|-----------------|--------|
| Supply voltage 3.3 V | LV <sub>DD</sub>           |                               |                             | 3.0    | 3.6             | v      |
| Output high voltage  | $V_{OH}$                   | $I_{OH} = -4.0$ mA            | $LV_{DD} = Min$             | 2.40   | $LV_{DD} + 0.3$ | $\vee$ |
| Output low voltage   | $V_{OL}$                   | $I_{OL} = 4.0$ mA             | $LVDD = Min$                | VSS    | 0.50            | V      |
| Input high voltage   | $\mathsf{V}_{\mathsf{IH}}$ |                               |                             | 2.1    | $LVDD + 0.3$    | $\vee$ |
| Input low voltage    | $V_{\parallel L}$          |                               |                             | $-0.3$ | 0.90            | $\vee$ |
| Input high current   | ЧH                         | $V_{IN}^1$ = LV <sub>DD</sub> |                             |        | 40              | μA     |
| Input low current    | 址                          |                               | $V_{IN}$ <sup>1</sup> = VSS | $-600$ |                 | μA     |

**Table 21. MII DC Electrical Characteristics**

**Note:**

1. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.





**Note:**

1. Note that the symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

# **8.2 MII and RGMII AC Timing Specifications**

The AC timing specifications for MII and RGMII are presented in this section.

### **8.2.1 MII AC Timing Specifications**

This section describes the MII transmit and receive AC timing specifications.

#### **Ethernet: Three-Speed Ethernet, MII Management**

# **8.2.1.1 MII Transmit AC Timing Specifications**

Table 23 provides the MII transmit AC timing specifications.

### **Table 23. MII Transmit AC Timing Specifications**

At recommended operating conditions with  $LV_{DDA}/LV_{DDB} /NV_{DD}$  of 3.3 V  $\pm$  0.3V.



**Note:**

1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for</sub> inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit</sub> timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of  $t_{MTX}$  represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

#### Figure 8 shows the MII transmit AC timing diagram.



**Figure 8. MII Transmit AC Timing Diagram**

### **8.2.1.2 MII Receive AC Timing Specifications**

Table 24 provides the MII receive AC timing specifications.

#### **Table 24. MII Receive AC Timing Specifications**

At recommended operating conditions with  $LV_{DD} / NV_{DD}$  of 3.3 V  $\pm$  0.3V.



#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

#### **Ethernet: Three-Speed Ethernet, MII Management**

#### **Table 24. MII Receive AC Timing Specifications (continued)**

At recommended operating conditions with  $LV_{DD} / NV_{DD}$  of 3.3 V  $\pm$  0.3V.



#### **Note:**

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example,  $t_{MRDVKH}$  symbolizes MII</sub> receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also,  $t_{MRDXKL}$  symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the  $t_{MRX}$  clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of  $t_{MRX}$  represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

Figure 9 shows the MII receive AC timing diagram.



**Figure 9. MII Receive AC Timing Diagram RMII AC Timing Specifications**

Figure 10 provides the AC test load.



**Figure 10. AC Test Load**

### **8.2.2 RGMII AC Timing Specifications**

Table 25 presents the RGMII AC timing specifications.

#### **Table 25. RGMII AC Timing Specifications**

At recommended operating conditions with LV<sub>DD</sub> of 2.5 V  $\pm$  5%.



#### **Table 25. RGMII AC Timing Specifications (continued)**

At recommended operating conditions with LV<sub>DD</sub> of 2.5 V  $\pm$  5%.



**Notes:**

1. Note that, in general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII timing. For example, the subscript of  $t_{\text{RGT}}$  represents the RGMII receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).

- 2. This implies that PC board design requires clocks to be routed such that an additional trace delay of greater than 1.5 ns is added to the associated clock signal.
- 3. For 10 and 100 Mbps,  $t_{\text{RGT}}$  scales to 400 ns  $\pm$  40 ns and 40 ns  $\pm$  4 ns, respectively.
- 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three  $t_{RGT}$  of the lowest speed transitioned between.
- 5. Duty cycle reference is  $0.5*LV<sub>DD</sub>$
- 6. This symbol is used to represent the external GTX\_CLK125 and does not follow the original symbol naming convention.

Figure 11 shows the RGMII AC timing and multiplexing diagrams.



#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

**Ethernet: Three-Speed Ethernet, MII Management**

## **8.3 Ethernet Management Interface Electrical Characteristics**

The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). The electrical characteristics for MII and RGMII are specified in Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RGMII Electrical Characteristics."

## **8.3.1 MII Management DC Electrical Characteristics**

The MDC and MDIO are defined to operate at a supply voltage of 3.3 V. Table 26 provides the DC electrical characteristics for MDIO and MDC.

| <b>Parameter</b>       | Symbol          | <b>Conditions</b>  | Min                           | Max        | <b>Unit</b>  |    |
|------------------------|-----------------|--------------------|-------------------------------|------------|--------------|----|
| Supply voltage (3.3 V) | $N V_{DD}$      |                    |                               | 3.0        | 3.6          | v  |
| Output high voltage    | $V_{OH}$        | $I_{OH} = -1.0$ mA | $NV_{DD} = Min$               | 2.10       | $NVDD + 0.3$ | v  |
| Output low voltage     | Vol             | $I_{OL} = 1.0$ mA  | $LV_{DD} = Min$               | <b>VSS</b> | 0.50         | v  |
| Input high voltage     | $V_{\text{IH}}$ |                    |                               | 2.0        |              | V  |
| Input low voltage      | $V_{IL}$        |                    |                               |            | 0.80         | v  |
| Input high current     | ŀін             | $NV_{DD}$ = Max    | $V_{IN}$ <sup>1</sup> = 2.1 V |            | 40           | μA |
| Input low current      | -lit            | $NVDD = Max$       | $V_{IN} = 0.5 V$              | $-600$     |              | μA |

**Table 26. MII Management DC Electrical Characteristics When Powered at 3.3 V**

**Note:**

1. Note that the symbol  $V_{\text{IN}}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

# **8.3.2 MII Management AC Electrical Specifications**

Table 27 provides the MII management AC timing specifications.

#### **Table 27. MII Management AC Timing Specifications**

At recommended operating conditions with  $LV_{DDA}/LV_{DDB}$  is 3.3 V  $\pm$  0.3V



**Table 27. MII Management AC Timing Specifications (continued)**

At recommended operating conditions with  $LV_{DDA}/LV_{DDB}$  is 3.3 V  $\pm$  0.3V



#### **Notes:**

1. The symbols used for timing specifications Follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for</sub> inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management</sub> data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

- 2. This parameter is dependent on the csb\_clk speed. (The MIIMCFG[Mgmt Clock Select] field determines the clock frequency of the Mgmt Clock EC\_MDC.)
- 3. This parameter is dependent on the cbs\_clk speed (that is, for a csb\_clk of 133 MHz, the delay is 60 ns).

Figure 12 shows the MII management AC timing diagram.



**Figure 12. MII Management Interface Timing Diagram**

### **8.4 IEEE Std 1588™ Timer Specifications**

This section describes the DC and AC electrical specifications for the 1588 timer.

### **8.4.1 IEEE 1588 Timer DC Specifications**

Table 28 provides the IEEE 1588 timer DC specifications.

**Table 28. GPIO DC Electrical Characteristics**

| <b>Characteristic</b> | Symbol          | <b>Condition</b>   | Min | <b>Max</b>   | Unit |
|-----------------------|-----------------|--------------------|-----|--------------|------|
| Output high voltage   | $V_{OH}$        | $I_{OH} = -8.0$ mA | 2.4 |              |      |
| Output low voltage    | $V_{OL}$        | $I_{OL} = 8.0$ mA  |     | 0.5          |      |
| Output low voltage    | VOL             | $I_{OL} = 3.2$ mA  |     | 0.4          |      |
| Input high voltage    | $V_{\text{IH}}$ |                    | 2.0 | $NVDD + 0.3$ |      |

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

#### **Table 28. GPIO DC Electrical Characteristics (continued)**



### **8.4.2 IEEE 1588 Timer AC Specifications**

Table 29 provides the IEEE 1588 timer AC specifications.

**Table 29. IEEE 1588 Timer AC Specifications**

| <b>Parameter</b>             | Symbol              | Min | Max | Unit       | <b>Notes</b> |
|------------------------------|---------------------|-----|-----|------------|--------------|
| Timer clock cycle time       | <sup>t</sup> TMRCK  |     | 70  | <b>MHz</b> |              |
| Input setup to timer clock   | <sup>I</sup> TMRCKS |     |     |            | 2, 3         |
| Input hold from timer clock  | <sup>t</sup> TMRCKH |     |     |            | 2, 3         |
| Output clock to output valid | <sup>t</sup> GCLKNV |     | 6   | ns         |              |
| Timer alarm to output valid  | <sup>t</sup> TMRAL  |     |     |            |              |

**Note:**

1. The timer can operate on rtc\_clock or tmr\_clock. These clocks get muxed and any one of them can be selected.

2. Asynchronous signals.

3. Inputs need to be stable at least one TMR clock.

# **9 USB**

## **9.1 USB Dual-Role Controllers**

This section provides the AC and DC electrical specifications for the USB-ULPI interface.

### **9.1.1 USB DC Electrical Characteristics**

Table 30 lists the DC electrical characteristics for the USB interface.

#### **Table 30. USB DC Electrical Characteristics**



**Note:**

1. The symbol  $V_{IN}$ , in this case, represents the NV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

### **9.1.2 USB AC Electrical Specifications**

Table 31 lists the general timing parameters of the USB-ULPI interface.





**Notes:**

1. The symbols used for timing specifications follow the pattern of t<sub>(First two letters of functional block)(signal)(state)(reference)(state) for</sub> inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>USIXKH</sub> symbolizes usb timing</sub> (US) for the input (I) to go invalid (X) with respect to the time the usb clock reference (K) goes high (H). Also,  $t_{USKHOX}$ symbolizes usb timing (US) for the usb clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.

- 2. All timings are in reference to USB clock.
- 3. All signals are measured from NVDD/2 of the rising edge of USB clock to 0.4 × NVDD of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

Figure 13 and Figure 14 provide the AC test load and signals for the USB, respectively.



#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

# **10 High-Speed Serial Interfaces (HSSI)**

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes reference Clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

# **10.1 Signal Terms Definition**

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

Figure 15 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output (TX*n* and TX*n*) or a receiver input (RX*n* and RX*n*). Each signal swings between A Volts and B Volts where  $A > B$ .

Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment.

### 1. **Single-Ended Swing**

The transmitter output signals and the receiver input signals  $TXn$ ,  $\overline{TXn}$ ,  $RXn$  and  $\overline{RXn}$  each have a peak-to-peak swing of A – B Volts. This is also referred as each signal wire's Single-Ended Swing.

### 2. **Differential Output Voltage, V<sub>OD</sub>** (or Differential Output Swing):

The Differential Output Voltage (or Swing) of the transmitter, V<sub>OD</sub>, is defined as the difference of the two complimentary output voltages:  $V_{TXn} - V_{\overline{TXn}}$ . The  $V_{OD}$  value can be either positive or negative.

### 3. **Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing):**

The Differential Input Voltage (or Swing) of the receiver,  $V_{ID}$ , is defined as the difference of the two complimentary input voltages:  $V_{RXn} - V_{\overline{RX}n}$ . The V<sub>ID</sub> value can be either positive or negative.

### 4. **Differential Peak Voltage**,  $V_{\text{DIFF}}$

The peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak Voltage,  $V_{\text{DIFF}} = |A - B|$  Volts.

### 5. **Differential Peak-to-Peak**,  $V_{\text{DIFFo-p}}$

Since the differential output signal of the transmitter and the differential input signal of the receiver each range from  $A - B$  to  $-(A - B)$  Volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak-to-Peak Voltage,  $V_{\text{DIFF-p}} = 2^*V_{\text{DIFF-p}} = 2^*|(A - B)|$  Volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as  $V_{TX-DIFFp-p} = 2^*|V_{OD}|$ .

### 6. **Differential Waveform**

The differential waveform is constructed by subtracting the inverting signal  $(TXn)$ , for example) from the non-inverting signal (TX*n*, for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 24 as an example for differential waveform.

### **7. Common Mode Voltage, V<sub>cm</sub>**

The Common Mode Voltage is equal to one half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output,  $V_{cm}$  <sub>out</sub> = ( $V_{TXn}$ )  $+ V_{\overline{TX}_n}$   $/2 = (A + B)/2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. Sometimes, it may be even different between the receiver input and driver output circuits within the same component. It is also referred as the DC offset in some occasion.



Differential Peak-Peak Voltage,  $V_{\text{DIFF}} = 2^*V_{\text{DIFF}}$  (not shown)

**Figure 15. Differential Voltage Definitions for Transmitter or Receiver**

To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and TD, has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of each signal (TD or TD) is 500 mV p-p, which is referred as the single-ended swing for each signal. In this example, since the differential signaling environment is fully symmetrical, the transmitter output's differential swing  $(V<sub>OD</sub>)$  has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and –500 mV, in other words,  $V_{OD}$  is 500 mV in one phase and –500 mV in the other phase. The peak differential voltage ( $V_{\text{DIFF}}$ ) is 500 mV. The peak-to-peak differential voltage ( $V_{\text{DIFF}}$ <sub>p</sub>) is 1000 mV p-p.

# **10.2 SerDes Reference Clocks**

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clocks input is SD\_REF\_CLK and SD\_REF\_CLK for PCI Express.

The following sections describe the SerDes reference clock requirements and some application information.

### **10.2.1 SerDes Reference Clock Receiver Characteristics**

Figure 16 shows a receiver reference diagram of the SerDes reference clocks.

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

#### **High-Speed Serial Interfaces (HSSI)**

- The supply voltage requirements for XCOREVDD are specified in Table 1 and Table 2.
- SerDes reference clock receiver reference circuit structure
	- The SD\_REF\_CLK and  $\overline{SD}$ \_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 16. Each differential clock input (SD\_REF\_CLK or  $\overline{SD}$ \_REF\_CLK) has a 50- $\Omega$ termination to XCOREVSS followed by on-chip AC-coupling.
	- The external reference clock driver must be able to drive this termination.
	- The SerDes reference clock input can be either differential or single-ended. Refer to the Differential Mode and Single-ended Mode description below for further detailed requirements.
- The maximum average current requirement that also determines the common mode voltage range
	- When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), since the input is AC-coupled on-chip.
	- This current limitation sets the maximum common mode input voltage to be less than 0.4 V  $(0.4 \text{ V}/50 = 8 \text{ mA})$  while the minimum common mode input level is 0.1 V above XCOREVSS. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from  $0mA$  to  $16mA$   $(0-0.8 V)$ , such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400mV.
	- If the device driving the SD\_REF\_CLK and  $\overline{SD}$ \_REF\_CLK inputs cannot drive 50  $\Omega$  to XCOREVSS DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip.
- The input amplitude requirement
	- This requirement is described in detail in the following sections.



**Figure 16. Receiver of SerDes Reference Clocks**

# **10.2.2 DC Level Requirement for SerDes Reference Clocks**

The DC level requirement for the MPC8308 SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below.

- **Differential Mode**
	- The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection.
	- For **external DC-coupled** connection, as described in Section 10.2.1, "SerDes Reference Clock Receiver Characteristics," the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 mV and 400 mV. Figure 17 shows the SerDes reference clock input requirement for DC-coupled connection scheme.
	- For **external AC-coupled** connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to XCOREVSS. Each signal wire of the differential inputs is allowed to swing below and above the common mode voltage (XCOREVSS). Figure 18 shows the SerDes reference clock input requirement for AC-coupled connection scheme.
- **Single-ended Mode**
	- The reference clock can also be single-ended. The SD REF CLK input amplitude (single-ended swing) must be between 400 mV and 800 mV peak-peak (from Vmin to Vmax) with SD\_REF\_CLK either left unconnected or tied to ground.
	- The SD\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 19 shows the SerDes reference clock input requirement for single-ended signaling mode.
	- To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC-coupled externally. For the best noise performance, the reference of the clock could be DC or AC-coupled into the unused phase  $\overline{SD\_REF\_CLK}$  through the same source impedance as the clock input (SD\_REF\_CLK) in use.

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

#### **High-Speed Serial Interfaces (HSSI)**









**Figure 19. Single-Ended Reference Clock Input DC Requirements**

### **10.2.3 Interfacing With Other Differential Signaling Levels**

With on-chip termination to XCOREVSS, the differential reference clocks inputs are high-speed current steering logic (HCSL)-compatible and DC-coupled.

Many other low voltage differential type outputs like low voltage differential signaling (LVDS) can be used but may need to be AC-coupled due to the limited common mode input range allowed (100 to 400 mV) for DC-coupled connection.

LVPECL outputs can produce signal with too large amplitude and may need to be DC-biased at clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC-coupling.

#### **NOTE**

Figure 20 to Figure 23 below are for conceptual reference only. Due to the fact that clock driver chip's internal structure, output impedance and termination requirements are different between various clock driver chip manufacturers, it is very possible that the clock circuit reference designs provided by clock driver chip vendor are different from what is shown below. They might also vary from one vendor to the other. Therefore, Freescale Semiconductor can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. The system designer is recommended to contact the selected clock driver chip vendor for the optimal reference circuits with the MPC8308 SerDes reference clock receiver requirement provided in this document.

Figure 20 shows the SerDes reference clock connection reference circuits for HCSL type clock driver. It assumes that the DC levels of the clock driver chip is compatible with MPC8308 SerDes reference clock input's DC requirement.



**Figure 20. DC-Coupled Differential Connection with HCSL Clock Driver (Reference Only)**

Figure 21 shows the SerDes reference clock connection reference circuits for LVDS type clock driver. Since LVDS clock driver's common mode voltage is higher than the MPC8308's SerDes reference clock input's allowed range (100 to 400 mV), AC-coupled connection scheme must be used. It assumes the LVDS output driver features 50- $\Omega$  termination resistor. It also assumes that the LVDS transmitter establishes its own common mode level without relying on the receiver or other external component.



**Figure 21. AC-Coupled Differential Connection with LVDS Clock Driver (Reference Only)**

Figure 22 shows the SerDes reference clock connection reference circuits for LVPECL type clock driver. Since LVPECL driver's DC levels (both common mode voltages and output swing) are incompatible with MPC8308 SerDes reference clock input's DC requirement, AC-coupling has to be used. Figure 22 assumes that the LVPECL clock driver's output impedance is  $50 \Omega$ . R1 is used to DC-bias the LVPECL outputs prior to AC-coupling. Its value could be ranged from 140 Ω to 240 Ω depending on clock driver vendor's requirement. R2 is used together with the SerDes reference clock receiver's 50-Ω termination resistor to attenuate the LVPECL output's differential peak level such that it meets the MPC8308's SerDes reference clock's differential input amplitude requirement (between 200 mV and 800 mV differential peak). For example, if the LVPECL output's differential peak is 900 mV and the desired SerDes reference clock input amplitude is selected as 600mV, the attenuation factor is 0.67, which requires R2 = 25  $\Omega$ . Please consult clock driver chip manufacturer to verify whether this connection scheme is compatible with a particular clock driver chip.



**Figure 22. AC-Coupled Differential Connection with LVPECL Clock Driver (Reference Only)**

Figure 23 shows the SerDes reference clock connection reference circuits for a single-ended clock driver. It assumes the DC levels of the clock driver are compatible with the device's SerDes reference clock input's DC requirement.



**Figure 23. Single-Ended Connection (Reference Only)**

### **10.2.4 AC Requirements for SerDes Reference Clocks**

The clock driver selected should provide a high quality reference clock with low phase noise and cycle-to-cycle jitter. Phase noise less than 100 kHz can be tracked by the PLL and data recovery loops and is less of a problem. Phase noise above 15 MHz is filtered by the PLL. The most problematic phase noise occurs in the 1–15 MHz range. The source impedance of the clock driver should be 50  $\Omega$  to match the transmission line and reduce reflections which are a source of noise to the system.

Table 32 describes some AC parameters for PCI Express protocol.



At recommended operating conditions with XCOREVDD=  $1.0V \pm 5\%$ 



#### **Table 32. SerDes Reference Clock AC Parameters (continued)**

At recommended operating conditions with XCOREVDD=  $1.0V \pm 5\%$ 



#### **Notes:**

1. Measurement taken from single ended waveform.

2. Measurement taken from differential waveform.

3. Measured from -200 mV to +200 mV on the differential waveform (derived from SD\_REF\_CLK minus SD\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing (Figure 24).

4. Matching applies to rising edge rate for SD\_REF\_CLK and falling edge rate for SD\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SD\_REF\_CLK rising meets SD\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The Rise Edge Rate of SD\_REF\_CLK should be compared to the Fall Edge Rate of SD\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate (See Figure 25).





#### **Figure 25. Single-Ended Measurement Points for Rise and Fall Time Matching**

The other detailed AC requirements of the SerDes reference clocks is defined by each interface protocol based on application usage. For detailed information, see the following sections:

• Section 11.2, "AC Requirements for PCI Express SerDes Clocks"

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

### **10.2.4.1 Spread Spectrum Clock**

SD\_REF\_CLK/SD\_REF\_CLK are not intended to be used with, and should not be clocked by, a spread spectrum clock source.

# **10.3 SerDes Transmitter and Receiver Reference Circuits**

Figure 26 shows the reference circuits for SerDes data lane's transmitter and receiver.



**Figure 26. SerDes Transmitter and Receiver Reference Circuits**

The DC and AC specification of SerDes data lanes are defined in Section 11, "PCI Express."

Note that external AC Coupling capacitor is required for the PCI Express serial transmission protocol with the capacitor value defined in specification of PCI Express protocol section.

# **11 PCI Express**

This section describes the DC and AC electrical specifications for the PCI Express bus.

## **11.1 DC Requirements for PCI Express SD\_REF\_CLK and SD\_REF\_CLK**

For more information, see Section 10.2, "SerDes Reference Clocks."

# **11.2 AC Requirements for PCI Express SerDes Clocks**

Table 33 lists the PCI Express SerDes clock AC requirements.

### **Table 33. SD\_REF\_CLK and SD\_REF\_CLK AC Requirements**



# **11.3 Clocking Dependencies**

The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a  $\pm 300$  ppm tolerance.

# **11.4 Physical Layer Specifications**

Following is a summary of the specifications for the physical layer of PCI Express on this device. For further details as well as the specifications of the transport and data link layer please use the *PCI Express Base Specification*, Rev. 1.0a.

# **11.4.1 Differential Transmitter (TX) Output**

Table 34 defines the specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins.

| <b>Parameter</b>                                                                      | <b>Symbol</b>                                       | <b>Comments</b>                                                                                                                                                                                                                                                                                                                                                                           | <b>Min</b> | <b>Typical</b> | <b>Max</b> | <b>Units</b> | <b>Notes</b>   |
|---------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------|------------|--------------|----------------|
| Unit interval                                                                         | UI                                                  | Each $U_{PFTX}$ is 400 ps $\pm$<br>300 ppm. $U_{PFTX}$ does not<br>account for Spread<br>Spectrum Clock dictated<br>variations.                                                                                                                                                                                                                                                           | 399.88     | 400            | 400.12     | ps           | 1              |
| Differential peak-to-peak<br>output voltage                                           | V <sub>TX-DIFFp-p</sub>                             | $V_{\text{PEDPPTX}} = 2^*   V_{\text{TX-D+}}$ -<br>$VTX-D$                                                                                                                                                                                                                                                                                                                                | 0.8        |                | 1.2        | $\vee$       | $\overline{2}$ |
| De-Emphasized<br>differential output voltage<br>(ratio)                               | V <sub>TX-DE-RATIO</sub>                            | Ratio of the V <sub>PEDPPTX</sub> of<br>the second and following<br>bits after a transition<br>divided by the $V_{\text{PFDPPX}}$<br>of the first bit after a<br>transition.                                                                                                                                                                                                              | $-3.0$     | $-3.5$         | $-4.0$     | dB           | $\overline{2}$ |
| Minimum TX eye width                                                                  | $TTX-EYE$                                           | The maximum Transmitter<br>jitter can be derived as<br>$TTX-MAX-JITTER = 1 -$<br>$U_{PEEWTX}$ = 0.3 UI.                                                                                                                                                                                                                                                                                   | 0.70       |                |            | UI           | 2, 3           |
| Maximum time between<br>the jitter median and<br>maximum deviation from<br>the median | T <sub>TX-EYE-MEDIAN-t</sub><br>$O -$<br>MAX-JITTER | Jitter is defined as the<br>measurement variation of<br>the crossing points<br>$(V_{\text{PFPPTX}} = 0 V)$ in<br>relation to a recovered TX<br>UI. A recovered TX UI is<br>calculated over 3500<br>consecutive unit intervals<br>of sample data. Jitter is<br>measured using all edges<br>of the 250 consecutive UI<br>in the center of the 3500<br>UI used for calculating the<br>TX UI. |            |                | 0.15       | UI           | 2, 3           |

**Table 34. Differential Transmitter (TX) Output Specifications**

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

#### **PCI Express**



### **Table 34. Differential Transmitter (TX) Output Specifications (continued)**




#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

| <b>Parameter</b>         | Symbol    | <b>Comments</b>                                                                                                                                              | Min | <b>Typical</b> | Max | <b>Units</b> | <b>Notes</b> |
|--------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|-----|--------------|--------------|
| Crosslink random timeout | crosslink | This random timeout helps<br>resolve conflicts in<br>crosslink configuration by<br>eventually resulting in only<br>Ione Downstream and one<br>Upstream Port. | 0   |                |     | ms           |              |

**Table 34. Differential Transmitter (TX) Output Specifications (continued)**

#### **Notes:**

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 29 and measured over any 250 consecutive TX UIs. (Also refer to the transmitter compliance eye diagram shown in Figure 27.)
- 3. A  $T_{TX-FYF}$  = 0.70 UI provides for a total sum of deterministic and random jitter budget of  $T_{TX-JITTER\text{-}MAX}$  = 0.30 UI for the transmitter collected over any 250 consecutive TX UIs. The  $T_{TX-EYE-MEDIAN-to-MAX-JITTER}$  median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. The transmitter input impedance shall result in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50  $\Omega$  to ground for both the D+ and D– line (that is, as measured by a vector network analyzer with 50-Ω probes, see Figure 29). Note that the series capacitors,  $C<sub>TX</sub>$ , is optional for the return loss measurement.
- 5. Measured between 20%–80% at transmitter package pins into a test load as shown in Figure 29 for both  $V_{TX-D+}$  and  $V_{TX-D+}$
- 6. See Section 4.3.1.8 of the *PCI Express Base Specifications*, Rev 1.0a.
- 7. See Section 4.2.6.3 of the *PCI Express Base Specifications*, Rev 1.0a.

### **11.4.2 Transmitter Compliance Eye Diagrams**

The TX eye diagram in Figure 27 is specified using the passive compliance/test measurement load (Figure 29) in place of any real PCI Express interconnect  $+ RX$  component. There are two eye diagrams that must be met for the transmitter. Both diagrams must be aligned in time using the jitter median to locate the center of the eye diagram. The different eye diagrams differ in voltage depending on whether it is a transition bit or a de-emphasized bit. The exact reduced voltage level of the de-emphasized bit is always relative to the transition bit.

The eye diagram must be valid for any 250 consecutive UIs.

A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI.

#### **NOTE**

It is recommended that the recovered TX UI be calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function (that is, least squares and median deviation fits).



**Figure 27. Minimum Transmitter Timing and Voltage Output Compliance Specifications**

### **11.4.3 Differential Receiver (RX) Input Specifications**

Table 35 defines the specifications for the differential input at all receivers (RXs). The parameters are specified at the component pins.

| <b>Parameter</b>                            | Symbol                  | <b>Comments</b>                                                                                                                                                                        | Min    | <b>Typical</b> | Max    | <b>Units</b> | <b>Notes</b>  |
|---------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|--------|--------------|---------------|
| Unit interval                               | UI                      | Each U <sub>PFRX</sub> is 400 ps $\pm$<br>300 ppm. $U_{PFRX}$ does not<br>account for Spread<br>Spectrum Clock dictated<br>variations.                                                 | 399.88 | 400            | 400.12 | ps           |               |
| Differential peak-to-peak<br>output voltage | V <sub>RX-DIFFp-p</sub> | $V_{\text{PEDPPRX}} = 2^*   V_{\text{RX-D+}}$<br>$V_{\mathsf{RX-D}}$                                                                                                                   | 0.175  |                | 1.200  | v            | $\mathcal{P}$ |
| Minimum receiver eye<br>width               | T <sub>RX-EYE</sub>     | The maximum<br>interconnect media and<br>Transmitter jitter that can<br>be tolerated by the<br>Receiver can be derived<br>as $T_{RX\text{-MAX-JITER}} = 1 -$<br>$U_{PEEWRX}$ = 0.6 UI. | 0.4    |                |        | UI           | 2, 3          |

**Table 35. Differential Receiver (RX) Input Specifications**

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**









#### **Notes:**

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 29 should be used as the RX device when taking measurements (also refer to the receiver compliance eye diagram shown in Figure 28). If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A  $T_{RX-FYE}$  = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. The receiver input impedance shall result in a differential return loss greater than or equal to 15 dB with the D+ line biased to 300 mV and the D– line biased to –300 mV and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements for is 50  $\Omega$  to ground for both the D+ and D– line (that is, as measured by a vector network analyzer with 50-Ω probes, see Figure 29). Note that the series capacitors,  $C_{TX}$ , is optional for the return loss measurement.
- 5. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port.
- 6. The RX DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.
- 7. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

### **11.5 Receiver Compliance Eye Diagrams**

The RX eye diagram in Figure 28 is specified using the passive compliance/test measurement load (Figure 29) in place of any real PCI Express RX component. In general, the minimum receiver eye diagram measured with the compliance/test measurement load (Figure 29) is larger than the minimum receiver eye diagram measured over a range of systems at the input receiver of any real PCI Express component. The degraded eye diagram at the input Receiver is due to traces internal to the package as well as silicon parasitic characteristics which cause the real PCI Express component to vary in impedance from the compliance/test measurement load. The input receiver eye diagram is implementation specific and is not specified. RX component designer should provide additional margin to adequately compensate for the degraded minimum Receiver eye diagram (shown in Figure 28) expected at the input receiver based on an adequate combination of system simulations and the return loss measured looking into the RX package

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

and silicon. The RX eye diagram must be aligned in time using the jitter median to locate the center of the eye diagram.

The eye diagram must be valid for any 250 consecutive UIs.

A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI.

#### **NOTE**

The reference impedance for return loss measurements is 50  $\Omega$  to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with 50  $\Omega$  probes—see Figure 29). Note that the series capacitors,  $C_{\text{PFACCTX}}$ , are optional for the return loss measurement.





### **11.5.1 Compliance Test and Measurement Load**

The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in Figure 29.

#### **NOTE**

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D– not being exactly matched in length at the package pin boundary.



**Figure 29. Compliance Test/Measurement Load**

### **12 Enhanced Local Bus**

This section describes the DC and AC electrical specifications for the enhanced local bus interface.

### **12.1 Enhanced Local Bus DC Electrical Characteristics**

Table 36 provides the DC electrical characteristics for the local bus interface.





**Note:** The parameters stated in above table are valid for all revisions unless explicitly mentioned.

### **12.2 Enhanced Local Bus AC Electrical Specifications**

Table 37 describes the general timing parameters of the local bus interface.

**Table 37. Local Bus General Timing Parameters**

| <b>Parameter</b>                                        | Symbol <sup>1</sup> | Min | <b>Max</b> | Unit | <b>Notes</b> |
|---------------------------------------------------------|---------------------|-----|------------|------|--------------|
| Local bus cycle time                                    | t∟bk                | 15  |            | ns   |              |
| Input setup to local bus clock (Note: to be revisited)  | <b>LBIVKH</b>       |     |            | ns   | 3, 4         |
| Input hold from local bus clock (Note: to be revisited) | <sup>I</sup> LBIXKH |     |            | ns   | 3, 4         |

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**





**Notes**:

1. The symbols used for timing specifications follow the pattern of t<sub>(First two letters of functional block)(signal)(state) (reference)(state) for</sub> inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus</sub> timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1).

- 2. All timings are in reference to falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or rising edge of LCLK0 (for all other inputs).
- 3. All signals are measured from NV<sub>DD</sub>/2 of the rising/falling edge of LCLK0 to 0.4  $\times$  NV<sub>DD</sub> of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

Figure 30 provides the AC test load for the local bus.



**Figure 30. Local Bus AC Test Load**

Figure 31 through Figure 33 show the local bus signals.

In what follows, T1,T2,T3,T4 are internal clock reference phase signals corresponding to LCCR[CLKDIV].



**Figure 31. Local Bus Signals, Non-Special Signals Only** 

**Enhanced Local Bus**



**Figure 32. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2** 



**Figure 33. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4**

## **13 Enhanced Secure Digital Host Controller (eSDHC)**

This section describes the DC and AC electrical specifications for the eSDHC (SD/MMC/SDIO) interface of the MPC8308.

The eSDHC controller always uses the falling edge of the SD\_CLK in order to drive the SD\_DAT[0:3]/CMD as outputs and rising edge to sample the SD\_DAT[0:3], CMD,  $\overline{CD}$  and WP as inputs. This behavior is true for both full and high speed modes.

### **13.1 eSDHC DC Electrical Characteristics**

Table 38 provides the DC electrical characteristics for the eSDHC (SD/MMC) interface of the device, compatible with SDHC specifications. The eSDHC  $\text{NV}_{\text{DD}}$  range is between 3.0 V and 3.6 V.

| <b>Characteristic</b> | Symbol          | <b>Condition</b>   | Min | Max | Unit |
|-----------------------|-----------------|--------------------|-----|-----|------|
| Output high voltage   | ∨он             | $I_{OH} = -8.0$ mA | 2.4 |     |      |
| Output low voltage    | V <sub>OL</sub> | $I_{OL} = 8.0$ mA  |     | 0.5 |      |

**Table 38. eSDHC interface DC Electrical Characteristics**

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

| <b>Characteristic</b> | Symbol          | <b>Condition</b>                | Min    | Max             | Unit |
|-----------------------|-----------------|---------------------------------|--------|-----------------|------|
| Output low voltage    | $V_{OL}$        | $I_{\Omega I} = 3.2 \text{ mA}$ |        | 0.4             |      |
| Input high voltage    | V <sub>IH</sub> |                                 | 2.1    | $NV_{DD} + 0.3$ |      |
| Input low voltage     | $V_{IL}$        |                                 | $-0.3$ | 0.8             |      |

**Table 38. eSDHC interface DC Electrical Characteristics (continued)**

### **13.2 eSDHC AC Timing Specifications (Full Speed Mode)**

This section describes the AC electrical specifications for the eSDHC (SD/MMC) interface of the device. Table 39 provides the eSDHC AC timing specifications for full speed mode as defined in Figure 35 and Figure 36.

#### **Table 39. eSDHC AC Timing Specifications for Full Speed Mode**

At recommended operating conditions  $NV_{DD} = 3.3 V \pm 300$  mV.



**Note:** 

1 The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters</sub> of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first three letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>SFSIXKH</sub> symbolizes eSDHC</sub> full mode speed device timing (SFS) input (I) to go invalid (X) with respect to the clock reference (K) going to high (H). Also t<sub>SFSKHOV</sub> symbolizes eSDHC full speed timing (SFS) for the clock reference (K) to go high (H), with respect to the output (O) going valid (V) or data output valid time. Note that, in general, the clock reference symbol representation is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

<sup>2</sup> Measured at capacitive load of 40 pF.

- $3$  For reference only, according to the SD card specifications.
- <sup>4</sup> Average, for reference only.

Figure 34 provides the eSDHC clock input timing diagram.



**Figure 34. eSDHC Clock Input Timing Diagram**

### **13.2.1 Full Speed Output Path (Write)**

Figure 35 provides the data and command output timing diagram.



**Figure 35. Full Speed Output Path**

**MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

**Enhanced Secure Digital Host Controller (eSDHC)**

### **13.2.2 Full Speed Input Path (Read)**

Figure 36 provides the data and command input timing diagram.



**Figure 36. Full Speed Input Path**

### **13.3 eSDHC AC Timing Specifications**

Table 40 provides the eSDHC AC timing specifications.

#### **Table 40. eSDHC AC Timing Specifications for High Speed Mode**

At recommended operating conditions  $\text{NV}_{\text{DD}} = 3.3 \text{ V} \pm 300 \text{ mV}$ .



#### **Table 40. eSDHC AC Timing Specifications for High Speed Mode (continued)**

At recommended operating conditions  $\text{NV}_{\text{DD}} = 3.3 \text{ V} \pm 300 \text{ mV}$ .



**Note:** 

 $^{\rm 1}$  The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state) (reference)(state)</sub> for inputs and t<sub>(first three letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>SFSIXKH</sub> symbolizes eSDHC</sub> full mode speed device timing (SFS) input (I) to go invalid (X) with respect to the clock reference (K) going to high (H). Also t<sub>SFSKHOV</sub> symbolizes eSDHC full speed timing (SFS) for the clock reference (K) to go high (H), with respect to the output (O) going valid (V) or data output valid time. Note that, in general, the clock reference symbol representation is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

<sup>2</sup> Measured at capacitive load of 40 pF.

 $3$  For reference only, according to the SD card specifications.

Figure 37 provides the eSDHC clock input timing diagram.



**Figure 37. eSDHC Clock Input Timing Diagram**

**Enhanced Secure Digital Host Controller (eSDHC)**

### **13.3.1 High Speed Output Path (Write)**

Figure 38 provides the data and command output timing diagram.



**Figure 38. High Speed Output Path**

### **13.3.2 High Speed Input Path (Read)**

Figure 39 provides the data and command input timing diagram.



**Figure 39. High Speed Input Path**

### **14 JTAG**

This section describes the DC and AC electrical specifications for the IEEE Std 1149.1™ (JTAG) interface.

### **14.1 JTAG DC Electrical Characteristics**

Table 41 provides the DC electrical characteristics for the IEEE 1149.1 (JTAG) interface.



#### **Table 41. JTAG Interface DC Electrical Characteristics**

### **14.2 JTAG AC Timing Specifications**

This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface.

Table 42 provides the JTAG AC timing specifications as defined in Figure 41 through Figure 44.

#### **Table 42. JTAG AC Timing Specifications (Independent of SYS\_CLK\_IN) <sup>1</sup>**

At recommended operating conditions (see Table 2).



#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

#### **JTAG**

#### **Table 42. JTAG AC Timing Specifications (Independent of SYS\_CLK\_IN) 1 (continued)**

At recommended operating conditions (see Table 2).



#### **Notes:**

- 1. All outputs are measured from the midpoint voltage of the falling/rising edge of  $t_{TCLK}$  to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 40). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
- 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for</sub> inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device</sub> timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 4. Non-JTAG signal input timing with respect to  $t_{\text{TCLK}}$ .
- 5. Non-JTAG signal output timing with respect to  $t_{\text{TCLK}}$ .
- 6. Guaranteed by design and characterization.

Figure 40 provides the AC test load for TDO and the boundary-scan outputs.



**Figure 40. AC Test Load for the JTAG Interface**

Figure 41 provides the JTAG clock input timing diagram.



 $VM = Midpoint Voltage (NV<sub>DD</sub>/2)$ 

**Figure 41. JTAG Clock Input Timing Diagram**

**JTAG**

Figure 42 provides the TRST timing diagram.



**Figure 42. TRST Timing Diagram**

Figure 43 provides the boundary-scan timing diagram.



**Figure 43. Boundary-Scan Timing Diagram**

Figure 44 provides the test access port timing diagram.



 $VM = Midpoint Voltage (NV<sub>DD</sub>/2)$ 



#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

# 15  $I^2C$

This section describes the DC and AC electrical characteristics for the  $I<sup>2</sup>C$  interface.

### **15.1 I2C DC Electrical Characteristics**

Table 43 provides the DC electrical characteristics for the  $I<sup>2</sup>C$  interface.

#### **Table 43. I2C DC Electrical Characteristics**

At recommended operating conditions with  $\text{NV}_{\text{DD}}$  of 3.3 V  $\pm$  0.3 V.



#### **Notes:**

1. Output voltage (open drain or open collector) condition = 3 mA sink current.

2.  $C_B$  = capacitance of one bus line in pF.

3. For information on the digital filter used, see the *MPC8308 PowerQUICC II Pro Processor Reference Manual*.

### **15.2 I2C AC Electrical Specifications**

Table 44 provides the AC timing parameters for the  $I<sup>2</sup>C$  interface.

### **Table 44. I2C AC Electrical Specifications**

All values refer to  $V_{\text{IH}}$  (min) and  $V_{\text{IL}}$  (max) levels (see Table 43).



#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

 $P^2C$ 

#### **Table 44. I2C AC Electrical Specifications (continued)**

All values refer to  $V_{\text{H}}$  (min) and  $V_{\text{IL}}$  (max) levels (see Table 43).



#### **Notes:**

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for</sub> inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2)</sub> with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>I2SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>I2PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the stop condition (P) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. The device provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum t<sub>I2DXKL</sub> has only to be met if the device does not stretch the LOW period (t<sub>I2CL</sub>) of the SCL signal.
- 4.  $C_B$  = capacitance of one bus line in pF.
- 5. The device does not follow the *I<sup>2</sup>C-BUS Specifications, Version 2.1,* regarding the t<sub>I2CF</sub> AC parameter.

Figure 45 provides the AC test load for the  $I<sup>2</sup>C$ .



**Figure 45. I2C AC Test Load**

Figure 46 shows the AC timing diagram for the  $I^2C$  bus.



**Figure 46. I2C Bus AC Timing Diagram**

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

**Timers**

### **16 Timers**

This section describes the DC and AC electrical specifications for the timers.

### **16.1 Timers DC Electrical Characteristics**

Table 45 provides the DC electrical characteristics for the MPC8308 timers pins, including TIN, TOUT, and TGATE.

| <b>Characteristic</b> | <b>Symbol</b>   | <b>Condition</b>               | Min    | Max             | Unit   |
|-----------------------|-----------------|--------------------------------|--------|-----------------|--------|
| Output high voltage   | Ѵон             | $I_{OH} = -8.0$ mA             | 2.4    |                 | V      |
| Output low voltage    | $V_{OL}$        | $I_{OL} = 8.0$ mA              |        | 0.5             | V      |
| Output low voltage    | $V_{OL}$        | $I_{OL} = 3.2$ mA              |        | 0.4             | V      |
| Input high voltage    | $V_{\text{IH}}$ |                                | 2.1    | $NV_{DD} + 0.3$ | $\vee$ |
| Input low voltage     | $V_{IL}$        |                                | $-0.3$ | 0.8             | V      |
| Input current         | <sup>I</sup> IN | $0 V \leq V_{IN} \leq NV_{DD}$ |        | ± 5             | μA     |

**Table 45. Timers DC Electrical Characteristics**

### **16.2 Timers AC Timing Specifications**

Table 46 provides the Timers input and output AC timing specifications.





**Notes:**

1. Timers inputs and outputs are asynchronous to any visible clock. Timers outputs should be synchronized before use by any external synchronous logic. Timers inputs are required to be valid for at least  $t_{T1W1D}$  ns to ensure proper operation

Figure 47 provides the AC test load for the Timers.



**Figure 47. Timers AC Test Load**

#### **GPIO**

### **17 GPIO**

This section describes the DC and AC electrical specifications for the GPIO of MPC8308

### **17.1 GPIO DC Electrical Characteristics**

Table 47 provides the DC electrical characteristics for the GPIO.



#### **Table 47. GPIO DC Electrical Characteristic**

### **17.2 GPIO AC Timing Specifications**

Table 48 provides the GPIO input and output AC timing specifications.

**Table 48. GPIO Input AC Timing Specifications**

| <b>Characteristic</b>           | Symbol <sup>1</sup> | Min | Unit |
|---------------------------------|---------------------|-----|------|
| GPIO inputs—minimum pulse width | <b>PIWID</b>        | 20  | ns   |

#### **Notes:**

1. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least  $t_{P1WID}$  ns to ensure proper operation.

Figure 48 provides the AC test load for the GPIO.



**Figure 48. GPIO AC Test Load**

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

### **18 IPIC**

This section describes the DC and AC electrical specifications for the external interrupt pins.

### **18.1 IPIC DC Electrical Characteristics**

Table 49 provides the DC electrical characteristics for the external interrupt pins.

| <b>Characteristic</b> | Symbol          | <b>Condition</b>          | Min    | Max          | Unit |
|-----------------------|-----------------|---------------------------|--------|--------------|------|
| Input high voltage    | $V_{\text{IH}}$ |                           | 2.1    | $NVDD + 0.3$ | v    |
| Input low voltage     | $V_{IL}$        |                           | $-0.3$ | 0.8          | v    |
| Input current         | <sup>I</sup> IN |                           |        | ±5           | μA   |
| Output high voltage   | V <sub>OH</sub> | $I_{OH} = -8.0$ mA        | 2.4    |              | V    |
| Output low voltage    | $V_{OL}$        | $I_{OL} = 8.0$ mA         |        | 0.5          | v    |
| Output low voltage    | Vol             | $I_{OL} = 3.2 \text{ mA}$ |        | 0.4          | ٧    |

**Table 49. IPIC DC Electrical Characteristics**

### **18.2 IPIC AC Timing Specifications**

Table 50 provides the IPIC input and output AC timing specifications.

**Table 50. IPIC Input AC Timing Specifications**

| <b>Characteristic</b>           | Symbol <sup>1</sup> | Min | Unit |
|---------------------------------|---------------------|-----|------|
| IPIC inputs—minimum pulse width | <b>PIWID</b>        | 20  | ns   |

**Notes:**

1. IPIC inputs and outputs are asynchronous to any visible clock. IPIC outputs should be synchronized before use by any external synchronous logic. IPIC inputs are required to be valid for at least  $t_{PIMID}$  ns to ensure proper operation when working in edge triggered mode.

### **19 SPI**

This section describes the DC and AC electrical specifications for the SPI of the device.

### **19.1 SPI DC Electrical Characteristics**

Table 51 provides the DC electrical characteristics for the MPC8308 SPI.

**Table 51. SPI DC Electrical Characteristics**

| <b>Characteristic</b> | Symbol          | <b>Condition</b>               | Min    | Max          | Unit |
|-----------------------|-----------------|--------------------------------|--------|--------------|------|
| Input high voltage    | V <sub>IH</sub> |                                | 2.1    | $NVDD + 0.3$ |      |
| Input low voltage     | $V_{IL}$        |                                | $-0.3$ | 0.8          |      |
| Input current         | 'IN             | $0 V \leq V_{IN} \leq NV_{DD}$ |        | ± 5          | μA   |

| <b>Characteristic</b> | Symbol          | <b>Condition</b>                 | Min | Max | Unit |
|-----------------------|-----------------|----------------------------------|-----|-----|------|
| Output high voltage   | V <sub>OH</sub> | $I_{OH} = -8.0$ mA               | 2.4 |     |      |
| Output low voltage    | $V_{OL}$        | $I_{OL} = 8.0$ mA                |     | 0.5 |      |
| Output low voltage    | $V_{OL}$        | $I_{\text{OI}} = 3.2 \text{ mA}$ |     | 0.4 |      |

**Table 51. SPI DC Electrical Characteristics (continued)**

### **19.2 SPI AC Timing Specifications**

Table 52 and provide the SPI input and output AC timing specifications.

**Table 52. SPI AC Timing Specifications 1**

| <b>Characteristic</b>                                    | Symbol <sup>2</sup> | Min | Max | Unit |
|----------------------------------------------------------|---------------------|-----|-----|------|
| SPI outputs valid—master mode (internal clock) delay     | <sup>t</sup> NIKHOV |     | 6   | ns   |
| SPI outputs hold-master mode (internal clock) delay      | <sup>t</sup> NIKHOX | 0.5 |     | ns   |
| SPI outputs valid-slave mode (external clock) delay      | <sup>t</sup> NEKHOV |     | 8.5 | ns   |
| SPI outputs hold—slave mode (external clock) delay       | <sup>t</sup> NEKHOX | 2   |     | ns   |
| SPI inputs—master mode (internal clock) input setup time | t <sub>NIIVKH</sub> | 6   |     | ns   |
| SPI inputs—master mode (internal clock) input hold time  | <sup>t</sup> NIIXKH | 0   |     | ns   |
| SPI inputs—slave mode (external clock) input setup time  | <sup>t</sup> NEIVKH | 4   |     | ns   |
| SPI inputs—slave mode (external clock) input hold time   | <sup>t</sup> NEIXKH | 2   |     | ns   |

#### **Notes:**

1. Output specifications are measured from the 50% level of the rising edge of SPICLK to the 50% level of the signal. Timings are measured at the pin.

2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for</sub> inputs and  $t_{\text{(first two letters of functional block)}(\text{reference})(\text{state})}$  for outputs. For example,  $t_{\text{NIKHOX}}$  symbolizes the internal timing (NI) for the time SPICLK clock reference (K) goes to the high state (H) until outputs (O) are invalid (X).

Figure 49 provides the AC test load for the SPI.



**Figure 49. SPI AC Test Load**

Figure 50 through Figure 51 represent the AC timing from Table 52. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

Figure 50 shows the SPI timing in slave mode (external clock).



**Note:** The clock edge is selectable on SPI.



Figure 51 shows the SPI timing in master mode (internal clock).



**Note:** The clock edge is selectable on SPI.



### **20 Package and Pin Listings**

This section details package parameters, pin assignments, and dimensions. The MPC8308 is available in a Moulded Array Process Ball Grid Array (MAPBGA). For information on the MAPBGA, see Section 20.1, "Package Parameters for the MPC8308 MAPBGA," and Section 20.2, "Mechanical Dimensions of the MPC8308 MAPBGA."

### **20.1 Package Parameters for the MPC8308 MAPBGA**

The package parameters are as provided in the following list. The package type is 19 mm  $\times$  19 mm, 473 MAPBGA.



### **20.2 Mechanical Dimensions of the MPC8308 MAPBGA**

Figure 52 shows the mechanical dimensions and bottom surface nomenclature of the MAPBGA package.



**Figure 52. Mechanical Dimension and Bottom Surface Nomenclature of the MPC8308 MAPBG**

#### **Notes:**

1. All dimensions are in millimeters.

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

- 2. Dimensions and tolerances per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.

### **20.3 Pinout Listings**

Table 53 provides the pin-out listing for the MPC8308, MAPBGA package.

#### **Table 53. MPC8308 Pinout Listing**





#### **Table 53. MPC8308 Pinout Listing (continued)**

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**



#### **Table 53. MPC8308 Pinout Listing (continued)**



#### **Table 53. MPC8308 Pinout Listing (continued)**

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**



#### **Table 53. MPC8308 Pinout Listing (continued)**



#### **Table 53. MPC8308 Pinout Listing (continued)**

**MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**



#### **Table 53. MPC8308 Pinout Listing (continued)**



#### **Table 53. MPC8308 Pinout Listing (continued)**

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**



#### **Table 53. MPC8308 Pinout Listing (continued)**
#### **Package and Pin Listings**



### **Table 53. MPC8308 Pinout Listing (continued)**

### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

#### **Package and Pin Listings**



### **Table 53. MPC8308 Pinout Listing (continued)**

**Notes:** 

1. This pin is an open drain signal. A weak pull-up resistor (1 kΩ) should be placed on this pin to NV<sub>DD</sub>

2. This pin is an open drain signal. A weak pull-up resistor (2–10 kΩ) should be placed on this pin to NV<sub>DD</sub>.

3. This output is actively driven during reset rather than being three-stated during reset.

4. This pin has weak internal pull-up that is always enabled. 5. This pin must always be tied to VSS.

6. Internal thermally sensitive resistor, resistor value varies linearly with temperature. Useful for determining the junction temperature.

7. The LB\_POR\_CFG\_BOOT\_ECC is sampled only during the PORESET negation. This pin with an internal pull down resistor enables the ECC by default. To disable the ECC an external strong pull up resistor or a buffer released to high impedance is needed.

8. This pin has weak internal pull-down that is always enabled

# **21 Clocking**

Figure 53 shows the internal distribution of clocks within the device.



<sup>1</sup> Multiplication factor M = 1, 1.5, 2, 2.5, and 3. Value is decided by RCWLR[COREPLL].

<sup>2</sup> Multiplication factor L = 2, 3, 4, 5 and 6. Value is decided by RCWLR[SPMF].

### **Figure 53. MPC8308 Clock Subsystem**

The following external clock sources are utilized on the MPC8308:

- System clock (SYS\_CLK\_IN)
- Ethernet Clock (TSEC1\_RX\_CLK/TSEC1\_TX\_CLK/TSEC1\_GTX\_CLK125 for eTSEC)
- SerDes PHY clock
- eSHDC clock (SD\_CLK)

For more information, see the SerDes chapter in the *MPC8308 PowerQUICC II Pro Processor Reference Manual*.

All clock inputs can be supplied using an external canned oscillator, a clock generation chip, or some other source that provides a standard CMOS square wave input.

### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

# **21.1 System Clock Domains**

The primary clock input (SYS CLK IN) frequency is multiplied up by the system phase-locked loop (PLL) and the clock unit to create three major clock domains:

- The coherent system bus clock (*csb\_clk*)
- The internal clock for the DDR controller (*ddr\_clk*)
- The internal clock for the local bus interface unit (*lbc\_clk*)

The *csb\_clk* frequency is derived as follows:

 $csb\_clk =$  [SYS\_CLK\_IN]  $\times$  SPMF

The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the core multiplies up the *csb\_clk* frequency to create the internal clock for the core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL), which is loaded at power-on reset or by one of the hard-coded reset options. For more information, see the Reset Clock Configuration chapter in the *MPC8308 PowerQUICC II Pro Processor Reference Manual*.

The DDR SDRAM memory controller will operate with a frequency equal to twice the frequency of *csb\_clk*. Note that *ddr\_clk* is not the external memory bus frequency; *ddr\_clk* passes through the DDR clock divider  $(\div 2)$  to create the differential DDR memory bus clock outputs (MCK and MCK). However, the data rate is the same frequency as *ddr\_clk*.

The local bus memory controller will operate with a frequency equal to the frequency of *csb\_clk*. Note that *lbc\_clk* is not the external local bus frequency; *lbc\_clk* passes through the LBC clock divider to create the external local bus clock outputs (LSYNC\_OUT and LCLK0:2). The LBC clock divider ratio is controlled by LCCR[CLKDIV]. For more information, see the Reset Clock Configuration chapter in the *MPC8308 PowerQUICC II Pro Processor Reference Manual*.

In addition, some of the internal units may be required to be shut off or operate at lower frequency than the *csb\_clk* frequency. These units have a default clock ratio that can be configured by a memory mapped register after the device comes out of reset. Table 54 specifies which units have a configurable clock frequency. For more information, see Reset Clock Configuration chapter in the *MPC8308 PowerQUICC II Pro Processor Reference Manual*.





### **NOTE**

The clock ratios of these units must be set before they are accessed.

Table 55 provides the operating frequencies for the device under recommended operating conditions (Table 2).

| Characteristic <sup>1</sup>                  | <b>Maximum Operating Frequency</b> | Unit       |
|----------------------------------------------|------------------------------------|------------|
| e300 core frequency (core clk)               | 400                                | MHz        |
| Coherent system bus frequency (csb_clk)      | 133                                | MHz        |
| DDR2 memory bus frequency (MCK) <sup>2</sup> | 133                                | <b>MHz</b> |
| Local bus frequency (LCLK $O$ ) <sup>3</sup> | 66                                 | <b>MHz</b> |

**Table 55. Operating Frequencies for MPC8308**

**Notes:** 

1. The SYS\_CLK\_IN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen such that the resulting *csb\_clk*, MCK, LCLK0, and *core\_clk* frequencies do not exceed their respective maximum or minimum operating frequencies.

2. The DDR data rate is 2x the DDR memory bus frequency.

3. The local bus frequency is 1/2, 1/4, or 1/8 of the *lbc\_clk* frequency (depending on LCCR[CLKDIV]) which is in turn, 1x or 2x the *csb\_clk* frequency (depending on RCWL[LBCM]).

## **21.2 System PLL Configuration**

The system PLL is controlled by the RCWL[SPMF] parameter. Table 56 shows the multiplication factor encodings for the system PLL.





As described in Section 21, "Clocking," the LBCM, DDRCM, and SPMF parameters in the reset configuration word low select the ratio between the primary clock input (SYS\_CLK\_IN) and the internal

**MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

#### **Clocking**

coherent system bus clock (*csb\_clk*). Table 57 shows the expected frequency values for the CSB frequency for select *csb\_clk* to SYS\_CLK\_IN ratios.

| <b>SPMF</b><br>csb_clk: Input Clock Ratio |     | <b>Input Clock Frequency (MHz)</b> |       |     |  |
|-------------------------------------------|-----|------------------------------------|-------|-----|--|
|                                           | 25  | 33.33                              | 66.67 |     |  |
| 0010                                      | 2:1 |                                    |       | 133 |  |
| 0100                                      | 4:1 |                                    | 133   |     |  |
| 0101                                      | 5:1 | 125                                |       |     |  |

**Table 57. CSB Frequency Options** 

# **21.3 Core PLL Configuration**

RCWL[COREPLL] selects the ratio between the internal coherent system bus clock (*csb\_clk*) and the e300 core clock (*core\_clk*). Table 58 shows the encodings for RCWL[COREPLL]. COREPLL values that are not listed in Table 58 should be considered as reserved.

### **NOTE**

Core VCO frequency = core frequency  $\times$  VCO divider. The VCO divider, which is determined by RCWLR[COREPLL], must be set properly so that the core VCO frequency is in the range of 400–800 MHz.



### **Table 58. e300 Core PLL Configuration**



#### **Table 58. e300 Core PLL Configuration (continued)**

**Note:** 

<sup>1</sup> For any *core\_clk:csb\_clk* ratios, the *core\_clk* must not exceed its maximum operating frequency of 333 MHz.

 $2^2$  Core VCO frequency = core frequency  $\times$  VCO divider. Note that VCO divider has to be set properly so that the core VCO frequency is in the range of 400–800 MHz.

# **22 Thermal**

This section describes the thermal specifications of the device.

## **22.1 Thermal Characteristics**

Table 59 provides the package thermal characteristics for the 473,  $19 \times 19$  mm MAPBGA.

**Table 59. Package Thermal Characteristics for MAPBGA**

| <b>Characteristic</b>                  | <b>Board Type</b>         | Symbol             | Value | Unit | <b>Notes</b> |
|----------------------------------------|---------------------------|--------------------|-------|------|--------------|
| Junction to Ambient Natural Convection | Single layer board (1s)   | $R_{\theta$ JA     | 42    | °C/W | 1,2          |
| Junction to Ambient Natural Convection | Four layer board (2s2p)   | $R_{\theta$ JA     | 27    | °C∕W | 1,2,3        |
| Junction to Ambient (@200 ft/min)      | Single layer board (1s)   | $R_{\theta JMA}$   | 35    | °C/W | 1,3          |
| Junction to Ambient (@200 ft/min)      | Four layer board (2s2p)   | $R_{\theta JMA}$   | 24    | °C/W | 1,3          |
| Junction to Board                      |                           | $R_{\theta$ JB     | 17    | °C/W | 4            |
| Junction to Case                       |                           | $R_{\theta$ JC     | 9     | °C∕W | 5            |
| Junction to Package Top                | <b>Natural Convection</b> | $\Psi_{\text{JT}}$ | 2     | °C∕W | 6            |

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

### **Table 59. Package Thermal Characteristics for MAPBGA (continued)**



**Notes:**

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification.
- 3. Per JEDEC JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

## **22.2 Thermal Management Information**

For the following sections,  $P_D = (V_{DD} \times I_{DD}) + P_{I/O}$ , where  $P_{I/O}$  is the power dissipation of the I/O drivers.

## **22.2.1 Estimation of Junction Temperature with Junction-to-Ambient Thermal Resistance**

An estimation of the chip junction temperature,  $T<sub>J</sub>$ , can be obtained from the equation:

$$
T_J = T_A + (R_{\theta J A} \times P_D)
$$

where:

 $T_J$  = junction temperature ( $\rm ^{\circ}C$ )

 $T_A$  = ambient temperature for the package ( $\rm ^{\circ}C)$ )

 $R_{\theta I A}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The junction-t-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. As a general statement, the value obtained on a single layer board is appropriate for a tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Test cases have demonstrated that errors of a factor of two (in the quantity  $T_1 - T_A$ ) are possible.

### **22.2.2 Estimation of Junction Temperature with Junction-to-Board Thermal Resistance**

The thermal performance of a device cannot be adequately predicted from the junction-to-ambient thermal resistance. The thermal performance of any component is strongly dependent on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying

the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

$$
T_J = T_B + (R_{\theta J B} \times P_D)
$$

where:

 $T_I$  = junction temperature (°C)

 $T_B$  = board temperature at the package perimeter ( $\rm ^{\circ}C)$ )

 $R_{\theta}$  = junction-to-board thermal resistance (°C/W) per JESD51–8

 $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition: the component is soldered to a board with internal planes.

### **22.2.3 Experimental Determination of Junction Temperature**

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{IT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

$$
T_J = T_T + (\mathcal{V}_{JT} \times P_D)
$$

where:

 $T_I$  = junction temperature ( $\rm ^{\circ}C$ )

 $T_T$  = thermocouple temperature on top of package (°C)

 $\Psi_{IT}$  = thermal characterization parameter ( $\rm{°C/W}$ )

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

# **23 System Design Information**

This section provides electrical and thermal design recommendations for successful application of the device

**MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

# **23.1 System Clocking**

The device includes two PLLs.

- 1. The platform PLL generates the platform clock from the externally supplied SYS\_CLK\_IN input. The frequency ratio between the platform and SYS\_CLK\_IN is selected using the platform PLL ratio configuration bits as described in Section 21.2, "System PLL Configuration."
- 2. The e300 core PLL generates the core clock as a slave to the platform clock. The frequency ratio between the e300 core clock and the platform clock is selected using the e300 PLL ratio configuration bits as described in Section 21.3, "Core PLL Configuration."

# **23.2 PLL Power Supply Filtering**

Each of the PLLs listed above is provided with power through independent power supply pins  $(AV_{DD1}$  for core PLL and  $AV<sub>DD2</sub>$  for the platform PLL). The  $AV<sub>DD</sub>$  level should always be equivalent to  $V<sub>DD</sub>$ , and preferably these voltages are derived directly from  $V_{DD}$  through a low pass filter scheme such as the following.

There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide independent filter circuits as illustrated in Figure 54, one to each of the two  $AV<sub>DD</sub>$  pins. By providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the other is reduced.

This circuit is intended to filter noise in the PLLs' resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum effective series inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.

Each circuit should be placed as close as possible to the specific  $AV_{DD}$  pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the  $AV<sub>DD</sub>$ pin, which is on the periphery of package, without the inductance of vias.

Figure 54 shows the PLL power supply filter circuits.



**Figure 54. PLL Power Supply Filter Circuit**

## **23.3 Decoupling Recommendations**

Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC8308 system, and the MPC8308 itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each  $V_{DD}$ ,  $\text{RV}_{DD}$ ,  $\text{GV}_{DD}$  and  $\text{LV}_{DD}$  pin of the device.

These decoupling capacitors should receive their power from separate  $V_{DD}$ ,  $\overline{NV}_{DD}$ ,  $\overline{GV}_{DD}$ ,  $\overline{LV}_{DD}$ , and V<sub>SS</sub> power planes in the PCB, utilizing short traces to minimize inductance. Capacitors may be placed directly under the device using a standard escape pattern. Others may surround the part.

These capacitors should have a value of 0.01 or 0.1  $\mu$ F. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $V_{DD}$ ,  $\overline{NV}_{DD}$ ,  $\overline{GV}_{DD}$ ,  $\overline{LV}_{DD}$  planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100 to 330 µF (AVX TPS tantalum or Sanyo OSCON). However, customers should work directly with their power regulator vendor for best values and types of bulk capacitors.

## **23.4 Connection Recommendations**

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to  $\text{NV}_{\text{DD}}$ ,  $\text{GV}_{\text{DD}}$ ,  $\text{LV}_{\text{DD}}$  as required. Unused active high inputs should be connected to VSS. All NC (no-connect) signals must remain unconnected.

Power and ground connections must be made to all external  $V_{DD}$ ,  $\text{NV}_{DD}$ ,  $\text{AV}_{DD1}$ ,  $\text{AV}_{DD2}$ ,  $\text{GV}_{DD}$ ,  $\text{LV}_{DD}$ and  $V_{SS}$  pins of the device.

## **23.5 Output Buffer DC Impedance**

The device drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for  $I^2C$ , MDIO and HRESET)

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to  $\text{NV}_{\text{DD}}$ or  $V_{SS}$ . Then, the value of each resistor is varied until the pad voltage is  $NV_{DD}/2$  (Figure 55). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open), and  $R<sub>p</sub>$  is trimmed until the voltage at the pad equals  $\text{NV}_{\text{DD}}/2$ . R<sub>p</sub> then becomes the resistance of the pull-up devices. R<sub>p</sub> and R<sub>N</sub> are designed to be close to each other in value. Then,  $Z_0 = (R_P + R_N)/2$ .



**Figure 55. Driver Impedance Measurement**

The value of this resistance and the strength of the driver's current source can be found by making two measurements. First, the output voltage is measured while driving logic 1 without an external differential termination resistor. The measured voltage is  $V_1 = R_{source} \times I_{source}$ . Second, the output voltage is measured while driving logic 1 with an external precision differential termination resistor of value  $R_{term}$ . The measured voltage is  $V_2 = (1/(1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives  $R_{source} =$  $R_{term}$  × (V<sub>1</sub>/V<sub>2</sub> – 1). The drive current is then I<sub>source</sub> = V<sub>1</sub>/R<sub>source</sub>.

Table 60 summarizes the signal impedance targets. The driver impedance are targeted at minimum  $V_{DD}$ , nominal  $\text{NV}_{\text{DD}}$ , 105 $\textdegree$ C.





**Note:** Nominal supply voltages. See Table 2, T<sub>j</sub> = 105°C.

## **23.6 Configuration Pin Muxing**

The device provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 K $\Omega$  on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation.

While PORESET is asserted however, these pins are treated as inputs. The value presented on these pins while PORESET is asserted, is latched when PORESET deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured.

## **23.7 Pull-Up Resistor Requirements**

The device requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open drain type pins including  $I^2C$ , Ethernet management MDIO,  $\overline{HRESET}$  and IPIC (integrated programmable interrupt controller).

Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 56. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions because most have asynchronous behavior and spurious assertion, which give unpredictable results.

# **24 Ordering Information**

This section presents ordering information for the devices discussed in this document, and it shows an example of how the parts are marked. Ordering information for the devices fully covered by this document is provided in Section 24.1, "Part Numbers Fully Addressed by This Document."

# **24.1 Part Numbers Fully Addressed by This Document**

Table 61 provides the Freescale part numbering nomenclature for the MPC8308 family. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the maximum processor core frequency, the part numbering scheme also includes the maximum effective DDR memory speed. Each part number also contains a revision code which refers to the die mask revision number.



### **Table 61. Part Numbering Nomenclature**

**Notes:**

1. Contact local Freescale office on availability of parts with C temperature range.

2. See Section 20, "Package and Pin Listings," for more information on available package types.

3. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by Part Number Specifications may support other maximum core frequencies.

#### **MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

**Document Revision History**

## **24.2 Part Marking**

Parts are marked as in the example shown in Figure 56.



YWWLAZ is the assembly traceability code.

### **Figure 56. Freescale Part Marking for PBGA Devices**

### Table 62 shows the SVR settings:

#### **Table 62. SVR Settings**



**Note:** PVR = 8085\_0020 for the device.

# **25 Document Revision History**

Table 63 provides a revision history for this hardware a revision history for this hardware specification.

**Table 63. Document Revision History**



**Document Revision History**

### **THIS PAGE INTENTIONALLY LEFT BLANK**

**MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 0**

#### *How to Reach Us:*

**Home Page:**  www.freescale.com

**Web Support:**  http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### **Europe, Middle East, and Africa:**

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### **Japan:**

Freescale Semiconductor Japan Ltd. **Headquarters** ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### **Asia/Pacific:**

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### **For Literature Requests Only:**

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, CodeWarrior, ColdFire, PowerQUICC, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. CoreNet, QorIQ, QUICC Engine, and VortiQa are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. IEEE nnn, nnn, and nnn are registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE.

© 2010 Freescale Semiconductor, Inc.

Document Number: MPC8308EC Rev. 0 05/2010



