## 8-Pin, 8-Bit CMOS Microcontroller with A/D Converter and EEPROM Data Memory

## Devices Included in this Data Sheet:

- PIC12C671
- PIC12C672
- PIC12CE673
- PIC12CE674

Note: Throughout this data sheet PIC12C67X refers to the PIC12C671, PIC12C672, PIC12CE673 and PIC12CE674. PIC12CE67X refers to PIC12CE673 and PIC12CE674.

## High-Performance RISC CPU:

- Only 35 single word instructions to learn
- All instructions are single cycle ( 400 ns ) except for program branches which are two-cycle
- Operating speed: DC - 10 MHz clock input

DC - 400 ns instruction cycle

| Device | Memory |  |  |
| :--- | :---: | :---: | :---: |
|  | Program | Data <br> RAM | Data <br> EEPROM |
| PIC12C671 | $1024 \times 14$ | $128 \times 8$ | - |
| PIC12C672 | $2048 \times 14$ | $128 \times 8$ | - |
| PIC12CE673 | $1024 \times 14$ | $128 \times 8$ | $16 \times 8$ |
| PIC12CE674 | $2048 \times 14$ | $128 \times 8$ | $16 \times 8$ |

- 14-bit wide instructions
- 8-bit wide data path
- Interrupt capability
- Special function hardware registers
- 8-level deep hardware stack
- Direct, indirect and relative addressing modes for data and instructions


## Peripheral Features:

- Four-channel, 8-bit A/D converter
- 8-bit real time clock/counter (TMR0) with 8-bit programmable prescaler
- 1,000,000 erase/write cycle EEPROM data memory
- EEPROM data retention $>40$ years

Pin Diagrams:


## Special Microcontroller Features:

- In-Circuit Serial Programming (ICSP ${ }^{\text {TM }}$ )
- Internal 4 MHz oscillator with programmable calibration
- Selectable clockout
- Power-on Reset (POR)
- Power-up Timer (PWRT) and Oscillator Start-up Timer (OST)
- Watchdog Timer (WDT) with its own on-chip RC oscillator for reliable operation
- Programmable code protection
- Power saving SLEEP mode
- Interrupt-on-pin change (GP0, GP1, GP3)
- Internal pull-ups on I/O pins (GP0, GP1, GP3)
- Internal pull-up on $\overline{M C L R}$ pin
- Selectable oscillator options:
- INTRC: Precision internal 4 MHz oscillator
- EXTRC: External low-cost RC oscillator
- XT: Standard crystal/resonator
- HS: High speed crystal/resonator
- LP: Power saving, low frequency crystal


## CMOS Technology:

- Low-power, high-speed CMOS EPROM/EEPROM technology
- Fully static design
- Wide operating voltage range 2.5 V to 5.5 V
- Commercial, Industrial and Extended temperature ranges
- Low power consumption
<2 mA @ 5V, 4 MHz
$15 \mu \mathrm{~A}$ typical @ 3V, 32 kHz
$<1 \mu \mathrm{~A}$ typical standby current


## PIC12C67X

## Table of Contents

1.0 General Description ..... 3
2.0 PIC12C67X Device Varieties ..... 5
3.0 Architectural Overview ..... 7
4.0 Memory Organization ..... 11
5.0 I/O Port ..... 25
6.0 EEPROM Peripheral Operation ..... 33
7.0 Timer0 Module ..... 39
8.0 Analog-to-Digital Converter (A/D) Module ..... 45
9.0 Special Features of the CPU ..... 53
10.0 Instruction Set Summary ..... 69
11.0 Development Support ..... 83
12.0 Electrical Specifications ..... 89
13.0 DC and AC Characteristics ..... 109
14.0 Packaging Information ..... 115
Appendix A:Compatibility ..... 119
Appendix B:Code for Accessing EEPROM Data Memory ..... 119
Index ..... 121
On-Line Support ..... 125
Reader Response ..... 126
PIC12C67X Product Identification System ..... 127

## To Our Valued Customers

## Most Current Data Sheet

To automatically obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com
You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number. e.g., DS30000A is version A of document DS30000.

## New Customer Notification System

Register on our web site (www.microchip.com/cn) to receive the most current information on our products.

## Errata

An errata sheet may exist for current devices, describing minor operational differences (from the data sheet) and recommended workarounds. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.
To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (480) 786-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using

## Corrections to this Data Sheet

We constantly strive to improve the quality of all our products and documentation. We have spent a great deal of time to ensure that this document is correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please:

- Fill out and mail in the reader response form in the back of this data sheet.
- E-mail us at webmaster@microchip.com.

We appreciate your assistance in making this a better document.

### 1.0 GENERAL DESCRIPTION

The PIC12C67X devices are low-cost, high-performance, CMOS, fully-static, 8-bit microcontrollers with integrated analog-to-digital (A/D) converter and EEPROM data memory (EEPROM on PIC12CE67X versions only).
All PICmicro ${ }^{\circledR}$ microcontrollers employ an advanced RISC architecture. The PIC12C67X microcontrollers have enhanced core features, eight-level deep stack, and multiple internal and external interrupt sources. The separate instruction and data buses of the Harvard architecture allow a 14-bit wide instruction word with the separate 8 -bit wide data. The two stage instruction pipeline allows all instructions to execute in a single cycle, except for program branches, which require two cycles. A total of 35 instructions (reduced instruction set) are available. Additionally, a large register set gives some of the architectural innovations used to achieve a very high performance.
PIC12C67X microcontrollers typically achieve a 2:1 code compression and a $4: 1$ speed improvement over other 8-bit microcontrollers in their class.

The PIC12C67X devices have 128 bytes of RAM, 16 bytes of EEPROM data memory (PIC12CE67X only), 5 I/O pins and 1 input pin. In addition a timer/counter is available. Also a 4-channel, high-speed, 8-bit A/D is provided. The 8-bit resolution is ideally suited for applications requiring low-cost analog interface, (i.e., thermostat control, pressure sensing, etc.)
The PIC12C67X devices have special features to reduce external components, thus reducing cost, enhancing system reliability and reducing power consumption. The Power-On Reset (POR), Power-up Timer (PWRT), and Oscillator Start-up Timer (OST) eliminate the need for external reset circuitry. There are five oscillator configurations to choose from, including INTRC precision internal oscillator mode and the power-saving LP (Low Power) oscillator mode. Powersaving SLEEP mode, Watchdog Timer and code protection features improve system cost, power and reliability. The SLEEP (power-down) feature provides a power-saving mode. The user can wake-up the chip from SLEEP through several external and internal interrupts and resets.

A highly reliable Watchdog Timer with its own on-chip RC oscillator provides protection against software lock-up.
A UV erasable windowed package version is ideal for code development, while the cost-effective One-TimeProgrammable (OTP) version is suitable for production in any volume. The customer can take full advantage of Microchip's price leadership in OTP microcontrollers, while benefiting from the OTP's flexibility.

### 1.1 Applications

The PIC12C67X series fits perfectly in applications ranging from personal care appliances and security systems to low-power remote transmitters/receivers. The EPROM technology makes customizing application programs (transmitter codes, appliance settings, receiver frequencies, etc.) extremely fast and convenient, while the EEPROM data memory (PIC12CE67X only) technology allows for the changing of calibration factors and security codes. The small footprint packages, for through hole or surface mounting, make this microcontroller series perfect for applications with space limitations. Low-cost, low-power, high performance, ease of use and I/O flexibility make the PIC12C67X series very versatile even in areas where no microcontroller use has been considered before (i.e., timer functions, replacement of "glue" logic and PLD's in larger systems, coprocessor applications).

### 1.2 Family and Upward Compatibility

The PIC12C67X products are compatible with other members of the 14-bit PIC16CXXX families.

### 1.3 Development Support

The PIC12C67X devices are supported by a fullfeatured macro assembler, a software simulator, an incircuit emulator, a low-cost development programmer and a full-featured programmer. A "C" compiler and fuzzy logic support tools are also available.

## PIC12C67X

TABLE 1-1: PIC12C67X \& PIC12CE67X FAMILY OF DEVICES

|  |  | PIC12C671 | PIC12LC671 | PIC12C672 | PIC12LC672 | PIC12CE673 | PIC12LCE673 | PIC12CE674 | PIC12LCE674 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock | Maximum Frequency of Operation (MHz) | 10 | 10 | 10 | 10 | 10 | 10 | 10 | 10 |
| Memory | EPROM Program Memory | $1024 \times 14$ | $1024 \times 14$ | $2048 \times 14$ | $2048 \times 14$ | $1024 \times 14$ | $1024 \times 14$ | $2048 \times 14$ | $2048 \times 14$ |
|  | RAM Data Memory (bytes) | 128 | 128 | 128 | 128 | 128 | 128 | 128 | 128 |
| Peripherals | EEPROM Data Memory (bytes) | - | - | - | - | 16 | 16 | 16 | 16 |
|  | Timer Module(s) | TMR0 | TMR0 | TMR0 | TMR0 | TMR0 | TMR0 | TMR0 | TMR0 |
|  | A/D Converter (8-bit) Channels | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 |
| Features | Wake-up from SLEEP on pin change | Yes | Yes | Yes | Yes | Yes | Yes | Yes | Yes |
|  | Interrupt Sources | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 |
|  | I/O Pins | 5 | 5 | 5 | 5 | 5 | 5 | 5 | 5 |
|  | Input Pins | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | Internal Pull-ups | Yes | Yes | Yes | Yes | Yes | Yes | Yes | Yes |
|  | In-Circuit <br> Serial <br> Programming | Yes | Yes | Yes | Yes | Yes | Yes | Yes | Yes |
|  | Number of Instructions | 35 | 35 | 35 | 35 | 35 | 35 | 35 | 35 |
|  | Voltage Range (Volts) | $3.0 \mathrm{~V}-5.5 \mathrm{~V}$ | 2.5V-5.5V | 3.0V-5.5V | $2.5 \mathrm{~V}-5.5 \mathrm{~V}$ | 3.0V-5.5V | $2.5 \mathrm{~V}-5.5 \mathrm{~V}$ | $3.0 \mathrm{~V}-5.5 \mathrm{~V}$ | 2.5V-5.5V |
|  | Packages | 8-pin DIP, JW, SOIC | $\begin{aligned} & \text { 8-pin DIP, } \\ & \text { JW, SOIC } \end{aligned}$ | 8-pin DIP, JW, SOIC | 8-pin DIP, JW, SOIC | $\begin{aligned} & \text { 8-pin DIP, } \\ & \text { JW } \end{aligned}$ | $\begin{aligned} & \text { 8-pin DIP, } \\ & \text { JW } \end{aligned}$ | $\begin{aligned} & \text { 8-pin DIP, } \\ & \text { JW } \end{aligned}$ | $\begin{aligned} & \text { 8-pin DIP, } \\ & \text { JW } \end{aligned}$ |

All PIC12C67X devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC12C67X devices use serial programming with data pin GP0 and clock pin GP1.

### 2.0 PIC12C67X DEVICE VARIETIES

A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in the PIC12C67X Product Identification System section at the end of this data sheet. When placing orders, please use that page of the data sheet to specify the correct part number.
For example, the PIC12C67X device "type" is indicated in the device number:

1. C, as in PIC12C671. These devices have EPROM type memory and operate over the standard voltage range.
2. LC, as in PIC12LC671. These devices have EPROM type memory and operate over an extended voltage range.
3. CE, as in PIC12CE674. These devices have EPROM type memory, EEPROM data memory and operate over the standard voltage range.
4. LCE, as in PIC12LCE674. These devices have EPROM type memory, EEPROM data memory and operate over an extended voltage range.

### 2.1 UV Erasable Devices

The UV erasable version, offered in windowed package, is optimal for prototype development and pilot programs.
The UV erasable version can be erased and reprogrammed to any of the configuration modes. Microchip's PICSTART ${ }^{\circledR}$ Plus and PRO MATE ${ }^{\circledR}$ programmers both support the PIC12C67X. Third party programmers also are available; refer to the Microchip Third Party Guide for a list of sources.

Note: Please note that erasing the device will also erase the pre-programmed internal calibration value for the internal oscillator. The calibration value must be saved prior to erasing the part.

### 2.2 One-Time-Programmable (OTP) Devices

The availability of OTP devices is especially useful for customers who need the flexibility for frequent code updates and small volume applications.
The OTP devices, packaged in plastic packages, permit the user to program them once. In addition to the program memory, the configuration bits must also be programmed.

### 2.3 Quick-Turn-Programming (QTP) Devices

Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who choose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices, but with all EPROM locations and configuration options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your local Microchip Technology sales office for more details.

### 2.4 Serialized Quick-Turn Programming (SQTPSM) Devices

Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random, or sequential.
Serial programming allows each device to have a unique number which can serve as an entry-code, password, or ID number.

## PIC12C67X

NOTES:

### 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC12C67X family can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC12C67X uses a Harvard architecture, in which program and data are accessed from separate memories using separate buses. This improves bandwidth over traditional von Neumann architecture in which program and data are fetched from the same memory using the same bus. Separating program and data buses also allow instructions to be sized differently than the 8 -bit wide data word. Instruction opcodes are 14bits wide making it possible to have all single word instructions. A 14-bit wide program memory access bus fetches a 14-bit instruction in a single instruction cycle. A two-stage pipeline overlaps fetch and execution of instructions (Example 3-1). Consequently, all instructions (35) execute in a single cycle (400 ns @ 10 MHz ) except for program branches.
The table below lists program memory (EPROM), data memory (RAM), and non-volatile memory (EEPROM) for each PIC12C67X device.

| Device | Program <br> Memory | RAM Data <br> Memory | EEPROM <br> Data <br> Memory |
| :--- | :---: | :---: | :---: |
| PIC12C671 | $1 \mathrm{~K} \times 14$ | $128 \times 8$ | - |
| PIC12C672 | $2 \mathrm{~K} \times 14$ | $128 \times 8$ | - |
| PIC12CE673 | $1 \mathrm{~K} \times 14$ | $128 \times 8$ | $16 \times 8$ |
| PIC12CE674 | $2 \mathrm{~K} \times 14$ | $128 \times 8$ | $16 \times 8$ |

The PIC12C67X can directly or indirectly address its register files or data memory. All special function registers, including the program counter, are mapped in the data memory. The PIC12C67X has an orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC12C67X simple yet efficient. In addition, the learning curve is reduced significantly.
PIC12C67X devices contain an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between the data in the working register and any register file.
The ALU is 8 -bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the working register (W register). The other operand is a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.
The W register is an 8-bit working register used for ALU operations. It is not an addressable register.
Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero $(Z)$ bits in the STATUS register. The $C$ and DC bits operate as a borrow bit and a digit borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

## PIC12C67X

FIGURE 3-1: PIC12C67X BLOCK DIAGRAM


Note 1: Higher order bits are from the STATUS Register.

## TABLE 3-1: PIC12C67X PINOUT DESCRIPTION

| Name | DIP Pin \# | I/O/P <br> Type | Buffer Type | Description |
| :---: | :---: | :---: | :---: | :---: |
| GPO/AN0 | 7 | I/O | TTL/ST | Bi-directional I/O port/serial programming data/analog input 0. Can be software programmed for internal weak pull-up and interrupt-on-pin change. This buffer is a Schmitt Trigger input when used in serial programming mode. |
| GP1/AN1/Vref | 6 | I/O | TTL/ST | Bi-directional I/O port/serial programming clock/analog input 1/ voltage reference. Can be software programmed for internal weak pull-up and interrupt-on-pin change. This buffer is a Schmitt Trigger input when used in serial programming mode. |
| GP2/T0CKI/AN2/INT | 5 | I/O | ST | Bi-directional I/O port/analog input 2. Can be configured as TOCKI or external interrupt. |
| GP3/MCLR/VPP | 4 | I | TTL/ST | Input port/master clear (reset) input/programming voltage input. When configured as $\overline{M C L R}$, this pin is an active low reset to the device. Voltage on $\overline{M C L R} / V P P$ must not exceed VDD during normal device operation. Can be software programmed for internal weak pull-up and interrupt-on-pin change. Weak pull-up always on if configured as $\overline{M C L R}$. This buffer is Schmitt Trigger when in MCLR mode. |
| GP4/OSC2/AN3/CLKOUT | 3 | I/O | TTL | Bi-directional I/O port/oscillator crystal output/analog input 3. Connections to crystal or resonator in crystal oscillator mode (HS, XT and LP modes only, GPIO in other modes). In EXTRC and INTRC modes, the pin output can be configured to CLKOUT, which has $1 / 4$ the frequency of OSC1 and denotes the instruction cycle rate. |
| GP5/OSC1/CLKIN | 2 | I/O | TTL/ST | Bi-directional IO port/oscillator crystal input/external clock source input (GPIO in INTRC mode only, OSC1 in all other oscillator modes). Schmitt trigger input for EXTRC oscillator mode. |
| VDD | 1 | P | - | Positive supply for logic and I/O pins. |
| Vss | 8 | P | - | Ground reference for logic and I/O pins. |

Legend: $\mathrm{I}=$ input, $\mathrm{O}=$ output, $\mathrm{I} / \mathrm{O}=$ input/output, $\mathrm{P}=$ power, $-=$ not used, $\mathrm{TTL}=\mathrm{TTL}$ input, ST = Schmitt Trigger input.

## PIC12C67X

### 3.1 Clocking Scheme/Instruction Cycle

The clock input (from OSC1) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3 and Q4. Internally, the program counter (PC) is incremented every Q1, and the instruction is fetched from the program memory and latched into the instruction register in Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow is shown in Figure 3-2.

### 3.2 Instruction Flow/Pipelining

An "Instruction Cycle" consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle, while decode and execute takes another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (i.e., GOTO), then two cycles are required to complete the instruction (Example 3-1).

A fetch cycle begins with the program counter (PC) incrementing in Q1.
In the execution cycle, the fetched instruction is latched into the "Instruction Register" (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3, and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).

FIGURE 3-2: CLOCK/INSTRUCTION CYCLE


## EXAMPLE 3-1: INSTRUCTION PIPELINE FLOW



All instructions are single cycle, except for any program branches. These take two cycles since the fetched instruction is "flushed" from the pipeline while the new instruction is being fetched and then executed.

### 4.0 MEMORY ORGANIZATION

### 4.1 Program Memory Organization

The PIC12C67X has a 13-bit program counter capable of addressing an $8 \mathrm{~K} \times 14$ program memory space.
For the PIC12C671 and the PIC12CE673, the first $1 \mathrm{~K} x$ 14 ( $0000 \mathrm{~h}-03 \mathrm{FFh}$ ) is implemented.
For the PIC12C672 and the PIC12CE674, the first 2 K x 14 (0000h-07FFh) is implemented. Accessing a location above the physically implemented address will cause a wraparound. The reset vector is at 0000 h and the interrupt vector is at 0004h.
FIGURE 4-1: PIC12C67X PROGRAM MEMORY MAP AND STACK


### 4.2 Data Memory Organization

The data memory is partitioned into two banks, which contain the General Purpose Registers and the Special Function Registers. Bit RPO is the bank select bit.

RP0 (STATUS<5>) = $1 \rightarrow$ Bank 1
RPO (STATUS<5>) $=0 \rightarrow$ Bank 0
Each Bank extends up to 7Fh (128 bytes). The lower locations of each Bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers implemented as static RAM. Both Bank 0 and Bank 1 contain Special Function Registers. Some "high use" Special Function Registers from Bank 0 are mirrored in Bank 1 for code reduction and quicker access.
Also note that FOh through FFh on the PIC12C67X is mapped into Bank 0 registers 70h-7Fh as common RAM.

### 4.2.1 GENERAL PURPOSE REGISTER FILE

The register file can be accessed either directly or indirectly through the File Select Register FSR (Section 4.5).

FIGURE 4-2: PIC12C67X REGISTER FILE MAP


### 4.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and Peripheral Modules for controlling the desired operation of the device. These registers are implemented as static RAM.
The Special Function Registers can be classified into two sets (core and peripheral). Those registers associated with the "core" functions are described in this section, and those related to the operation of the peripheral features are described in the section of that peripheral feature.

TABLE 4-1: PIC12C67X SPECIAL FUNCTION REGISTER SUMMARY

| Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on Power-on Reset | Value on all other Resets ${ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bank 0 |  |  |  |  |  |  |  |  |  |  |  |
| $00 h^{(1)}$ | INDF | Addressing this location uses contents of FSR to address data memory (not a physical register) |  |  |  |  |  |  |  | 00000000 | 00000000 |
| 01h | TMR0 | Timer0 module's register |  |  |  |  |  |  |  | xxxx xxxx | uuuu uuuu |
| $02 h^{(1)}$ | PCL | Program Counter's (PC) Least Significant Byte |  |  |  |  |  |  |  | 00000000 | 00000000 |
| $03 h^{(1)}$ | STATUS | IRP ${ }^{(4)}$ | $\mathrm{RP1}^{(4)}$ | RP0 | TO | $\overline{P D}$ | Z | DC | C | 0001 1xxx | 000q quuu |
| $04 h^{(1)}$ | FSR | Indirect data memory address pointer |  |  |  |  |  |  |  | xxxx xxxx | uauu uuuu |
| 05h | GPIO | SCL ${ }^{(5)}$ | SDA ${ }^{(5)}$ | GP5 | GP4 | GP3 | GP2 | GP1 | GP0 | 11xx xxxx | 11uu uuuu |
| 06h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 07h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 08h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 09h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| $0 \mathrm{Ah}^{(1,2)}$ | PCLATH | - | - | - | Write Buffer for the upper 5 bits of the Program Counter |  |  |  |  | ---0 0000 | ---0 0000 |
| $0 \mathrm{Bh}^{(1)}$ | INTCON | GIE | PEIE | TOIE | INTE | GPIE | TOIF | INTF | GPIF | 0000 000x | 0000 000u |
| 0Ch | PIR1 | - | ADIF | - | - | - | - | - | - | -0--- ---- | -0-- ---- |
| ODh | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| OEh | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 0Fh | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 10h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 11h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 12h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 13h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 14h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 15h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 16h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 17h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 18h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 19h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 1Ah | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 1Bh | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 1Ch | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 1Dh | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 1Eh | ADRES | A/D Result Register |  |  |  |  |  |  |  | xxxx xxxx | uuuu uuuu |
| 1Fh | ADCON0 | ADCS1 | ADCS0 | reserved | CHS1 | CHSO | GO/ $\overline{\text { DONE }}$ | reserved | ADON | 00000000 | 00000000 |

Legend: $\mathrm{x}=$ unknown, $\mathrm{u}=$ unchanged, $\mathrm{q}=$ value depends on condition, $-=$ unimplemented read as ' 0 '.
Shaded locations are unimplemented, read as ' 0 '.
Note 1: These registers can be addressed from either bank.
2: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the $\mathrm{PC}<12: 8>$ whose contents are transferred to the upper byte of the program counter.
3: Other (non power-up) resets include external reset through $\overline{M C L R}$ and Watchdog Timer Reset.
4: The IRP and RP1 bits are reserved on the PIC12C67X; always maintain these bits clear.
5: The SCL (GP7) and SDA (GP6) bits are unimplemented on the PIC12C671/672 and read as '0'.

## PIC12C67X

TABLE 4-1: PIC12C67X SPECIAL FUNCTION REGISTER SUMMARY (CONT.)

| Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on Power-on Reset | Value on all other Resets ${ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bank 1 |  |  |  |  |  |  |  |  |  |  |  |
| $80{ }^{(1)}$ | INDF | Addressing this location uses contents of FSR to address data memory (not a physical register) |  |  |  |  |  |  |  | 00000000 | 00000000 |
| 81h | OPTION | $\overline{\text { GPPU }}$ | INTEDG | TOCS | TOSE | PSA | PS2 | PS1 | PSO | 11111111 | 11111111 |
| $82 h^{(1)}$ | PCL | Program Counter's (PC) Least Significant Byte |  |  |  |  |  |  |  | 00000000 | 00000000 |
| $83 h^{(1)}$ | STATUS | IRP ${ }^{(4)}$ | RP1 ${ }^{(4)}$ | RP0 | TO | $\overline{P D}$ | Z | DC | C | 0001 1xxx | 000q quuu |
| $84 h^{(1)}$ | FSR | Indirect data memory address pointer |  |  |  |  |  |  |  | xxxx xxxx | uauu uuuu |
| 85h | TRIS | - | - | GPIO Data Direction Register |  |  |  |  |  | --11 1111 | --11 1111 |
| 86h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 87h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 88h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 89h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| $8 \mathrm{Ah}^{(1,2)}$ | PCLATH | - | - | - | Write Buffer for the upper 5 bits of the PC |  |  |  |  | ---0 0000 | ---0 0000 |
| $8 \mathrm{Bh}^{(1)}$ | INTCON | GIE | PEIE | TOIE | INTE | GPIE | TOIF | INTF | GPIF | 0000 000x | 0000 000u |
| 8Ch | PIE1 | - | ADIE | - | - | - | - | - | - | -0-- ---- | -0-- ---- |
| 8Dh | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 8Eh | PCON | - | - | - | - | - | - | $\overline{\text { POR }}$ | - | ----- --0- | ---- --u- |
| 8Fh | OSCCAL | CAL3 | CAL2 | CAL1 | CALO | CALFST | CALSLW | - | - | 0111 00-- | uuuu uu-- |
| 90h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 91h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 92h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 93h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 94h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 95h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 96h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 97h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 98h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 99h | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 9Ah | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 9Bh | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 9Ch | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 9Dh | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 9Eh | - | Unimplemented |  |  |  |  |  |  |  | - | - |
| 9Fh | ADCON1 | - | - | - | - | - | PCFG2 | PCFG1 | PCFG0 | ---- -000 | ---- -000 |

Legend: $x=$ unknown, $u=$ unchanged, $q=v a l u e ~ d e p e n d s ~ o n ~ c o n d i t i o n, ~-~=~ u n i m p l e m e n t e d ~ r e a d ~ a s ~ ' 0 ' . ~$.
Shaded locations are unimplemented, read as ' 0 '.
Note 1: These registers can be addressed from either bank.
2: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the $\mathrm{PC}<12: 8>$ whose contents are transferred to the upper byte of the program counter.
3: Other (non power-up) resets include external reset through $\overline{M C L R}$ and Watchdog Timer Reset.
4: The IRP and RP1 bits are reserved on the PIC12C67X; always maintain these bits clear.
5: The SCL (GP7) and SDA (GP6) bits are unimplemented on the PIC12C671/672 and read as '0'.

### 4.2.2.1 STATUS REGISTER

The STATUS Register, shown in Register 4-1, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory.
The STATUS Register can be the destination for any instruction, as with any other register. If the STATUS Register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the $\overline{\mathrm{TO}}$ and $\overline{\mathrm{PD}}$ bits are not writable. Therefore, the result of an instruction with the STATUS Register as destination may be different than intended.
For example, CLRF STATUS will clear the upper three bits and set the $Z$ bit. This leaves the STATUS Register as 000 u uluu (where $\mathrm{u}=$ unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS Register, because these instructions do not affect the Z, C or DC bits from the STATUS Register. For other instructions, not affecting any status bits, see the "Instruction Set Summary."

Note 1: Bits IRP and RP1 (STATUS<7:6>) are not used by the PIC12C67X and should be maintained clear. Use of these bits as general purpose R/W bits is NOT recommended, since this may affect upward compatibility with future products.
2: The C and DC bits operate as a borrow and digit borrow bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

REGISTER 4-1: STATUS REGISTER (ADDRESS 03h, 83h)

| Reserved | Reserved | R/W-0 | R-1 | R-1 | R/W-x | R/W-x | R/W |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IRP | RP1 | RP0 | TO | $\overline{\mathrm{PD}}$ | Z | DC | C | $\begin{array}{\|l} \hline R=\text { Readable bit } \\ W=\text { Writable bit } \\ U=\text { Unimplemented bit, } \\ \text { read as ' } 0 \text { ' } \\ -n=\text { Value at POR reset } \\ \hline \end{array}$ |
| bit7 |  |  |  |  |  |  |  |  |
| bit 7: | IRP: Register Bank Select bit (used for indirect addressing) $\begin{aligned} & 1=\text { Bank 2, } 3(100 \mathrm{~h}-1 \mathrm{FFh}) \\ & 0=\text { Bank 0, } 1(00 \mathrm{~h}-\mathrm{FFh}) \end{aligned}$ <br> The IRP bit is reserved; always maintain this bit clear. |  |  |  |  |  |  |  |
| bit 6-5: | RP<1:0>: Register Bank Select bits (used for direct addressing) $\begin{aligned} & 11=\text { Bank } 3(180 \mathrm{~h}-1 \mathrm{FFh}) \\ & 10=\text { Bank } 2(100 \mathrm{~h}-17 \mathrm{Fh}) \\ & 01=\text { Bank } 1(80 \mathrm{~h}-\mathrm{FFh}) \\ & 00=\text { Bank } 0(00 \mathrm{~h}-7 \mathrm{Fh}) \end{aligned}$ <br> Each bank is 128 bytes. The RP1 bit is reserved; always maintain this bit clear. |  |  |  |  |  |  |  |
| bit 4: | TO: Time-out bit <br> 1 = After power-up, CLRWDT instruction, or SLEEP instruction 0 = A WDT time-out occurred |  |  |  |  |  |  |  |
| bit 3: | $\overline{\text { PD: Power-down bit }}$ <br> 1 = After power-up or by the CLRWDT instruction <br> $0=$ By execution of the SLEEP instruction |  |  |  |  |  |  |  |
| bit 2: | Z: Zero bit <br> $1=$ The result of an arithmetic or logic operation is zero <br> $0=$ The result of an arithmetic or logic operation is not zero |  |  |  |  |  |  |  |
| bit 1: | DC: Digit Carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions) (for borrow the polarity is reversed) 1 = A carry-out from the 4th low order bit of the result occurred <br> $0=$ No carry-out from the 4th low order bit of the result |  |  |  |  |  |  |  |
| bit 0: | C: Carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions) <br> 1 = A carry-out from the most significant bit of the result occurred <br> $0=$ No carry-out from the most significant bit of the result occurred |  |  |  |  |  |  |  |
| Note: | For borrow the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high or low order bit of the source register. |  |  |  |  |  |  |  |

## PIC12C67X

### 4.2.2.2 OPTION REGISTER

The OPTION Register is a readable and writable register, which contains various control bits to configure the TMRO/WDT prescaler, the External INT Interrupt,

Note: To achieve a 1:1 prescaler assignment for the TMRO register, assign the prescaler to the Watchdog Timer by setting bit PSA (OPTION<3>). TMR0 and the weak pull-ups on GPIO.

REGISTER 4-2: OPTION REGISTER (ADDRESS 81h)

| R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GPPU | INTEDG | TOCS | TOSE | PSA | PS2 | PS1 | PSO | $\begin{aligned} & R=\text { Readable bit } \\ & \mathrm{W}=\text { Writable bit } \\ & \mathrm{U}=\text { Unimplemented bit, } \\ & \quad \text { read as ' } 0 \text { ' } \\ & -\mathrm{n}=\text { Value at POR reset } \\ & \hline \end{aligned}$ |
| bit7 bit0 |  |  |  |  |  |  |  |  |
| bit 7: GPPU: Weak Pull-up Enable <br> 1 = Weak pull-ups disabled <br> $0=$ Weak pull-ups enabled (GP0, GP1, GP3) |  |  |  |  |  |  |  |  |
| bit 6: | INTEDG: <br> 1 = Interru <br> $0=$ Interru |  | dge <br> edge <br> g edge | $\begin{aligned} & \text { GP2/T0 } \\ & \text { GP2/T0 } \end{aligned}$ | /AN2/I I/AN2/ |  |  |  |
| bit 5: | TOCS: TMRO Clock Source Select bit 1 = Transition on GP2/T0CKI/AN2/INT pin $0=$ Internal instruction cycle clock (CLKOUT) |  |  |  |  |  |  |  |
| bit 4: | TOSE: TMRO Source Edge Select bit <br> $1=$ Increment on high-to-low transition on GP2/TOCKI/AN2/INT pin <br> $0=$ Increment on low-to-high transition on GP2/T0CKI/AN2/INT pin |  |  |  |  |  |  |  |
| bit 3: | PSA: Prescaler Assignment bit <br> 1 = Prescaler is assigned to the WDT <br> $0=$ Prescaler is assigned to the Timer0 module |  |  |  |  |  |  |  |
| bit 2-0: | $\mathbf{P S}<2: 0>$ : Prescaler Rate Select bits |  |  |  |  |  |  |  |
|  | Bit Value | TMR0 Rate WDT Rate |  |  |  |  |  |  |
|  | 000 |  |  |  |  |  |  |  |
|  | 001 |  |  |  |  |  |  |  |
|  | 010 |  |  |  |  |  |  |  |
|  | 011 |  |  |  |  |  |  |  |
|  | 100 |  |  |  |  |  |  |  |
|  | 101 |  |  |  |  |  |  |  |
|  | 110 |  |  |  |  |  |  |  |
|  | 111 |  |  |  |  |  |  |  |

### 4.2.2.3 INTCON REGISTER

The INTCON Register is a readable and writable register, which contains various enable and flag bits for the TMR0 Register overflow, GPIO port change and external GP2/INT pin interrupts.

Note: Interrupt flag bits get set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>).

REGISTER 4-3: INTCON REGISTER (ADDRESS 0Bh, 8Bh)

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-x |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GIE | PEIE | TOIE | INTE | GPIE | TOIF | INTF | GPIF | $\begin{aligned} & \mathrm{R}=\text { Readable bit } \\ & \mathrm{W}=\text { Writable bit } \\ & \mathrm{U}=\text { Unimplemented bit, } \\ & \quad \text { read as ' } 0 \text { ' } \\ & -\mathrm{n}=\text { Value at POR reset } \end{aligned}$ |
| bit7 |  |  |  |  |  |  | bit0 |  |
| bit 7: | GIE: Global Interrupt Enable bit 1 = Enables all un-masked interrupts 0 = Disables all interrupts |  |  |  |  |  |  |  |
| bit 6: | PEIE: Peripheral Interrupt Enable bit <br> 1 = Enables all un-masked peripheral interrupts <br> $0=$ Disables all peripheral interrupts |  |  |  |  |  |  |  |
| bit 5: | TOIE: TMR0 Overflow Interrupt Enable bit 1 = Enables the TMR0 interrupt <br> $0=$ Disables the TMRO interrupt |  |  |  |  |  |  |  |
| bit 4: | INTE: INT External Interrupt Enable bit <br> 1 = Enables the external interrupt on GP2/INT/T0CKI/AN2 pin <br> 0 = Disables the external interrupt on GP2/INT/T0CKI/AN2 pin |  |  |  |  |  |  |  |
| bit 3: | GPIE: GPIO Interrupt on Change Enable bit 1 = Enables the GPIO Interrupt on Change $0=$ Disables the GPIO Interrupt on Change |  |  |  |  |  |  |  |
| bit 2: | TOIF: TMR0 Overflow Interrupt Flag bit <br> $1=$ TMR0 register has overflowed (must be cleared in software) <br> $0=$ TMR0 register did not overflow |  |  |  |  |  |  |  |
| bit 1: | INTF: INT External Interrupt Flag bit <br> 1 = The external interrupt on GP2/INT/T0CKI/AN2 pin occurred (must be cleared in software) <br> $0=$ The external interrupt on GP2/INT/T0CKI/AN2 pin did not occur |  |  |  |  |  |  |  |
| bit 0: | GPIF: GPIO Interrupt on Change Flag bit <br> $1=$ GP0, GP1 or GP3 pins changed state (must be cleared in software) <br> $0=$ Neither GP0, GP1 nor GP3 pins have changed state |  |  |  |  |  |  |  |

## PIC12C67X

### 4.2.2.4 PIE1 REGISTER

This register contains the individual enable bits for the Peripheral interrupts.
$\begin{array}{ll}\text { Note: } & \begin{array}{l}\text { Bit PEIE (INTCON }<6>\text { ) must be set to } \\ \text { enable any peripheral interrupt. }\end{array}\end{array}$

REGISTER 4-4: PIE1 REGISTER (ADDRESS 8Ch)

| U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | ADIE | - | - | - | - | - | - | $\mathrm{R}=$ Readable bit |
| bit7 |  |  |  |  |  |  | bit0 | W = Writable bit <br> $\mathrm{U}=$ Unimplemented bit, read as '0' <br> - $\mathrm{n}=$ Value at POR reset |

bit 7: Unimplemented: Read as '0'
bit 6: ADIE: A/D Converter Interrupt Enable bit
1 = Enables the A/D interrupt
$0=$ Disables the A/D interrupt
bit 5-0: Unimplemented: Read as '0'

### 4.2.2.5 PIR1 REGISTER

This register contains the individual flag bits for the Peripheral interrupts.

REGISTER 4-5: PIR1 REGISTER (ADDRESS 0Ch)

bit 7: Unimplemented: Read as '0'
bit 6: ADIF: A/D Converter Interrupt Flag bit
1 = An A/D conversion completed (must be cleared in software)
$0=$ The A/D conversion is not complete
bit 5-0: Unimplemented: Read as '0'

## PIC12C67X

### 4.2.2.6 PCON REGISTER

The Power Control (PCON) Register contains a flag bit to allow differentiation between a Power-on Reset (POR), an external $\overline{M C L R}$ Reset and a WDT Reset.

## REGISTER 4-6: PCON REGISTER (ADDRESS 8Eh)

| U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | U-0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | - | - | - | - | $\overline{\text { POR }}$ | - | $\begin{aligned} & \mathrm{R}=\text { Readable bit } \\ & \mathrm{W}=\text { Writable bit } \\ & \mathrm{U}=\text { Unimplemented bit, } \\ & \quad \text { read as ' } 0 \text { ' } \\ & -\mathrm{n}=\text { Value at POR reset } \end{aligned}$ |
| bit7 |  |  |  |  |  |  | bit0 |  |
| bit 7-2: <br> bit 1 : | POR: Power-on Reset Status bit <br> 1 = No Power-on Reset occurred <br> $0=$ A Power-on Reset occurred (must be set in software after a Power-on Reset occurs) |  |  |  |  |  |  |  |
| bit 0: | Unimplemented: Read as '0' |  |  |  |  |  |  |  |

### 4.2.2.7 OSCCAL REGISTER

The Oscillator Calibration (OSCCAL) Register is used to calibrate the internal 4 MHz oscillator. It contains four bits for fine calibration and two other bits to either increase or decrease frequency.

REGISTER 4-7: OSCCAL REGISTER (ADDRESS 8Fh)

| R/W-0 | R/W-1 | R/W-1 | R/W-1 | R/W-0 | R/W-0 | U-0 | U-0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CAL3 | CAL2 | CAL1 | CALO | CALFST | CALSLW | - | - | $\mathrm{R}=$ Readable bit <br> $\mathrm{W}=$ Writable bit <br> $\mathrm{U}=$ Unimplemented bit, read as '0' <br> - $\mathrm{n}=$ Value at POR reset |
| bit7 |  |  |  |  |  |  | bit0 |  |
| bit 7-4: | CAL<3:0>: Fine Calibration |  |  |  |  |  |  |  |
| bit 3: | CALFST $1=$ Incre $0=$ No c | Calibration | Fast cy |  |  |  |  |  |
| bit 2: | CALSLW $1=$ Decr $0=$ No c | Calibration se freq nge | Slow |  |  |  |  |  |
| bit 1-0: | Unimplemented: Read as '0' |  |  |  |  |  |  |  |
| Note: | If CALFST $=1$ and CALSLW $=1$, CALFST has precedence . |  |  |  |  |  |  |  |

## PIC12C67X

### 4.3 PCL and PCLATH

The Program Counter (PC) is 13-bits wide. The low byte comes from the PCL Register, which is a readable and writable register. The high byte ( $\mathrm{PC}<12: 8>$ ) is not directly readable or writable and comes from PCLATH. On any reset, the PC is cleared. Figure $4-3$ shows the two situations for the loading of the PC. The upper example in the figure shows how the PC is loaded on a write to PCL (PCLATH $<4: 0>\rightarrow \mathrm{PCH}$ ). The lower example in the figure shows how the PC is loaded during a CALL or GOTO instruction (PCLATH $<4: 3>\rightarrow \mathrm{PCH}$ ).
FIGURE 4-3: LOADING OF PC IN DIFFERENT SITUATIONS


### 4.3.1 COMPUTED GOTO

A Computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When doing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256 byte block). Refer to the application note "Implementing a Table Read" (AN556).

### 4.3.2 STACK

The PIC12C67X family has an 8-level deep $\times$ 13-bit wide hardware stack. The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.
The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

Note 1: There are no status bits to indicate stack overflow or stack underflow conditions.
2: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW, and RETFIE instructions, or the vectoring to an interrupt address.

### 4.4 Program Memory Paging

The PIC12C67X ignores both paging bits PCLATH<4:3>, which are used to access program memory when more than one page is available. The use of PCLATH<4:3> as general purpose read/write bits for the PIC12C67X is not recommended since this may affect upward compatibility with future products.

### 4.5 Indirect Addressing, INDF and FSR Registers

The INDF Register is not a physical register. Addressing the INDF Register will cause indirect addressing.

Any instruction using the INDF register actually accesses the register pointed to by the File Select Register, FSR. Reading the INDF Register itself indirectly ( $F S R=$ '0') will read 00h. Writing to the INDF Register indirectly results in a no-operation (although status bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR Register and the IRP bit (STATUS<7>), as shown in Figure 4-4. However, IRP is not used in the PIC12C67X.
A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 4-1.

## EXAMPLE 4-1: INDIRECT ADDRESSING

$$
\text { movlw } 0 x 20 \text {;initialize pointer }
$$

NEXT
movwf FSR ;to RAM
clrf INDF ;clear INDF register

$$
\text { incf } F S R, F \text {;inc pointer }
$$

btfss FSR,4 ;all done?
goto NEXT ;no clear next

CONTINUE
: $\quad$ yyes continue

FIGURE 4-4: DIRECT/INDIRECT ADDRESSING


## PIC12C67X

NOTES:

### 5.0 I/O PORT

As with any other register, the I/O register can be written and read under program control. However, read instructions (i.e., MOVF GPIO, w) always read the I/O pins independent of the pin's input/output modes. On RESET, all I/O ports are defined as input (inputs are at hi-impedance), since the I/O control registers are all set.

### 5.1 GPIO

GPIO is an 8-bit I/O register. Only the low order 6 bits are used (GP<5:0>). Bits 6 and 7 (SDA and SCL, respectively) are used by the EEPROM peripheral on the PIC12CE673/674. Refer to Section 6.0 and Appendix B for use of SDA and SCL. Please note that GP3 is an input only pin. The configuration word can set several I/O's to alternate functions. When acting as alternate functions, the pins will read as ' 0 ' during port read. Pins GP0, GP1 and GP3 can be configured with weak pull-ups and also with interrupt-on-change. The interrupt on change and weak pull-up functions are not pin selectable. If pin 4, (GP3), is configured as MCLR, a weak pull-up is always on. Interrupt-on-change for this pin is not set and GP3 will read as ' 0 '. Interrupt-onchange is enabled by setting bit GPIE, INTCON<3>. Note that external oscillator use overrides the GPIO functions on GP4 and GP5.

### 5.2 TRIS Register

This register controls the data direction for GPIO. A '1' from a TRIS Register bit puts the corresponding output driver in a hi-impedance mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer. The exceptions are GP3, which is input only and its TRIS bit will always read as ' 1 ', while GP6 and GP7 TRIS bits will read as '0'.

Note: A read of the ports reads the pins, not the output data latches. That is, if an output driver on a pin is enabled and driven high, but the external system is holding it low, a read of the port will indicate that the pin is low.

Upon reset, the TRIS Register is all '1's, making all pins inputs.
TRIS for pins GP4 and GP5 is forced to a '1' where appropriate. Writes to TRIS $<5: 4>$ will have an effect in EXTRC and INTRC oscillator modes only. When GP4 is configured as CLKOUT, changes to TRIS<4> will have no effect.

### 5.3 I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 5-1 through Figure 5-5. All port pins, except GP3, which is input only, may be used for both input and output operations. For input operations, these ports are non-latching. Any input must be present until read by an input instruction (i.e., MOVF GPIO, w). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit in TRIS must be cleared (=0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin (except GP3) can be programmed individually as input or output.
Port pins GP6 (SDA) and GP7 (SCL) are used for the serial EEPROM interface on the PIC12CE673/674. These port pins are not available externally on the package. Users should avoid writing to pins GP6 (SDA) and GP7 (SCL) when not communicating with the serial EEPROM memory. Please see Section 6.0, EEPROM Peripheral Operation, for information on serial EEPROM communication.

Note: On a Power-on Reset, GP0, GP1, GP2 and GP4 are configured as analog inputs and read as ' 0 '.

FIGURE 5-1: BLOCK DIAGRAM OF GP0/ANO AND GP1/AN1/Vref PIN


FIGURE 5-2: BLOCK DIAGRAM OF GP2/TOCKI/AN2/INT PIN


FIGURE 5-3: BLOCK DIAGRAM OF GP3/MCLR/VPP PIN


Note 1: Wake-up on pin change interrupt for GP3.

FIGURE 5-4: BLOCK DIAGRAM OF GP4/OSC2/AN3/CLKOUT PIN


FIGURE 5-5: BLOCK DIAGRAM OF GP5/OSC1/CLKIN PIN


## TABLE 5-1: $\quad$ SUMMARY OF PORT REGISTERS

| Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on Power-on Reset | Value on all other Resets |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 85h | TRIS | - | - | GPIO Data Direction Register |  |  |  |  |  | --11 1111 | --11 1111 |
| 81h | OPTION | $\overline{\text { GPPU }}$ | INTEDG | T0CS | TOSE | PSA | PS2 | PS1 | PS0 | 11111111 | 11111111 |
| 03h | STATUS | $1 \mathrm{RP}^{(1)}$ | RP1 ${ }^{(1)}$ | RP0 | TO | $\overline{\mathrm{PD}}$ | Z | DC | C | 0001 1xxx | 000q quuu |
| 05h | GPIO | SCL ${ }^{(2)}$ | SDA ${ }^{(2)}$ | GP5 | GP4 | GP3 | GP2 | GP1 | GP0 | 11xx xxxx | 11uu uuuu |

Legend: Shaded cells not used by Port Registers, read as '0', 一 = unimplemented, read as '0', x = unknown, u = unchanged, $\mathrm{q}=$ see tables in Section 9.4 for possible values.
Note 1: The IRP and RP1 bits are reserved on the PIC12C67X; always maintain these bits clear.
2: The SCL and SDA bits are unimplemented on the PIC12C671 and PIC12C672.

### 5.4 I/O Programming Considerations

### 5.4.1 BI-DIRECTIONAL I/O PORTS

Any instruction which writes, operates internally as a read followed by a write operation. The BCF and BSF instructions, for example, read the register into the CPU, execute the bit operation and write the result back to the register. Caution must be used when these instructions are applied to a port with both inputs and outputs defined. For example, a BSF operation on bit5 of GPIO will cause all eight bits of GPIO to be read into the CPU. Then the BSF operation takes place on bit5 and GPIO is written to the output latches. If another bit of GPIO is used as a bi-directional I/O pin (i.e., bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the input mode, no problem occurs. However, if bit0 is switched to an output, the content of the data latch may now be unknown.
Reading the port register reads the values of the port pins. Writing to the port register writes the value to the port latch. When using read-modify-write instructions (i.e., BCF, BSF, etc.) on a port, the value of the port pins is read, the desired operation is done to this value, and this value is then written to the port latch.

Example 5-1 shows the effect of two sequential read-modify-write instructions on an I/O port.

## EXAMPLE 5-1: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT

```
;Initial GPIO Settings
; GPIO<5:3> Inputs
; GPIO<2:0> Outputs
```



```
;
;Note that the user may have expected the pin
;values to be --00 pppp. The 2nd BCF caused
;GP5 to be latched as the pin value (High).
```

A pin actively outputting a Low or High should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip.

## PIC12C67X

NOTES:

### 6.0 EEPROM PERIPHERAL OPERATION

The PIC12CE673 and PIC12CE674 each have 16 bytes of EEPROM data memory. The EEPROM memory has an endurance of $1,000,000$ erase/write cycles and a data retention of greater than 40 years. The EEPROM data memory supports a bi-directional 2-wire bus and data transmission protocol. These two-wires are serial data (SDA) and serial clock (SCL), that are mapped to bit6 and bit7, respectively, of the GPIO register (SFR 06h). Unlike the GP0-GP5 that are connected to the I/O pins, SDA and SCL are only connected to the internal EEPROM peripheral. For most applications, all that is required is calls to the following functions:

```
Byte_Write: Byte write routine
    Inputs: EEPROM Address EEADDR
                EEPROM Data EEDATA
    Outputs: Return 01 in W if OK, else
        return 00 in W
Read_Current: Read EEPROM at address
currently held by EE device.
    Inputs: NONE
    Outputs: EEPROM Data EEDATA
    Return 01 in W if OK, else
    return 00 in W
;
; Read_Random: Read EEPROM byte at supplied
address
    Inputs: EEPROM Address EEADDR
    Outputs: EEPROM Data EEDATA
    Return 01 in W if OK,
    else return 00 in W
```

The code for these functions is available on our web site (www.microchip.com). The code will be accessed by either including the source code FL67XINC.ASM or by linking FLASH67X.ASM. FLASH67X.INC provides external definition to the calling program.

### 6.0.1 SERIAL DATA

SDA is a bi-directional pin used to transfer addresses and data into and data out of the device.
For normal data transfer, SDA is allowed to change only during SCL low. Changes during SCL high are reserved for indicating the START and STOP conditions.

### 6.0.2 SERIAL CLOCK

This SCL signal is used to synchronize the data transfer from and to the EEPROM.

### 6.1 Bus Characteristics

The following bus protocol is to be used with the EEPROM data memory. In this section, the term "processor" is used to denote the portion of the PIC12C67X that interfaces to the EEPROM via software.

- Data transfer may be initiated only when the bus is not busy.
During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is HIGH will be interpreted as a START or STOP condition.
Accordingly, the following bus conditions have been defined (Figure 6-3).


### 6.1.1 BUS NOT BUSY (A)

Both data and clock lines remain HIGH.

### 6.1.2 START DATA TRANSFER (B)

A HIGH to LOW transition of the SDA line while the clock (SCL) is HIGH determines a START condition. All commands must be preceded by a START condition.

### 6.1.3 STOP DATA TRANSFER (C)

A LOW to HIGH transition of the SDA line while the clock (SCL) is HIGH determines a STOP condition. All operations must be ended with a STOP condition.

### 6.1.4 DATA VALID (D)

The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal.

The data on the line must be changed during the LOW period of the clock signal. There is one bit of data per clock pulse.
Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of the data bytes transferred between the START and STOP conditions is determined by the available data EEPROM space.

## PIC12C67X

### 6.1.5 ACKNOWLEDGE

The EEPROM, when addressed, will generate an acknowledge after the reception of each byte. The processor must generate an extra clock pulse which is associated with this acknowledge bit.

Note: Acknowledge bits are not generated if an internal programming cycle is in progress.

The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. The processor must signal an end of data to the EEPROM by not generating an acknowledge bit on the last byte that has been clocked out of the EEPROM. In this case, the EEPROM must leave the data line HIGH to enable the processor to generate the STOP condition (Figure 6-4).

FIGURE 6-1: BLOCK DIAGRAM OF GPIO6 (SDA LINE)


FIGURE 6-2: BLOCK DIAGRAM OF GPIO7 (SCL LINE)


FIGURE 6-3: DATA TRANSFER SEQUENCE ON THE SERIAL BUS


FIGURE 6-4: ACKNOWLEDGE TIMING


### 6.2 Device Addressing

After generating a START condition, the processor transmits a control byte consisting of a EEPROM address and a Read/Write bit that indicates what type of operation is to be performed. The EEPROM address consists of a 4-bit device code (1010) followed by three don't care bits.

The last bit of the control byte determines the operation to be performed. When set to a one, a read operation is selected, and when set to a zero, a write operation is selected (Figure 6-5). The bus is monitored for its corresponding EEPROM address all the time. It generates an acknowledge bit if the EEPROM address was true and it is not in a programming mode.

FIGURE 6-5: CONTROL BYTE FORMAT


### 6.3 Write Operations

### 6.3.1 BYTE WRITE

Following the start signal from the processor, the device code ( 4 bits), the don't care bits ( 3 bits), and the $\mathrm{R} / \overline{\mathrm{W}}$ bit (which is a logic low) are placed onto the bus by the processor. This indicates to the addressed EEPROM that a byte with a word address will follow after it has generated an acknowledge bit during the ninth clock cycle. Therefore, the next byte transmitted by the processor is the word address and will be written into the address pointer. Only the lower four address bits are used by the device, and the upper four bits are don't cares. If the address byte is acknowledged, the processor will then transmit the data word to be written into the addressed memory location. The memory acknowledges again and the processor generates a stop condition. This initiates the internal write cycle, and during this time will not generate acknowledge signals. After a byte write command, the internal address counter will not be incremented and will point to the same address location that was just written. If a stop bit sequence is transmitted to the device at any point in the write command sequence before the entire sequence is complete, then the command will abort and no data will be written. If more than 8 data bits are transmitted before the stop bit sequence is sent, then the device will clear the previously loaded byte and begin loading the data buffer again. If more than one data byte is transmitted to the device and a stop bit is sent before a full eight data bits have been transmitted, then the write command will abort and no data will be written. The EEPROM memory employs a Vcc threshold detector circuit, which disables the internal erase/write logic if the Vcc is below minimum VdD. Byte write operations must be preceded and immediately followed by a bus not busy bus cycle where both SDA and SCL are held high. (See Figure 6-7 for Byte Write operation.)

### 6.4 Acknowledge Polling

Since the EEPROM will not acknowledge during a write cycle, this can be used to determine when the cycle is complete (this feature can be used to maximize bus throughput). Once the stop condition for a write command has been issued from the processor, the device initiates the internally timed write cycle. ACK polling can be initiated immediately. This involves the processor sending a start condition followed by the control byte for a write command $(R / \bar{W}=0)$. If the device is still busy with the write cycle, then no ACK will be returned. If no ACK is returned, then the start bit and control byte must be re-sent. If the cycle is complete, then the device will return the ACK and the processor can then proceed with the next read or write command. (See Figure 6-6 for flow diagram.)

FIGURE 6-6: ACKNOWLEDGE POLLING FLOW


FIGURE 6-7: BYTE WRITE


### 6.5 Read Operations

Read operations are initiated in the same way as write operations with the exception that the $R / \bar{W}$ bit of the EEPROM address is set to one. There are three basic types of read operations; current address read, random read and sequential read.

### 6.5.1 CURRENT ADDRESS READ

The EEPROM contains an address counter that maintains the address of the last word accessed, internally incremented by one. Therefore, if the previous read access was to address $n$, the next current address read operation would access data from address $n+1$. Upon receipt of the EEPROM address with the R/W bit set to one, the EEPROM issues an acknowledge and transmits the 8 -bit data word. The processor will not acknowledge the transfer, but does generate a stop condition and the EEPROM discontinues transmission (Figure 6-8).

### 6.5.2 RANDOM READ

Random read operations allow the processor to access any memory location in a random manner. To perform this type of read operation, first the word address must be set. This is done by sending the word address to the EEPROM as part of a write operation. After the word
address is sent, the processor generates a start condition following the acknowledge. This terminates the write operation, but not before the internal address pointer is set. Then the processor issues the control byte again, but with the $R / \bar{W}$ bit set to a one. The EEPROM will then issue an acknowledge and transmits the 8 -bit data word. The processor will not acknowledge the transfer, but does generate a stop condition and the EEPROM discontinues transmission (Figure 6-9). After this command, the internal address counter will point to the address location following the one that was just read.

### 6.5.3 SEQUENTIAL READ

Sequential reads are initiated in the same way as a random read, except that after the device transmits the first data byte, the processor issues an acknowledge as opposed to a stop condition in a random read. This directs the EEPROM to transmit the next sequentially addressed 8-bit word (Figure 6-10).
To provide sequential reads, the EEPROM contains an internal address pointer, which is incremented by one at the completion of each read operation. This address pointer allows the entire memory contents to be serially read during one operation.

FIGURE 6-8: CURRENT ADDRESS READ


## FIGURE 6-9: RANDOM READ



FIGURE 6-10: SEQUENTIAL READ


## NOTES:

### 7.0 TIMERO MODULE

The Timer0 module timer/counter has the following features:

- 8-bit timer/counter
- Readable and writable
- 8-bit software programmable prescaler
- Internal or external clock select
- Interrupt on overflow from FFh to 00h
- Edge select for external clock

Figure 7-1 is a simplified block diagram of the Timer0 module.
Timer mode is selected by clearing bit TOCS (OPTION<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMRO register is written, the increment is inhibited for the following two instruction cycles (Figure 7-2 and Figure 7-3). The user can work around this by writing an adjusted value to the TMRO register.
Counter mode is selected by setting bit TOCS (OPTION<5>). In counter mode, Timer0 will increment either on every rising or falling edge of pin RA4/TOCKI. The incrementing edge is determined by the bit TOSE
(OPTION<4>). Clearing bit TOSE selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 7.2.

The prescaler is mutually exclusively shared between the Timer0 module and the Watchdog Timer. The prescaler assignment is controlled in software by control bit PSA (OPTION<3>). Clearing bit PSA will assign the prescaler to the Timer0 module. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of $1: 2,1: 4, \ldots$, 1:256 are selectable. Section 7.3 details the operation of the prescaler.

### 7.1 TimerO Interrupt

The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h. This overflow sets bit TOIF (INTCON<2>). The interrupt can be masked by clearing bit TOIE (INTCON $<5>$ ). Bit TOIF must be cleared in software by the Timer0 module interrupt service routine before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from SLEEP, since the timer is shut off during SLEEP. See Figure 7-4 for Timer0 interrupt timing.

## FIGURE 7-1: TIMERO BLOCK DIAGRAM



Note 1: TOCS, TOSE, PSA, PS<2:0> (OPTION<5:0>).
2: The prescaler is shared with Watchdog Timer (refer to Figure 7-6 for detailed block diagram).

FIGURE 7-2: TIMERO TIMING: INTERNAL CLOCK/NO PRESCALE


FIGURE 7-3: TIMERO TIMING: INTERNAL CLOCK/PRESCALE 1:2


FIGURE 7-4: TIMERO INTERRUPT TIMING


### 7.2 Using Timer0 with an External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (TOSC). Also, there is a delay in the actual incrementing of Timer0 after synchronization.

### 7.2.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is used as the clock source. The synchronization of TOCKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 7-5). Therefore, it is necessary for TOCKI to be high for at least 2Tosc (and a small RC delay of 20 ns ) and low for at least 2Tosc (and a small RC delay of 20 ns ). Refer to the electrical specification of the desired device.
When a prescaler is used, the external clock input is divided by the asynchronous ripple-counter type pres-
caler, so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple-counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns ) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns . Refer to parameters 40,41 and 42 in the electrical specification of the desired device.

### 7.2.2 TMRO INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure $7-5$ shows the delay from the external clock edge to the timer incrementing.

## FIGURE 7-5: TIMERO TIMING WITH EXTERNAL CLOCK



Note 1: Delay from clock input change to Timer0 increment is 3 Tosc to 7 Tosc. (Duration of $Q=$ Tosc). Therefore, the error in measuring the interval between two edges on Timer0 input $= \pm 4$ Tosc max.
2: External clock if no prescaler selected; prescaler output otherwise.
3: The arrows indicate the points in time where sampling occurs.

## PIC12C67X

### 7.3 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 7-6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio.
When assigned to the Timer0 module, all instructions writing to the TMR0 register (i.e., CLRF 1, MOVWF 1, BSF $1, x . . .$. , etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable.

FIGURE 7-6: BLOCK DIAGRAM OF THE TIMERO/WDT PRESCALER


### 7.3.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control, (i.e., it can be changed "on-the-fly" during program execution).
Note: To avoid an unintended device RESET, the following instruction sequence (shown in Example 7-1) must be executed when changing the prescaler assignment from Timer0 to the WDT. This sequence must be followed even if the WDT is disabled.

## EXAMPLE 7-1: CHANGING PRESCALER

 (TIMERO $\rightarrow$ WDT)| BCF | STATUS, RP0 | ; Bank 0 |
| :--- | :--- | :--- |
| CLRF | TMR0 | ; Clear TMR0 \& Prescaler |
| BSF | STATUS, RP0 | ; Bank 1 |
| CLRWDT |  | ; Clears WDT |
| MOVLW | b' $x \times x \times 1 \times x x^{\prime}$ | ; Select new prescale |
| MOVWF | OPTION_REG | ; value \& WDT |
| BCF | STATUS, RP0 | ; Bank 0 |

To change prescaler from the WDT to the Timer0 module, use the sequence shown in Example 7-2.

\section*{EXAMPLE 7-2: CHANGING PRESCALER (WDT $\rightarrow$ TIMERO) <br> | CLRWDT |  | ; Clear WDT and |
| :---: | :---: | :---: |
|  |  | ;prescaler |
| BSF | STATUS, RP0 | ; Bank 1 |
| MOVLW | $\mathrm{b}^{\prime} \mathrm{xxxx} 0 \times \mathrm{xx}{ }^{\prime}$ | ; Select TMR0, new |
|  |  | ;prescale value and |
| MOVWF | OPTION_REG | ; clock source |
| BCF | STATUS, RP0 | ; Bank 0 |

## TABLE 7-1: REGISTERS ASSOCIATED WITH TIMERO

| Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR | Value on all other Resets |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 01h | TMR0 | Timer0 module's register |  |  |  |  |  |  |  | xxxx xxxx | uuuu uuuu |
| 0Bh/8Bh | INTCON | GIE | PEIE | TOIE | INTE | GPIE | TOIF | INTF | GPIF | 0000 000x | 0000 000u |
| 81h | OPTION | GPPU | INTEDG | TOCS | TOSE | PSA | PS2 | PS1 | PS0 | 11111111 | 11111111 |
| 85h | TRIS | - | - | TRIS5 | TRIS4 | TRIS3 | TRIS2 | TRIS1 | TRISO | --11 1111 | --11 1111 |

Legend: $\mathrm{x}=$ unknown, $\mathrm{u}=$ unchanged, $-=$ unimplemented locations read as '0'. Shaded cells are not used by Timer0.

## PIC12C67X

NOTES:

### 8.0 ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE

The Analog-To-Digital (A/D) converter module has four analog inputs.
The A/D allows conversion of an analog input signal to a corresponding 8-bit digital number (refer to Application Note AN546 for use of A/D Converter). The output of the sample and hold is the input into the converter, which generates the result via successive approximation. The analog reference voltage is software selectable to either the device's positive supply voltage (VDD) or the voltage level on the GP1/AN1/VREF pin. The A/D converter has a unique feature of being able to operate while the device is in SLEEP mode.
The A/D module has three registers. These registers are:

- A/D Result Register (ADRES)
- A/D Control Register 0 (ADCON0)
- A/D Control Register 1 (ADCON1)

The ADCON0 Register, shown in Figure 8-1, controls the operation of the A/D module. The ADCON1 Register, shown in Figure 8-2, configures the functions of the port pins. The port pins can be configured as analog inputs (GP1 can also be a voltage reference) or as digital I/O.

Note 1: If the port pins are configured as analog inputs (reset condition), reading the port (MOVF GPIO,W) results in reading '0's.
2: Changing ADCON1 Register can cause the GPIF and INTF flags to be set in the INTCON Register. These interrupts should be disabled prior to modifying ADCON1.

REGISTER 8-1: ADCONO REGISTER (ADDRESS 1Fh)

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADCS1 | ADCS0 | reserved | CHS1 | CHSO | GO/ $\overline{\mathrm{DONE}}$ | reserved | ADON | $\mathrm{R}=$ Readable bit |
| bit7 bit0 |  |  |  |  |  |  |  | $\mathrm{W}=$ Writable bit <br> $\mathrm{U}=$ Unimplemented bit, read as ' 0 ' <br> - $\mathrm{n}=$ Value at POR reset |

bit 7-6: ADCS<1:0>: A/D Conversion Clock Select bits
$00=$ Fosc $/ 2$
01 = Fosc/8
$10=$ Fosc/32
$11=$ FRC (clock derived from an RC oscillation)

## bit 5: Reserved

bit 4-3: CHS<1:0>: Analog Channel Select bits
$00=$ channel 0, (GPO/ANO)
01 = channel 1, (GP1/AN1)
$10=$ channel 2, (GP2/AN2)
11 = channel 3, (GP4/AN3)
bit 2: GO/DONE: A/D Conversion Status bit
If $A D O N=1$
$1=A / D$ conversion in progress (setting this bit starts the A/D conversion)
$0=A / D$ conversion not in progress (this bit is automatically cleared by hardware when the $A / D$ conversion is complete)
bit 1: Reserved
bit 0: ADON: A/D on bit
$1=A / D$ converter module is operating
$0=A / D$ converter module is shut off and consumes no operating current

## PIC12C67X

REGISTER 8-2: ADCON1 REGISTER (ADDRESS 9Fh)

| U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | - | - | - | PCFG2 | PCFG1 | PCFG0 | ```R =Readable bit W = Writable bit \(\mathrm{U}=\) Unimplemented bit, read as '0' \(-n=\) Value at POR reset``` |
| bit7 |  |  |  |  |  |  | bit0 |  |

bit 7-2: Unimplemented: Read as '0'
bit 1-0: PCFG<2:0>: A/D Port Configuration Control bits

| PCFG<2:0> | GP4 | GP2 | GP1 | GP0 | VREF |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $000^{(\mathbf{1})}$ | A | A | A | A | VDD |
| 001 | A | A | VREF | A | GP1 |
| 010 | D | A | A | A | VDD |
| 011 | D | A | VREF | A | GP1 |
| 100 | D | D | A | A | VDD |
| 101 | D | D | VREF | A | GP1 |
| 110 | D | D | D | A | VDD |
| 111 | D | D | D | D | VDD |

A = Analog input
$\mathrm{D}=$ Digital $\mathrm{I} / \mathrm{O}$
Note 1: Value on reset.
2: Any instruction that reads a pin configured as an analog input will read a ' 0 '.

The ADRES Register contains the result of the A/D conversion. When the A/D conversion is complete, the result is loaded into the ADRES register, the GO/DONE bit ( $\mathrm{ADCONO} 0<2>$ ) is cleared, and $A / D$ interrupt flag bit ADIF (PIE1<6>) is set. The block diagrams of the A/D module are shown in Figure 8-1.
After the A/D module has been configured as desired, the selected channel must be acquired before the conversion is started. The analog input channels must have their corresponding TRIS bits selected as an input. To determine sample time, see Section 8.1. After this acquisition time has elapsed, the A/D conversion can be started. The following steps should be followed for doing an A/D conversion:

1. Configure the $A / D$ module:

- Configure analog pins / voltage reference / and digital I/O (ADCON1 and TRIS)
- Select A/D input channel (ADCONO)
- Select A/D conversion clock (ADCON0)
- Turn on A/D module (ADCONO)

2. Configure A/D interrupt (if desired):

- Clear ADIF bit
- Set ADIE bit
- Set GIE bit

3. Wait the required acquisition time.
4. Start conversion:

- Set GO/DONE bit (ADCONO)

5. Wait for $A / D$ conversion to complete, by either:

- Polling for the GO/DONE bit to be cleared

OR

- Waiting for the A/D interrupt

6. Read A/D Result Register (ADRES), clear bit ADIF if required.
7. For the next conversion, go to step 1, step 2 or step 3 as required. The A/D conversion time per bit is defined as TAD. A minimum wait of 2TAD is required before next acquisition starts.

FIGURE 8-1: A/D BLOCK DIAGRAM


## PIC12C67X

### 8.1 A/D Sampling Requirements

For the A/D converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 8-2. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor Chold. The sampling switch (Rss) impedance varies over the device voltage (VDD), see Figure 8-2. The maximum recommended impedance for analog sources is $10 \mathrm{k} \Omega$. After the analog input channel is selected (changed), this acquisition must be done before the conversion can be started.
To calculate the minimum acquisition time, Equation 8-1 may be used. This equation assumes that $1 / 2 \mathrm{LSb}$ error is used ( 512 steps for the $A / D$ ). The $1 / 2 \mathrm{LSb}$ error is the maximum error allowed for the A/D to meet its specified resolution.

## EQUATION 8-1: A/D MINIMUM CHARGING TIME

Vhold $=($ VREF $-($ VREF/512 $)) \cdot\left(1-e^{(-T \mathrm{~T} / \text { Chold(Ric }+ \text { Rss }+ \text { Rs })}\right)$ or
$\mathrm{Tc}=-(51.2 \mathrm{pF})(1 \mathrm{k} \Omega+\mathrm{Rss}+\mathrm{Rs}) \ln (1 / 511)$
Example 8-1 shows the calculation of the minimum required acquisition time TACQ. This calculation is based on the following system assumptions.
$\mathrm{Rs}=10 \mathrm{k} \Omega$
1/2 LSb error
$\mathrm{VDD}=5 \mathrm{~V} \rightarrow \mathrm{Rss}=7 \mathrm{k} \Omega$
Temp (system max.) $=50^{\circ} \mathrm{C}$
VHOLD = 0 @ t=0

Note 1: The reference voltage (VREF) has no effect on the equation, since it cancels itself out.

2: The charge holding capacitor (CHOLD) is not discharged after each conversion.
3: The maximum recommended impedance for analog sources is $10 \mathrm{k} \Omega$. This is required to meet the pin leakage specification.

4: After a conversion has completed, a 2.0 TAD delay must complete before acquisition can begin again. During this time, the holding capacitor is not connected to the selected A/D input channel.

## EXAMPLE 8-1: CALCULATING THE MINIMUM REQUIRED SAMPLE TIME

```
TACQ \(=\) Internal Amplifier Settling Time +
    Holding Capacitor Charging Time +
    Temperature Coefficient
\(\mathrm{TACQ}=5 \mu \mathrm{~s}+\mathrm{Tc}+\left[\left(\mathrm{Temp}-25^{\circ} \mathrm{C}\right)\left(0.05 \mu \mathrm{~s} /{ }^{\circ} \mathrm{C}\right)\right]\)
TC \(=\quad-\) CHOLD (RIC + RSS + Rs \() \ln (1 / 512)\)
    \(-51.2 \mathrm{pF}(1 \mathrm{k} \Omega+7 \mathrm{k} \Omega+10 \mathrm{k} \Omega) \ln (0.0020)\)
    \(-51.2 \mathrm{pF}(18 \mathrm{k} \Omega) \ln (0.0020)\)
    \(-0.921 \mu \mathrm{~s}(-6.2146)\)
    \(5.724 \mu \mathrm{~s}\)
TACQ \(=5 \mu \mathrm{~s}+5.724 \mu \mathrm{~s}+\left[\left(50^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}\right)\left(0.05 \mu \mathrm{~s} /{ }^{\circ} \mathrm{C}\right)\right]\)
    \(10.724 \mu \mathrm{~s}+1.25 \mu \mathrm{~s}\)
    \(11.974 \mu \mathrm{~s}\)
```

FIGURE 8-2: ANALOG INPUT MODEL


### 8.2 Selecting the A/D Conversion Clock

The A/D conversion time per bit is defined as TAD. The A/D conversion requires 9.5 TAD per 8 -bit conversion. The source of the A/D conversion clock is software selected. The four possible options for TAD are:

- 2 Tosc
- 8Tosc
- 32Tosc
- Internal ADC RC oscillator

For correct $A / D$ conversions, the $A / D$ conversion clock (TAD) must be selected to ensure a minimum TAD time of $1.6 \mu \mathrm{~s}$. If the minimum TAD time of $1.6 \mu \mathrm{~s}$ can not be obtained, TAD should be $\leq 8 \mu$ s for preferred operation.
Table 8-1 shows the resultant TAD times derived from the device operating frequencies and the $A / D$ clock source selected.

### 8.3 Configuring Analog Port Pins

The ADCON1 and TRIS Registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or Vol) will be converted.
The A/D operation is independent of the state of the CHS<2:0> bits and the TRIS bits.

Note 1: When reading the port register, all pins configured as analog input channel will read as cleared (a low level). Pins configured as digital inputs, will convert an analog input. Analog levels on a digitally configured input will not affect the conversion accuracy.
2: Analog levels on any pin that is defined as a digital input (including the $\mathrm{AN}<3: 0>$ pins) may cause the input buffer to consume current that is out of the devices specification.

TABLE 8-1: TAD vs. DEVICE OPERATING FREQUENCIES

| AD Clock Source (TAD) |  | Device Frequency |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Operation | ADCS<1:0> | 4 MHz | 1.25 MHz | 333.33 kHz |
| 2Tosc | 00 | $500 \mathrm{~ns}{ }^{(2)}$ | $1.6 \mu \mathrm{~s}$ | $6 \mu \mathrm{~s}$ |
| 8Tosc | 01 | $2.0 \mu \mathrm{~s}$ | $6.4 \mu \mathrm{~s}$ | $24 \mu \mathrm{~s}^{(3)}$ |
| 32Tosc | 10 | $8.0 \mu \mathrm{~s}$ | 25.6 ¢ ${ }^{(3)}$ | $96 \mu s^{(3)}$ |
| Internal ADC RC Oscillator ${ }^{(5)}$ | 11 | $2-6 \mu \mathrm{~s}^{(1,4)}$ | $2-6 \mu \mathrm{~s}^{(1,4)}$ | $2-6 \mu \mathrm{~s}^{(1)}$ |

Note 1: The RC source has a typical TAD time of $4 \mu \mathrm{~s}$.
2: These values violate the minimum required TAD time.
3: For faster conversion times, the selection of another clock source is recommended.
4: While in RC mode, with device frequency above 1 MHz , conversion accuracy is out of specification.
5: For extended voltage devices (LC), please refer to Electrical Specifications section.

## PIC12C67X

### 8.4 A/D Conversions

Example $8-2$ shows how to perform an A/D conversion. The GPIO pins are configured as analog inputs. The analog reference (VREF) is the device Vdd. The A/D interrupt is enabled and the A/D conversion clock is Frc. The conversion is performed on the GP0 channel.

> Note: The GO/DONE bit should NOT be set in the same instruction that turns on the A/D.

Clearing the GO/DONE bit during a conversion will abort the current conversion. The ADRES register will NOT be updated with the partially completed A/D conversion sample. That is, the ADRES register will continue to contain the value of the last completed conversion (or the last value written to the ADRES register). After the A/D conversion is aborted, a 2TAD wait is required before the next acquisition is started. After this 2TAD wait, an acquisition is automatically started on the selected channel.

## EXAMPLE 8-2: DOING AN A/D CONVERSION



### 8.5 A/D Operation During Sleep

The A/D module can operate during SLEEP mode. This requires that the A/D clock source be set to RC ( $\mathrm{ADCS}<1: 0>=11$ ). When the RC clock source is selected, the A/D module waits one instruction cycle before starting the conversion. This allows the SLEEP instruction to be executed, which eliminates all digital switching noise from the conversion. When the conversion is completed, the GO/DONE bit will be cleared, and the result loaded into the ADRES Register. If the A/D interrupt is enabled, the device will wake-up from SLEEP. If the A/D interrupt is not enabled, the A/D module will then be turned off, although the ADON bit will remain set.
When the A/D clock source is another clock option (not RC), a SLEEP instruction will cause the present conversion to be aborted and the A/D module to be turned off, though the ADON bit will remain set.
Turning off the A/D places the A/D module in its lowest current consumption state.

Note: For the A/D module to operate in SLEEP, the A/D clock source must be set to RC (ADCS<1:0> = 11). To perform an A/D conversion in SLEEP, the GO/DONE bit must be set, followed by the SLEEP instruction.

### 8.6 A/D Accuracy/Error

The overall accuracy of the $A / D$ is less than $\pm 1 \mathrm{LSb}$ for VDD $=5 \mathrm{~V} \pm 10 \%$ and the analog VREF = VDD. This overall accuracy includes offset error, full scale error, and integral error. The A/D converter is monotonic over the full VDD range. The resolution and accuracy may be less when either the analog reference (VDD) is less than 5.0 V or when the analog reference (VREF) is less than VDD.
The maximum pin leakage current is specified in the Device Data Sheet electrical specification, parameter \#D060.

In systems where the device frequency is low, use of the A/D RC clock is preferred. At moderate to high frequencies, TAD should be derived from the device oscillator. TAD must not violate the minimum and should be $\leq 8 \mu \mathrm{~s}$ for preferred operation. This is because TAD, when derived from Tosc, is kept away from on-chip phase clock transitions. This reduces, to a large extent, the effects of digital switching noise. This is not possible with the RC derived clock. The loss of accuracy due to digital switching noise can be significant if many I/O pins are active.
In systems where the device will enter SLEEP mode after the start of the A/D conversion, the RC clock source selection is required. In this mode, the digital noise from the modules in SLEEP are stopped. This method gives high accuracy.

### 8.7 Effects of a Reset

A device reset forces all registers to their reset state. This forces the A/D module to be turned off, and any conversion is aborted. The value that is in the ADRES register is not modified for a Reset. The ADRES register will contain unknown data after a Power-on Reset.

### 8.8 Connection Considerations

If the input voltage exceeds the rail values (VSS or VDD) by greater than 0.2 V , then the accuracy of the conversion is out of specification.

Note: For the PIC12C67X, care must be taken when using the GP4 pin in A/D conversions due to its proximity to the OSC1 pin.
An external RC filter is sometimes added for antialiasing of the input signal. The $R$ component should be selected to ensure that the total source impedance is kept under the $10 \mathrm{k} \Omega$ recommended specification. Any external components connected (via hi-impedance) to an analog input pin (capacitor, zener diode, etc.) should have very little leakage current at the pin.

### 8.9 Transfer Function

The ideal transfer function of the A/D converter is as follows: the first transition occurs when the analog input voltage (Vain) is 1 LSb (or Analog Vref / 256) (Figure 8-3).
FIGURE 8-3: A/D TRANSFER FUNCTION


FIGURE 8-4: FLOWCHART OF A/D OPERATION


TABLE 8-2: SUMMARY OF A/D REGISTERS

| Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on Power-on Reset | Value on all other Resets |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0Bh/8Bh | INTCON ${ }^{(1)}$ | GIE | PEIE | TOIE | INTE | GPIE | TOIF | INTF | GPIF | 0000 000x | 0000 000u |
| OCh | PIR1 | - | ADIF | - | - | - | - | - | - | -0-- --- | -0------- |
| 8Ch | PIE1 | - | ADIE | - | - | - | - | - | - | -0-- ---- | -0-- ---- |
| 1Eh | ADRES | A/D Result Register |  |  |  |  |  |  |  | xxxx xxxx | uuuu uuuu |
| 1Fh | ADCON0 | ADCS1 | ADCSO | reserved | CHS1 | CHSO | GO/DONE | reserved | ADON | 00000000 | 00000000 |
| 9Fh | ADCON1 | - | - | - | - | - | PCFG2 | PCFG1 | PCFG0 | -----000 | -----000 |
| 05h | GPIO | SCL ${ }^{(2)}$ | SDA ${ }^{(2)}$ | GP5 | GP4 | GP3 | GP2 | GP1 | GP0 | 11xx xxxx | 11uu uuuu |
| 85h | TRIS | - | - | TRIS5 | TRIS4 | TRIS3 | TRIS2 | TRIS1 | TRIS0 | --11 1111 | --11 1111 |

Legend: $x=$ unknown, $u=$ unchanged, $-=$ unimplemented read as '0'. Shaded cells are not used for A/D conversion.
Note 1: These registers can be addressed from either bank.
2: The SCL (GP7) and SDA (GP6) bits are unimplemented on the PIC12C671/672 and read as '0'.

### 9.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits to deal with the needs of realtime applications. The PIC12C67X family has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These are:

- Oscillator selection
- Reset
- Power-on Reset (POR)
- Power-up Timer (PWRT)
- Oscillator Start-up Timer (OST)
- Interrupts
- Watchdog Timer (WDT)
- SLEEP
- Code protection
- ID locations
- In-circuit serial programming

The PIC12C67X has a Watchdog Timer, which can be shut off only through configuration bits. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep
the chip in reset until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 72 ms (nominal) on power-up only, designed to keep the part in reset while the power supply stabilizes. With these two timers on-chip, most applications need no external reset circuitry.
SLEEP mode is designed to offer a very low current power-down mode. The user can wake-up from SLEEP through external reset, Watchdog Timer Wake-up, or through an interrupt. Several oscillator options are also made available to allow the part to fit the application. The INTRC/EXTRC oscillator option saves system cost, while the LP crystal option saves power. A set of configuration bits are used to select various options.

### 9.1 Configuration Bits

The configuration bits can be programmed (read as ' 0 ') or left unprogrammed (read as '1') to select various device configurations. These bits are mapped in program memory location 2007h.
The user will note that address 2007h is beyond the user program memory space. In fact, it belongs to the special test/configuration memory space (2000h3FFFh), which can be accessed only during programming.

## REGISTER 9-1: CONFIGURATION WORD

| CP1 | CPO | CP1 | CPO | CP1 | CPO | MCLRE | CP1 | CP0 | PWRTE | WDTE | FOSC2 | FOSC1 | FOSC0 | Register: | CONFIG |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| bit13 |  |  |  |  |  |  |  |  |  |  |  |  | bit0 | Address | 2007h |
| $\begin{gathered} \text { bit } 13-8 \text {, } \\ 6-5: \end{gathered}$ |  | $\begin{aligned} & \mathbf{P}<1: 0 \\ & 1=\mathrm{Co} \\ & 0=\mathrm{Lod} \\ & 1=\operatorname{Lod} \\ & 0=\text { All } \end{aligned}$ | Cod | Prot <br> ction <br> 400h <br> 200h <br> $y$ is c | ction | it pairs <br> 7FEh <br> 7FEh <br> tected | ode p | tecte ecte | (do not | use for | PIC12C | 671 and | d PIC12C | 673) |  |
| bit 7: | MCLRE: Master Clear Reset Enable bit <br> 1 = Master Clear Enabled <br> $0=$ Master Clear Disabled |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| bit 4: | $\begin{aligned} & \overline{\mathbf{P}} \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { WRTE } \\ & =\text { PW } \\ & =P W \end{aligned}$ | Powe <br> Tisa <br> ena | -up $T$ <br> bled <br> led | mer E | nable bit |  |  |  |  |  |  |  |  |  |
| bit 3: | WDTE: Watchdog Timer Enable bit$\begin{aligned} & 1=\text { WDT enabled } \\ & 0=\text { WDT disabled } \end{aligned}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| bit 2- | $\begin{aligned} & \mathrm{F} \\ & 1 \\ & 1 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { OSC }<2 \\ & 11 \\ & 10 \\ & 10 \\ & 01\end{aligned}=$ E IN | 0>: TRC, TRC, TRC, TRC, alid S Osc Osci Osci | cillator | Sele ut on is $1 / O$ ut on i $1 / O$ n | ction bit OSC2 <br> OSC2 |  |  |  |  |  |  |  |  |  |

Note 1: All of the $C P<1: 0>$ pairs have to be given the same value to enable the code protection scheme listed.

## PIC12C67X

### 9.2 Oscillator Configurations

### 9.2.1 OSCILLATOR TYPES

The PIC12C67X can be operated in seven different oscillator modes. The user can program three configuration bits (Fosc<2:0>) to select one of these seven modes:

- LP: Low Power Crystal
- HS: High Speed Crystal/Resonator
- XT: Crystal/Resonator
- INTRC*: Internal 4 MHz Oscillator
- EXTRC*: External Resistor/Capacitor
*Can be configured to support CLKOUT


### 9.2.2 CRYSTAL OSCILLATOR / CERAMIC RESONATORS

In XT, HS or LP modes, a crystal or ceramic resonator is connected to the GP5/OSC1/CLKIN and GP4/OSC2 pins to establish oscillation (Figure 9-1). The PIC12C67X oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, HS or LP modes, the device can have an external clock source drive the GP5/OSC1/CLKIN pin (Figure 9-2).
FIGURE 9-1: CRYSTAL OPERATION (OR CERAMIC RESONATOR) (XT, HS OR LP OSC CONFIGURATION)


Note 1: See Capacitor Selection tables for recommended values of C1 and C2.
2: A series resistor (RS) may be required for AT strip cut crystals.
3: RF varies with the oscillator mode selected (approx. value $=10 \mathrm{M} \Omega$ ).

FIGURE 9-2: EXTERNAL CLOCK INPUT OPERATION (XT, HS OR LP OSC CONFIGURATION)


TABLE 9-1: CAPACITOR SELECTION FOR CERAMIC RESONATORS - PIC12C67X

| Osc Type | Resonator Freq | Cap. Range C1 | Cap. Range CcR |
| :---: | :---: | :---: | :---: |
| XT | 455 kHz 2.0 MHz 4.0 MHz | $\begin{aligned} & 22-100 \mathrm{pF} \\ & 15=68 \mathrm{pF} \end{aligned}$ | $\begin{gathered} 28-60 \mathrm{pF} \\ 15-68 \mathrm{pF} \\ 15-68 \mathrm{pF} \end{gathered}$ |
| HS | $\begin{aligned} & 4.0 \mathrm{AHz} \\ & 8.0 \mathrm{NHz} \\ & 12.0 \mathrm{NHFz} \end{aligned}$ | $\begin{array}{r} 15-88 \mathrm{pF} \\ 10-68 \mathrm{pF} \\ 10-22 \mathrm{pF} \\ \hline \end{array}$ | $\begin{aligned} & 15-68 \mathrm{pF} \\ & 10-68 \mathrm{pF} \\ & 10-22 \mathrm{pF} \end{aligned}$ |

These yglues are for design guidance only. Since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components.

TABLE 9-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR - PIC12C67X

| Osc Type | Resonator Freq | Cap. Range C1 | Cap. Range C2 |
| :---: | :---: | :---: | :---: |
| LP | $32 \mathrm{kHz}{ }^{(1)}$ | 15 pF | 15 |
|  | 100 kHz | $15-30 \mathrm{pF}$ | 30-47 |
|  | 200 kHz | $15-30 \mathrm{pF}$ | $15-82 \mathrm{pF}$ |
| XT | 100 kHz | $15-30 \mathrm{pF}$ | 200-300pF |
|  | 200 kHz | 15-30 PF | H00-200 pF |
|  | 455 kHz | $15-300$ | 15-100 pF |
|  | 1 MHz | N-30p\% | $15-30 \mathrm{pF}$ |
|  | 2 MHz | 1 $15-30 \mathrm{pF}$ | 15-30 pF |
|  | Anviz | $15-47 \mathrm{pF}$ | $15-47 \mathrm{pF}$ |
|  | 4 AFHz | $15-30 \mathrm{pF}$ | 15-30 pF |
|  | 8 MHz | 15-30 pF | 15-30 pF |
|  | 10 MHz | $15-30 \mathrm{pF}$ | $15-30 \mathrm{pF}$ |

Note 1: For VDD $>4.5 \mathrm{~V}, \mathrm{C} 1=\mathrm{C} 2 \approx 30 \mathrm{pF}$ is recommended.
These values are for design guidance only. Rs may be required in HS mode, as well as XT mode, to avoid overdriving crystals with low drive level specification. Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components.

### 9.2.3 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT

Either a pre-packaged oscillator or a simple oscillator circuit with TTL gates can be used as an external crystal oscillator circuit. Pre-packaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used; one with parallel resonance or one with series resonance.
Figure 9-3 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180-degree phase shift that a parallel oscillator requires. The $4.7 \mathrm{k} \Omega$ resistor provides the negative feedback for stability. The $10 \mathrm{k} \Omega$ potentiometers bias the 74AS04 in the linear region. This circuit could be used for external oscillator designs.
FIGURE 9-3: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT


Figure 9-4 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180degree phase shift in a series resonant oscillator circuit. The $330 \Omega$ resistors provide the negative feedback to bias the inverters in their linear region.
FIGURE 9-4: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT


### 9.2.4 EXTERNAL RC OSCILLATOR

For timing insensitive applications, the RC device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXt) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXt values. The user also needs to take into account variation due to tolerance of external $R$ and $C$ components used.
Figure 9-5 shows how the R/C combination is connected to the PIC12C67X. For Rext values below $2.2 \mathrm{k} \Omega$, the oscillator operation may become unstable or stop completely. For very high REXT values (i.e., $1 \mathrm{M} \Omega$ ), the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend keeping Rext between $3 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$.

Although the oscillator will operate with no external capacitor (CEXT $=0 \mathrm{pF}$ ), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

The variation is larger for larger $R$ (since leakage current variation will affect RC frequency more for large R) and for smaller $C$ (since variation of input capacitance will affect RC frequency more).
FIGURE 9-5: EXTERNAL RC OSCILLATOR MODE


## PIC12C67X

### 9.2.5 INTERNAL 4 MHz RC OSCILLATOR

The internal RC oscillator provides a fixed 4 MHz (nominal) system clock at VDD $=5 \mathrm{~V}$ and $25^{\circ} \mathrm{C}$. See Section 13.0 for information on variation over voltage and temperature.

In addition, a calibration instruction is programmed into the last address of the program memory which contains the calibration value for the internal RC oscillator. This value is programmed as a RETLW XX instruction where XX is the calibration value. In order to retrieve the calibration value, issue a CALL YY instruction where YY is the last location in program memory (03FFh for the PIC12C671 and the PIC12CE673, 07FFh for the PIC12C672 and the PIC12CE674). Control will be returned to the user's program with the calibration value loaded into the W register. The program should then perform a MOVWF OSCCAL instruction to load the value into the internal RC oscillator trim register.
OSCCAL, when written to with the calibration value, will "trim" the internal oscillator to remove process variation from the oscillator frequency. Bits $<7: 4>, \mathrm{CAL}<3: 0>$ are used for fine calibration, while bit 3, CALFST, and bit 2, CALSLW, are used for more coarse adjustment. Adjusting CAL<3:0> from 0000 to 1111 yields a higher clock speed. Set CALFST $=1$ for greater increase in frequency or set CALSLW = 1 for greater decrease in frequency. Note that bits 1 and 0 of OSCCAL are unimplemented and should be written as 0 when modifying OSCCAL for compatibility with future devices.

Note: Please note that erasing the device will also erase the pre-programmed internal calibration value for the internal oscillator. The calibration value must be saved prior to erasing the part.

### 9.2.6 CLKOUT

The PIC12C67X can be configured to provide a clock out signal (CLKOUT) on pin 3 when the configuration word address (2007h) is programmed with Fosc2, Fosc1, and Fosc0, equal to 101 for INTRC or 111 for EXTRC. The oscillator frequency, divided by 4 , can be used for test purposes or to synchronize other logic.

### 9.3 Reset

The PIC12C67X differentiates between various kinds of reset:

- Power-on Reset (POR)
- MCLR Reset during normal operation
- MCLR Reset during SLEEP
- WDT Reset (normal operation)

Some registers are not affected in any reset condition; their status is unknown on POR and unchanged in any other reset. Most other registers are reset to a "reset state" on Power-on Reset (POR), MCLR Reset, WDT Reset, and $\overline{M C L R}$ Reset during SLEEP. They are not affected by a WDT Wake-up, which is viewed as the resumption of normal operation. The $\overline{\mathrm{TO}}$ and $\overline{\mathrm{PD}}$ bits are set or cleared differently in different reset situations, as indicated in Table 9-5. These bits are used in software to determine the nature of the reset. See Table 9-6 for a full description of reset states of all registers.
A simplified block diagram of the on-chip reset circuit is shown in Figure 9-6.
The PIC12C67X has a $\overline{M C L R}$ noise filter in the MCLR reset path. The filter will detect and ignore small pulses.
It should be noted that a WDT Reset does not drive $\overline{M C L R}$ pin low.

When MCLR is asserted, the state of the OSC1/CLKIN and CLKOUT/OSC2 pins are as follows:

TABLE 9-3: CLKIN/CLKOUT PIN STATES WHEN MCLR ASSERTED

| Oscillator Mode | OSC1/CLKIN Pin | OSC2/CLKout Pin |
| :--- | :--- | :--- |
| EXTRC, CLKOUT <br> on OSC2 | OSC1 pin is <br> tristated and <br> driven by external <br> circuit | OSC2 pin is driven <br> low |
| EXTRC, OSC2 is <br> I/O | OSC1 pin is <br> tristated and <br> driven by external <br> circuit | OSC2 pin is <br> tristate input |
| INTRC, CLKOUT <br> on OSC2 | OSC1 pin is <br> tristate input | OSC2 pin is driven <br> low |
| INTRC, OSC2 is <br> I/O | OSC1 pin is <br> tristate input | OSC2 pin is <br> tristate input |

FIGURE 9-6: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT


Note 1: This is a separate oscillator from the RC oscillator of the CLKIN pin.

### 9.4 Power-on Reset (POR), Power-up Timer (PWRT) and Oscillator Start-up Timer (OST) <br> 9.4.1 POWER-ON RESET (POR)

The on-chip POR circuit holds the chip in reset until VDD has reached a high enough level for proper operation. To take advantage of the POR, just tie the MCLR pin through a resistor to VDD. This will eliminate external RC components usually needed to create a Poweron Reset. A maximum rise time for VdD is specified. See Electrical Specifications for details.
When the device starts normal operation (exits the reset condition), device operating parameters (voltage, frequency, temperature, ...) must be met to ensure operation. If these conditions are not met, the device must be held in reset until the operating conditions are met.
For additional information, refer to Application Note AN607, "Power-up Trouble Shooting."

### 9.4.2 POWER-UP TIMER (PWRT)

The Power-up Timer provides a fixed 72 ms nominal time-out on power-up only, from the POR. The Powerup Timer operates on an internal RC oscillator. The chip is kept in reset as long as the PWRT is active. The PWRT's time delay allows VDD to rise to an acceptable level. A configuration bit is provided to enable/disable the PWRT.
The power-up time delay will vary from chip to chip due to VDD, temperature and process variation. See Table 11-4.

### 9.4.3 OSCILLATOR START-UP TIMER (OST)

The Oscillator Start-up Timer (OST) provides 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over. This ensures that the crystal oscillator or resonator has started and stabilized.

The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or wake-up from SLEEP.

### 9.4.4 TIME-OUT SEQUENCE

On power-up, the Time-out Sequence is as follows: first, PWRT time-out is invoked after the POR time delay has expired; then, OST is activated. The total time-out will vary, based on oscillator configuration and the status of the PWRT. For example, in RC mode with the PWRT disabled, there will be no time-out at all. Figure 9-7, Figure 9-8, and Figure 9-9 depict time-out sequences on power-up.
Since the time-outs occur from the POR pulse, if $\overline{M C L R}$ is kept low long enough, the time-outs will expire. Then bringing MCLR high will begin execution immediately (Figure 9-9). This is useful for testing purposes or to synchronize more than one PIC12C67X device operating in parallel.

### 9.4.5 POWER CONTROL (PCON)/STATUS REGISTER

The Power Control/Status Register, PCON (address 8Eh), has one bit. See Register 4-6 for register.
Bit 1 is $\overline{\mathrm{POR}}$ (Power-on Reset). It is cleared on a Poweron Reset and is unaffected otherwise. The user sets this bit following a Power-on Reset. On subsequent resets, if POR is ' 0 ', it will indicate that a Power-on Reset must have occurred.

TABLE 9-4: TIME-OUT IN VARIOUS SITUATIONS

| Oscillator Configuration | Power-up |  | Wake-up from SLEEP |
| :---: | :---: | :---: | :---: |
|  | $\overline{\text { PWRTE }}=\mathbf{0}$ | $\overline{\text { PWRTE }}=\mathbf{1}$ |  |
| XT, HS, LP | $72 \mathrm{~ms}+1024$ Tosc | 1024 Tosc | 1024 Tosc |
| INTRC, EXTRC | 72 ms | - | - |

TABLE 9-5: $\quad$ STATUS/PCON BITS AND THEIR SIGNIFICANCE

| $\overline{\text { POR }}$ | $\overline{\mathbf{T O}}$ | $\overline{\mathbf{P D}}$ |  |
| :---: | :---: | :---: | :--- |
| 0 | 1 | 1 | Power-on Reset |
| 0 | 0 | x | Illegal, $\overline{\mathrm{TO}}$ is set on $\overline{\text { POR }}$ |
| 0 | x | 0 | Illegal, $\overline{\mathrm{PD}}$ is set on $\overline{\mathrm{POR}}$ |
| 1 | 0 | u | WDT Reset |
| 1 | 0 | 0 | WDT Wake-up |
| 1 | u | u | $\overline{\text { MCLR }}$ Reset during normal operation |
| 1 | 1 | 0 | $\overline{\text { MCLR }}$ Reset during SLEEP or interrupt wake-up from SLEEP |

TABLE 9-6: RESET CONDITION FOR SPECIAL REGISTERS

| Condition | Program Counter | STATUS <br> Register | PCON <br> Register |
| :---: | :---: | :---: | :---: |
| Power-on Reset | 000h | 0001 1xxx | ---- --0- |
| $\overline{\text { MCLR }}$ Reset during normal operation | 000h | 000u uuuu | --- --u- |
| $\overline{\text { MCLR }}$ Reset during SLEEP | 000h | 0001 Ouuu | -- --u- |
| WDT Reset during normal operation | 000h | 0000 uuuu | ---- --u- |
| WDT Wake-up from SLEEP | PC + 1 | uuu0 Ouuu | -- --u- |
| Interrupt wake-up from SLEEP | $\mathrm{PC}+1^{(1)}$ | uuu1 Ouuu | ---- --u- |

Legend: $u=$ unchanged, $x=$ unknown, $-=$ unimplemented bit read as ' 0 '.
Note 1: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

## TABLE 9-7: INITIALIZATION CONIDITIONS FOR ALL REGISTERS

| Register | Power-on Reset | MCLR Resets WDT Reset | Wake-up via WDT or Interrupt |
| :---: | :---: | :---: | :---: |
| W | xxxx xxxx | uauu uauu | uauu uauu |
| INDF | 00000000 | 00000000 | 00000000 |
| TMR0 | xxxx xxxx | uuuu uauu | uuuu uuuu |
| PCL | 00000000 | 00000000 | $\mathrm{PC}+1^{(2)}$ |
| STATUS | 0001 1xxx | 000q quuu ${ }^{(3)}$ | uuuq quuu ${ }^{(3)}$ |
| FSR | xxxx xxxx | uuuu uuuu | uuuu uuuu |
| GPIO <br> PIC12CE67X | 11 xx xxxx | 11uu uuuu | 11uu uauu |
| $\begin{aligned} & \text { GPIO } \\ & \text { PIC12C67X } \end{aligned}$ | --xx xxxx | --uu uuuu | --uu uuuu |
| PCLATH | ---0 0000 | ---0 0000 | ---u uuuu |
| INTCON | 0000 000x | 0000 000u | uuuu uqqq ${ }^{(1)}$ |
| PIR1 | -0-- ---- | -0-- ---- | -q-- ----(4) |
| ADCON0 | 00000000 | 00000000 | uauu uquu ${ }^{(5)}$ |
| OPTION | 11111111 | 11111111 | uauu uauu |
| TRIS | --11 1111 | --11 1111 | --uu uuuu |
| PIE1 | -0-- ---- | -0-- ---- | -u-- ---- |
| PCON | ---- --0- | ---- --u- | ---- --u- |
| OSCCAL | 0111 00-- | uuuu uu-- | uuuu uu-- |
| ADCON1 | ---- -000 | ---- -000 | ---- -uuu |

Legend: $u=$ unchanged, $x=$ unknown, $-=$ unimplemented bit, read as ' 0 ', $q=$ value depends on condition.
Note 1: One or more bits in INTCON and PIR1 will be affected (to cause wake-up).
2: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).
3: See Table 9-5 for reset value for specific condition.
4: If wake-up was due to $A / D$ completing then bit $6=1$, all other interrupts generating a wake-up will cause bit $6=u$.
5: If wake-up was due to $A / D$ completing then bit $3=0$, all other interrupts generating a wake-up will cause bit $3=u$.

## PIC12C67X

FIGURE 9-7: $\quad$ TIME-OUT SEQUENCE ON POWER-UP ( $\overline{M C L R}$ NOT TIED TO VDD): CASE 1


FIGURE 9-8: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VdD): CASE 2


FIGURE 9-9: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VdD)


FIGURE 9-10: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW Vdd POWER-UP)


Note 1: External Power-on Reset circuit is required only if VDD power-up slope is too slow. The diode $D$ helps discharge the capacitor quickly when VDD powers down.
2: $R<40 \mathrm{k} \Omega$ is recommended to make sure that voltage drop across $R$ does not violate the device's electrical specification.
3: $R 1=100 \Omega$ to $1 \mathrm{k} \Omega$ will limit any current flowing into $\overline{\text { MCLR }}$ from external capacitor C , in the event of MCLR/VPP pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS).

FIGURE 9-11: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 1


Note 1: This circuit will activate reset when VDD goes below ( $\mathrm{Vz}+0.7 \mathrm{~V}$ ), where $\mathrm{Vz}=$ Zener voltage .
2: Resistors should be adjusted for the characteristics of the transistor.

FIGURE 9-12: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2


Note 1: This brown-out circuit is less expensive, albeit less accurate. Transistor Q1 turns off when VDD is below a certain level such that:

$$
\mathrm{VDD} \cdot \frac{\mathrm{R} 1}{\mathrm{R} 1+\mathrm{R} 2}=0.7 \mathrm{~V}
$$

2: Resistors should be adjusted for the characteristics of the transistor.

### 9.5 Interrupts

There are four sources of interrupt:

| Interrupt Sources |
| :--- |
| TMR0 Overflow Interrupt |
| External Interrupt GP2/INT pin |
| GPIO Port Change Interrupts (pins GP0, GP1, GP3) |
| A/D Interrupt |

The Interrupt Control Register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits.

Note: Individual interrupt flag bits are set, regardless of the status of their corresponding mask bit or the GIE bit.
A global interrupt enable bit, GIE (INTCON<7>), enables (if set) all un-masked interrupts or disables (if cleared) all interrupts. When bit GIE is enabled and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt flag bits are set, regardless of the status of their corresponding mask bit or the GIE bit. The GIE bit is cleared on reset.

The "return-from-interrupt" instruction, RETFIE, exits the interrupt routine, as well as sets the GIE bit, which re-enables interrupts.
The GP2/INT, GPIO port change interrupt and the TMRO overflow interrupt flags are contained in the INTCON register.
The peripheral interrupt flag ADIF, is contained in the Special Function Register PIR1. The corresponding interrupt enable bit is contained in Special Function Register PIE1, and the peripheral interrupt enable bit is contained in Special Function Register INTCON.
When an interrupt is responded to, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with 0004 h . Once in the interrupt service routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid repeated interrupts.
For external interrupt events, such as GPIO change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends on when the interrupt event occurs (Figure 9-14). The latency is the same for one or two cycle instructions. Individual interrupt flag bits are set, regardless of the status of their corresponding mask bit or the GIE bit.

FIGURE 9-13: INTERRUPT LOGIC


FIGURE 9-14: INT PIN INTERRUPT TIMING


Note 1: INTF flag is sampled here (every Q1).
2: Interrupt latency = 3-4 TcY where TCY = instruction cycle time.
Latency is the same whether Inst (PC) is a single cycle or a 2-cycle instruction.
3: CLKOUT is available only in INTRC and EXTRC oscillator modes.
4: For minimum width of INT pulse, refer to AC specs.
5: INTF is enabled to be set anytime during the Q4-Q1 cycles.

## PIC12C67X

### 9.5.1 TMRO INTERRUPT

An overflow (FFh $\rightarrow 00 \mathrm{~h}$ ) in the TMR0 register will set flag bit TOIF (INTCON<2>). The interrupt can be enabled/disabled by setting/clearing enable bit TOIE (INTCON<5>) (Section 7.0). The flag bit TOIF (INTCON<2>) will be set, regardless of the state of the enable bits. If used, this flag must be cleared in software.

### 9.5.2 INT INTERRUPT

External interrupt on GP2/INT pin is edge triggered; either rising if bit INTEDG (OPTION<6>) is set, or falling, if the INTEDG bit is clear. When a valid edge appears on the GP2/INT pin, flag bit INTF (INTCON $<1>$ ) is set. This interrupt can be disabled by clearing enable bit INTE (INTCON<4>). Flag bit INTF must be cleared in software in the interrupt service routine before re-enabling this interrupt. The INT interrupt can wake-up the processor from SLEEP, if bit INTE was set prior to going into SLEEP. The status of global interrupt enable bit GIE decides whether or not the processor branches to the interrupt vector following wake-up. See Section 9.8 for details on SLEEP mode.

### 9.5.3 GPIO INTCON CHANGE

An input change on GP3, GP1 or GP0 sets flag bit GPIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit GPIE (INTCON<3>) (Section 5.1). This flag bit GPIF (INTCON<0>) will be set, regardless of the state of the enable bits. If used, this flag must be cleared in software.

### 9.6 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt (i.e., W register and STATUS register). This will have to be implemented in software.
Example 9-1 shows the storing and restoring of the STATUS and W registers. The register, W_TEMP, must be defined in both banks and must be defined at the same offset from the bank base address (i.e., if W_TEMP is defined at $0 \times 20$ in bank 0 , it must also be defined at 0xA0 in bank 1).

Example 9-2 shows the saving and restoring of STATUS and W using RAM locations $0 \times 70$ - $0 \times 7 \mathrm{~F}$. W_TEMP is defined at $0 \times 70$ and STATUS_TEMP is defined at $0 \times 71$.
The example:
a) Stores the W register.
b) Stores the STATUS register in bank 0 .
c) Executes the ISR code.
d) Restores the STATUS register (and bank select bit).
e) Restores the W register.
f) Returns from interrupt.

EXAMPLE 9-1: SAVING STATUS AND W REGISTERS USING GENERAL PURPOSE RAM (0x20-0x6F)

```
MOVWF W_TEMP ;Copy W to TEMP register, could be bank one or zero
SWAPF STATUS,W ;Swap status to be saved into W
BCF STATUS,RP0 ; Change to bank zero, regardless of current bank
MOVWF STATUS_TEMP ; Save status to bank zero STATUS_TEMP register
:(ISR)
:
SWAPF STATUS_TEMP,W ;Swap STATUS_TEMP register into W
;(sets bank to original state)
;Move W into STATUS register
; Swap W_TEMP
; Swap W_TEMP into W
;Return from interrupt
```

EXAMPLE 9-2: SAVING STATUS AND W REGISTERS USING SHARED RAM (0x70-0x7F)

| MOVWF | W_TEMP | ; Copy W to TEMP register (bank independent) |
| :---: | :---: | :---: |
| MOVF | STATUS, W | ; Move STATUS register into W |
| MOVWF | STATUS_TEMP | ; Save contents of STATUS register |
| : |  |  |
| : (ISR) |  |  |
| : |  |  |
| MOVF | STATUS_TEMP, W | ; Retrieve copy of STATUS register |
| MOVWF | STATUS | ; Restore pre-isr STATUS register contents |
| SWAPF | W_TEMP, F | ; |
| SWAPF | W_TEMP, W | ; Restore pre-isr W register contents |
| RETFIE |  | ; Return from interrupt |

### 9.7 Watchdog Timer (WDT)

The Watchdog Timer is a free running, on-chip RC oscillator, which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run, even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins of the device has been stopped, for example, by execution of a SLEEP instruction. During normal operation, a WDT time-out generates a device RESET (Watchdog Timer Reset). If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation (Watchdog Timer Wake-up). The WDT can be permanently disabled by clearing configuration bit WDTE (Section 9.1).

### 9.7.1 WDT PERIOD

The WDT has a nominal time-out period of 18 ms (with no prescaler). The time-out periods vary with temperature, VDD and process variations from part to part (see DC specs). If longer time-out periods are desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT under software control by writing to the OPTION register. Thus, time-out periods up to 2.3 seconds can be realized.

The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out early and generating a premature device RESET condition.

The TO bit in the STATUS register will be cleared upon a Watchdog Timer time-out.

### 9.7.2 WDT PROGRAMMING CONSIDERATIONS

It should also be taken into account that under worst case conditions (VDD = Min., Temperature = Max., and max. WDT prescaler), it may take several seconds before a WDT time-out occurs.

Note: When the prescaler is assigned to the WDT, always execute a CLRWDT instruction before changing the prescale value, otherwise a WDT reset may occur.
See Example 7-1 and Example 7-2 for changing prescaler between WDT and Timer0.

FIGURE 9-15: WATCHDOG TIMER BLOCK DIAGRAM


TABLE 9-8: SUMMARY OF WATCHDOG TIMER REGISTERS

| Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit $\mathbf{1}$ | Bit $\mathbf{0}$ |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2007 h | Config. bits |  |  |  |  |  |  |  |  |
| (1) | MCLRE | CP1 | CP0 | $\overline{\text { PWRTE }}$ | $\overline{\text { WDTE }}$ | FOSC2 | FOSC1 | FOSC0 |  |
| 81h | OPTION | $\overline{\text { GPPU }}$ | INTEDG | T0CS | TOSE | PSA | PS2 | PS1 | PS0 |

Legend: Shaded cells are not used by the Watchdog Timer.
Note 1: See Register 9-1 for operation of these bits. Not all CP0 and CP1 bits are shown.

## PIC12C67X

### 9.8 Power-down Mode (SLEEP)

Power-down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the $\overline{\mathrm{PD}}$ bit (STATUS $<3>$ ) is cleared, the TO (STATUS $<4>$ ) bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had, before the SLEEP instruction was executed (driving high, low or hi-impedance).
For lowest current consumption in this mode, place all I/O pins at either VDD or Vss, ensure no external circuitry is drawing current from the I/O pin, power-down the A/D, and disable external clocks. Pull all I/O pins that are hi-impedance inputs, high or low externally, to avoid switching currents caused by floating inputs. The TOCKI input, if enabled, should also be at VdD or Vss for lowest current consumption. The contribution from on-chip pull-ups on GPIO should be considered.
The $\overline{M C L R}$ pin, if enabled, must be at a logic high level (VIHMC).

### 9.8.1 WAKE-UP FROM SLEEP

The device can wake-up from SLEEP through one of the following events:

1. External reset input on $\overline{M C L R}$ pin.
2. Watchdog Timer Wake-up (if WDT was enabled).
3. GP2/INT interrupt, interrupt GPIO port change or some Peripheral Interrupts.
External $\overline{M C L R}$ Reset will cause a device reset. All other events are considered a continuation of program execution and cause a "wake-up". The TO and PD bits in the STATUS register can be used to determine the cause of device reset. The $\overline{\mathrm{PD}}$ bit, which is set on power-up, is cleared when SLEEP is invoked. The TO bit is cleared if a WDT time-out occurred (and caused wake-up).
The following peripheral interrupt can wake the device from SLEEP:
4. $A / D$ conversion (when $A / D$ clock source is $R C$ ).

Other peripherals can not generate interrupts since during SLEEP, no on-chip Q clocks are present.
When the SLEEP instruction is being executed, the next instruction $(P C+1)$ is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

### 9.8.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs before the the execution of a SLEEP instruction, the SLEEP instruction will complete as a nop. Therefore, the WDT and WDT postscaler will not be cleared, the $\overline{\mathrm{TO}}$ bit will not be set and $\overline{\mathrm{PD}}$ bits will not be cleared.
- If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake-up from sleep. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT postscaler will be cleared, the $\overline{\mathrm{TO}}$ bit will be set and the $\overline{\mathrm{PD}}$ bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.

To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction.

FIGURE 9-16: WAKE-UP FROM SLEEP THROUGH INTERRUPT


Note 1: XT , HS or LP oscillator mode assumed.
2: Tost = 1024Tosc (drawing not to scale) This delay will not be there for INTRC and EXTRC osc mode.
3: $\mathrm{GIE}=$ ' '1' assumed. In this case after wake- up, the processor jumps to the interrupt routine. If $\mathrm{GIE}=$ = '0', execution will continue in-line.
4: CLKOUT is not available in XT , HS or LP osc modes, but shown here for timing reference.

### 9.9 Program Verification/Code Protection

If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes.
Note: $\begin{aligned} & \text { Microchip does not recommend code pro- } \\ & \text { tecting windowed devices. }\end{aligned}$

### 9.10 ID Locations

Four memory locations (2000h-2003h) are designated as ID locations, where the user can store checksum or other code-identification numbers. These locations are not accessible during normal execution, but are readable and writable during program/verify. It is recommended that only the 4 least significant bits of the ID location are used.

### 9.11 In-Circuit Serial Programming

PIC12C67X microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.
The device is placed into a program/verify mode by holding the GP1 and GP0 pins low, while raising the $\overline{M C L R}$ (VPP) pin from VIL to VIHH (see programming specification). GP1 (clock) becomes the programming clock and GP0 (data) becomes the programming data. Both GP0 and GP1 are Schmitt Trigger inputs in this mode.

After reset, and if the device is placed into programming/verify mode, the program counter ( PC ) is at location 00h. A 6-bit command is then supplied to the device. Depending on the command, 14-bits of program data are then supplied to or from the device, depending if the command was a load or a read. For complete details of serial programming, please refer to the PIC12C67X Programming Specifications.

FIGURE 9-17: TYPICAL IN-CIRCUIT SERIAL PROGRAMMING CONNECTION


## PIC12C67X

NOTES:

### 10.0 INSTRUCTION SET SUMMARY

Each PIC12C67X instruction is a 14-bit word divided into an OPCODE which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC12C67X instruction set summary in Table 10-2 lists byte-oriented, bitoriented, and literal and control operations. Table 101 shows the opcode field descriptions.

For byte-oriented instructions, ' $f$ ' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If ' $d$ ' is zero, the result is placed in the W register. If ' $d$ ' is one, the result is placed in the file register specified in the instruction.
For bit-oriented instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while ' $f$ ' represents the number of the file in which the bit is located.

For literal and control operations, ' $k$ ' represents an eight or eleven bit constant or literal value.

## TABLE 10-1: OPCODE FIELD DESCRIPTIONS

| Field | Description |
| :---: | :--- |
| f | Register file address (0x00 to 0x7F) |
| W | Working register (accumulator) |
| b | Bit address within an 8-bit file register |
| k | Literal field, constant data or label |
| x | Don't care location (= 0 or 1 ) <br> The assembler will generate code with $\mathrm{x}=0$. It is the <br> recommended form of use for compatibility with all <br> Microchip software tools. |
| d | Destination select; $\mathrm{d}=0$ : store result in W, <br> d=1: store result in file register f. |
| Default is d = 1 |  |

The instruction set is highly orthogonal and is grouped into three basic categories:

- Byte-oriented operations
- Bit-oriented operations
- Literal and control operations

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles with the second cycle executed as a NOP. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz , the normal instruction execution time is $1 \mu \mathrm{~s}$. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is $2 \mu \mathrm{~s}$.
Table 10-2 lists the instructions recognized by the MPASM assembler.

Figure 10-1 shows the three general formats that the instructions can have.

## Note: To maintain upward compatibility with future PIC12C67X products, do not use the OPTION and TRIS instructions.

All examples use the following format to represent a hexadecimal number:

0xhh
where h signifies a hexadecimal digit.
FIGURE 10-1: GENERAL FORMAT FOR INSTRUCTIONS
Byte-oriented file register operations

| 13 | $8 \quad 6$ |  |
| :--- | :---: | :---: |
| OPCODE | $d$ | f(FILE \#) |

$d=0$ for destination $W$
$d=1$ for destination $f$
$f=7$-bit file register address
Bit-oriented file register operations

| 13 | 109 |  |
| :--- | :--- | :--- |
| OPCODE | 6 | 6 |

$b=3$-bit bit address
$f=7$-bit file register address

Literal and control operations General


$$
\mathrm{k}=8 \text {-bit immediate value }
$$

CALL and GOTO instructions only

| 13 | 110 |  |
| :---: | :---: | :---: |
| OPCODE |  | $k$ (literal) |

$\mathrm{k}=11$-bit immediate value

### 10.1 Special Function Registers as Source/Destination

The PIC12C67X's orthogonal instruction set allows read and write of all file registers, including special function registers. There are some special situations the user should be aware of:

### 10.1.1 STATUS AS DESTINATION

If an instruction writes to STATUS, the Z, C and DC bits may be set or cleared as a result of the instruction and overwrite the original data bits written. For example, executing CLRF STATUS will clear register STATUS, and then set the $Z$ bit leaving 0000 0100b in the register.

### 10.1.2 TRIS AS DESTINATION

Bit 3 of the TRIS register always reads as a ' 1 ' since GP3 is an input only pin. This fact can affect some read-modify-write operations on the TRIS register.

### 10.1.3 PCL AS SOURCE OR DESTINATION

Read, write or read-modify-write on PCL may have the following results:

| Read PC: | PCL $\rightarrow$ dest |
| :--- | :--- |
| Write PCL: | PCLATH $\rightarrow$ PCH; |
|  | 8-bit destination value $\rightarrow$ PCL |
| Read-Modify-Write: | PCL $\rightarrow$ ALU operand |
|  | PCLATH $\rightarrow$ PCH; |
|  | 8-bit result $\rightarrow$ PCL |

Where $\mathrm{PCH}=$ program counter high byte (not an addressable register), PCLATH = Program counter high holding latch, dest $=$ destination, WREG or f .

### 10.1.4 BIT MANIPULATION

All bit manipulation instructions are done by first reading the entire register, operating on the selected bit and writing the result back (read-modify-write). The user should keep this in mind when operating on special function registers, such as ports.

## TABLE 10-2: INSTRUCTION SET SUMMARY

| Mnemonic, Operands |  | Description | Cycles | 14-Bit Opcode |  |  |  | Status <br> Affected | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MSb |  |  |  | LSb |  |  |
| BYTE-ORIENTED FILE REGISTER OPERATIONS |  |  |  |  |  |  |  |  |  |
| ADDWF | f, d |  | Add W and f | 1 | 00 | 0111 | dfff | ffff | C,DC,Z | 1,2 |
| ANDWF | f, d | AND W with f | 1 | 00 | 0101 | dfff | ffff | Z | 1,2 |
| CLRF | f | Clear f | 1 | 00 | 0001 | lfff | ffff | Z | 2 |
| CLRW | - | Clear W | 1 | 00 | 0001 | 0000 | 0011 | Z |  |
| COMF | f, d | Complement $f$ | 1 | 00 | 1001 | dfff | ffff | Z | 1,2 |
| DECF | f, d | Decrement $f$ | 1 | 00 | 0011 | dfff | ffff | Z | 1,2 |
| DECFSZ | f, d | Decrement f , Skip if 0 | 1(2) | 00 | 1011 | dfff | ffff |  | 1,2,3 |
| INCF | f, d | Increment $f$ | 1 | 00 | 1010 | dfff | ffff | Z | 1,2 |
| INCFSZ | f, d | Increment $f$, Skip if 0 | 1(2) | 00 | 1111 | dfff | ffff |  | 1,2,3 |
| IORWF | f, d | Inclusive OR W with f | ) | 00 | 0100 | dfff | ffff | Z | 1,2 |
| MOVF | f, d | Move f | 1 | 00 | 1000 | dfff | ffff | Z | 1,2 |
| MOVWF | $f$ | Move W to f | 1 | 00 | 0000 | lfff | ffff |  |  |
| NOP | - | No Operation | 1 | 00 | 0000 | 0xx0 | 0000 |  |  |
| RLF | f, d | Rotate Left $f$ through Carry | 1 | 00 | 1101 | dfff | ffff | C | 1,2 |
| RRF | f, d | Rotate Right f through Carry | 1 | 00 | 1100 | dfff | ffff | C | 1,2 |
| SUBWF | f, d | Subtract W from f | 1 | 00 | 0010 | dfff | ffff | C,DC,Z | 1,2 |
| SWAPF | f, d | Swap nibbles in $f$ | 1 | 00 | 1110 | dfff | ffff |  | 1,2 |
| XORWF | f, d | Exclusive OR W with $f$ | 1 | 00 | 0110 | dfff | ffff | Z | 1,2 |
| BIT-ORIENTED FILE REGISTER OPERATIONS |  |  |  |  |  |  |  |  |  |
| BCF | f, b | Bit Clear f | 1 | 01 | 00bb | bfff | ffff |  | 1,2 |
| BSF | f, b | Bit Set f | 1 | 01 | 01bb | bfff | ffff |  | 1,2 |
| BTFSC | f, b | Bit Test f , Skip if Clear | 1 (2) |  | 10 bb | bfff | ffff |  | 3 |
| BTFSS | f, b | Bit Test $f$, Skip if Set | 1 (2) | 01 | 11 bb | bfff | ffff |  | 3 |
| LITERAL AND CONTROL OPERATIONS |  |  |  |  |  |  |  |  |  |
| ADDLW | k | Add literal and W | 1 | 11 | 111x | kkk | kkkk | C,DC,Z |  |
| ANDLW | k | AND literal with W | 1 | 11 | 1001 | kkkk | kkkk | Z |  |
| CALL | k | Call subroutine | 2 | 10 | 0kkk | kkkk | kkkk |  |  |
| CLRWDT | - | Clear Watchdog Timer | 1 | 00 | 0000 | 0110 | 0100 | $\overline{T O}, \overline{P D}$ |  |
| GOTO | k | Go to address | 2 | 10 | 1 kkk | kkkk | kkkk |  |  |
| IORLW | k | Inclusive OR literal with W | 1 | 11 | 1000 | kkkk | kkkk | Z |  |
| MOVLW | k | Move literal to W | 1 | 11 | 00xx | kkkk | kkkk |  |  |
| RETFIE | - | Return from interrupt | 2 | 00 | 0000 | 0000 | 1001 |  |  |
| RETLW | k | Return with literal in W | 2 | 11 | 01 xx | kkkk | kkkk |  |  |
| RETURN | - | Return from Subroutine | 2 | 00 | 0000 | 0000 | 1000 |  |  |
| SLEEP | - | Go into standby mode | 1 | 00 | 0000 | 0110 | 0011 | TO, $\overline{\mathrm{PD}}$ |  |
| SUBLW | k | Subtract W from literal | 1 | 11 | 110x | kkkk | kkkk | C,DC,Z |  |
| XORLW | k | Exclusive OR literal with W | 1 | 11 | 1010 | kkkk | kkkk | Z |  |

Note 1: When an I/O register is modified as a function of itself (i.e., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is ' 1 ' for a pin configured as input and is driven low by an external device, the data will be written back with a ' 0 '.
2: If this instruction is executed on the TMRO register (and, where applicable, $d=1$ ), the prescaler will be cleared if assigned to the Timer0 Module.
3: If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

## PIC12C67X

### 10.2 Instruction Descriptions

| ADDLW | Add Literal and W |  |  |
| :---: | :---: | :---: | :---: |
| Syntax: | [ label] ADDLW k |  |  |
| Operands: | $0 \leq k \leq 255$ |  |  |
| Operation: | (W) $+\mathrm{k} \rightarrow(\mathrm{W})$ |  |  |
| Status Affected: | C, DC, Z |  |  |
| Encoding: | 11 111x | kkkk | kkkk |
| Description: | The contents of the W register are added to the eight bit literal ' $k$ ' and the result is placed in the W register. |  |  |
| Words: | 1 |  |  |
| Cycles: | 1 |  |  |
| Example | ADDLW $0 \times 15$ |  |  |
|  | Before Instruction |  |  |
|  | After Instruction <br> $\mathrm{W}=$ |  |  |







Before Instruction
PC = address HERE
After Instruction
if $\mathrm{FLAG}<1>=0$,
$\mathrm{PC}=$ address TRUE if $\mathrm{FLAG}<1>=1$,
$\mathrm{PC}=$ address FALSE

| BTFSS | Bit Test f, Skip if Set |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | [ label] BTFSS f,b |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 127 \\ & 0 \leq b<7 \end{aligned}$ |  |  |  |
| Operation: | skip if ( $f<b>$ ) $=1$ |  |  |  |
| Status Affected: | None |  |  |  |
| Encoding: | 01 | 11bb | bfff | ffff |
| Description: | If bit ' $b$ ' in register ' $f$ ' is ' 1 ', then the next instruction is skipped. If bit ' $b$ ' is ' 1 ', then the next instruction fetched during the current instruction execution, is discarded and a NOP is executed instead, making this a 2 cycle instruction. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1(2) |  |  |  |
| Example | HERE BTFSS FLAG,1 <br> FALSE GOTO PROCESS_CO <br> TRUE $\bullet$ DE |  |  |  |
|  | Before Instruction <br> PC = address HERE <br> After Instruction $\begin{aligned} & \text { if } \mathrm{FLAG}<1>=0, \\ & \mathrm{PC}=\quad \text { address } \text { FALSE } \\ & \text { if } \mathrm{FLAG}<1>=1 \text {, } \\ & \mathrm{PC}=\quad \text { address } \text { TRUE } \end{aligned}$ |  |  |  |
| CALL | Call Subroutine |  |  |  |
| Syntax: | [ label] CALL k |  |  |  |
| Operands: | $0 \leq \mathrm{k} \leq 2047$ |  |  |  |
| Operation: | $\begin{aligned} & (\mathrm{PC})+1 \rightarrow \mathrm{TOS} \\ & \mathrm{k} \rightarrow \mathrm{PC}<10: 0> \\ & (\mathrm{PCLATH}<4: 3>) \rightarrow \mathrm{PC}<12: 11> \end{aligned}$ |  |  |  |
| Status Affected: | None |  |  |  |
| Encoding: | 10 | 0kkk | kkkk | kkkk |
| Description: | Call Subroutine. First, return address $(P C+1)$ is pushed onto the stack. The eleven bit immediate address is loaded into PC bits $<10: 0>$. The upper bits of the PC are loaded from PCLATH. CALL is a two cycle instruction. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 2 |  |  |  |
| Example | $\underset{\mathrm{E}}{\mathrm{THER}}$ |  |  |  |
|  | Before Instruction <br> PC = Address HERE <br> After Instruction <br> PC = Address THERE <br> TOS = Address HERE+1 |  |  |  |


| CLRF | Clear f |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | [ label] CLRF f |  |  |  |
| Operands: | $0 \leq f \leq 127$ |  |  |  |
| Operation: | $\begin{aligned} & 00 \mathrm{~h} \rightarrow(\mathrm{f}) \\ & 1 \rightarrow \mathrm{Z} \end{aligned}$ |  |  |  |
| Status Affected: | Z |  |  |  |
| Encoding: | 00 | 0001 | 1fff | ffff |
| Description: | The contents of register ' $f$ ' are cleared and the $Z$ bit is set. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |
| Example | CLRF FLAG_REG |  |  |  |


| BeforeInstruction <br> FLAG_REG <br> $=0 \times 5 \mathrm{~A}$ <br> After Instruction <br> FLAG_REG | $=0 \times 00$ |
| ---: | :--- |
| Z | $=1$ |


Before Instruction
$W=0 \times 5 \mathrm{~A}$
After Instruction
$\mathrm{W}=$
$Z=0 \times 00$
$Z=1$



| DECFSZ | Decrement $\mathbf{f}$, Skip if 0 |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | [ label] DECFSZ f,d |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 127 \\ & d \in[0,1] \end{aligned}$ |  |  |  |
| Operation: | (f) - $1 \rightarrow$ (dest); |  | skip if result $=0$ |  |
| Status Affected: | None |  |  |  |
| Encoding: | 00 | 1011 | dfff | ffff |

Description: The contents of register ' $f$ ' are decremented. If ' $d$ ' is 0 , the result is placed in the W register. If 'd' is 1 , the result is placed back in register ' $f$ '.
If the result is 0 , the next instruction, which is already fetched, is discarded. A NOP is executed instead making it a two cycle instruction.
Words: $\quad 1$
Cycles: 1(2)
Example

| HERE | DECFSZ | CNT, 1 |
| :--- | :--- | :--- |
|  | GOTO | LOOP |
| CONTINUE | $\bullet$ |  |
|  | $\bullet$ |  |
|  | $\bullet$ |  |

Before Instruction
PC = address HERE
After Instruction
CNT = CNT-1
if CNT $=0$,
PC = address CONTINUE
if CNT $\neq 0$,
$\mathrm{PC}=$ address HERE+1




| MOVF | Move f |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Syntax: | [ label] MOVF f,d |  |  |  |
| Operands: | $\begin{aligned} & 0 \leq f \leq 127 \\ & d \in[0,1] \end{aligned}$ |  |  |  |
| Operation: | (f) $\rightarrow$ (dest) |  |  |  |
| Status Affected: | Z |  |  |  |
| Encoding: | 00 | 1000 | dfff | ffff |
| Description: | The contents of register $f$ are moved to a destination dependant upon the status of d . If $\mathrm{d}=0$, destination is $W$ register. If $d=1$, the destination is file register $f$ itself. $d=1$ is useful to test a file register since status flag $Z$ is affected. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |
| Example | After Instruction$\begin{aligned} & W=\text { value in FSR register } \\ & Z=1 \end{aligned}$ |  |  |  |
| MOVWF | Move W to f |  |  |  |
| Syntax: | [ label] MOVWF f |  |  |  |
| Operands: | $0 \leq f \leq 127$ |  |  |  |
| Operation: | $(\mathrm{W}) \rightarrow$ (f) |  |  |  |
| Status Affected: | None |  |  |  |
| Encoding: | 00 | 0000 | 1fff | ffff |
| Description: | Move data from W register to register ' $f$ '. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |
| Example | MOVWF OPTION |  |  |  |
|  |  |  |  |  |
|  | After Instruction OPTION $=0 \times 4 \mathrm{~F}$ |  |  |  |
|  |  |  |  |  |
|  |  | W | $=0 x$ |  |

## PIC12C67X

| NOP | No Operation |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| Syntax: | [label] NOP |  |  |  |
| Operands: | None |  |  |  |
| Operation: | No operation |  |  |  |
| Status Affected: | None |  |  |  |
| Encoding: | 00 | 0000 | $0 \times x 0$ | 0000 |
| Description: | No operation. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |
| Example | NOP |  |  |  |
|  |  |  |  |  |


| OPTION | Load Option Register |  |
| :--- | :--- | :--- |
| Syntax: | [ labe/] OPTION |  |
| Operands: | None |  |
| Operation: | (W) $\rightarrow$ OPTION |  |
| Status Affected: | None |  |
| Encoding: | 00 | 0000 |
| Description: | The contents of the W register are <br> loaded in the OPTION register. |  |
|  | This instruction is supported for <br> code compatibility with PIC16C5X <br> products. Since OPTION is a read- <br> able/writable register, the user can <br> directly address it. |  |
| Words: | 1 <br> 1 <br> Cycles: | To maintain upward compatibility <br> with future PIC12C67X products, <br> do not use this instruction. |
| Example |  |  |



| RETLW | Return with Literal in W |
| :---: | :---: |
| Syntax: | [ label] RETLW k |
| Operands: | $0 \leq k \leq 255$ |
| Operation: | $\begin{aligned} & \mathrm{k} \rightarrow(\mathrm{~W}) ; \\ & \mathrm{TOS} \xrightarrow{\mathrm{P}} \end{aligned}$ |
| Status Affected: | None |
| Encoding: | $11 \mathrm{l\|l\|l\|l\|}$ |
| Description: | The W register is loaded with the eight bit literal ' $k$ '. The program counter is loaded from the top of the stack (the return address). This is a two cycle instruction. |
| Words: | 1 |
| Cycles: | 2 |
| Example | CALL TABLE; W contains table ;offset value |
| TABLE | - ;W now has table value |
|  | ADDWF PC ;W = offset RETLW k1 ;Begin table RETLW k2 ; |
|  | Before Instruction $W=0 \times 07$ <br> After Instruction $\mathrm{W}=\quad \text { value of } \mathrm{k} 8$ |


| RETURN | Return from Subroutine |
| :---: | :---: |
| Syntax: | [ label] RETURN |
| Operands: | None |
| Operation: | TOS $\rightarrow$ PC |
| Status Affected: | None |
| Encoding: | $00800000^{0000} 1000$ |
| Description: | Return from subroutine. The stack is POPed and the top of the stack (TOS) is loaded into the program counter. This is a two cycle instruction. |
| Words: | 1 |
| Cycles: | 2 |
| Example | Return |
|  | After Interrupt <br> $\mathrm{PC}=$ TOS |




## SLEEP

| Syntax: | [ label] | SLEEP |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Operands: | None |  |  |  |
| Operation: | $\begin{aligned} & \text { 00h } \rightarrow \text { WDT, } \\ & 0 \rightarrow \text { WDT prescaler, } \\ & 1 \rightarrow \overline{\mathrm{TO}}, \\ & 0 \rightarrow \mathrm{PD} \end{aligned}$ |  |  |  |
| Status Affected: | $\overline{\mathrm{TO}}, \overline{\mathrm{PD}}$ |  |  |  |
| Encoding: | 00 | 0000 | 0110 | 0011 |
| Description: | The power-down status bit, $\overline{\mathrm{PD}}$ is cleared. Time-out status bit, TO is set. Watchdog Timer and its prescaler are cleared. The processor is put into SLEEP mode with the oscillator stopped. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |
| Example: | SLEEP |  |  |  |



$$
\begin{aligned}
& \mathrm{W}=1 \\
& \mathrm{C}=?
\end{aligned}
$$

After Instruction

$$
\begin{aligned}
& \mathrm{W}=1 \\
& \mathrm{C}=1 ; \text { result is positive }
\end{aligned}
$$

Example 2: Before Instruction

$$
\begin{aligned}
& \mathrm{W}=2 \\
& \mathrm{C}=?
\end{aligned}
$$

After Instruction

$$
\begin{aligned}
& W=0 \\
& C=1 ; \text { result is zero }
\end{aligned}
$$

Example 3: Before Instruction

$$
\begin{aligned}
& \mathrm{W}=3 \\
& \mathrm{C}=?
\end{aligned}
$$

After Instruction

$$
\begin{aligned}
& \mathrm{W}=0 \times F F \\
& \mathrm{C}=0 \text {; result is nega- } \\
& \text { tive }
\end{aligned}
$$

SUBWF Subtract W from f

| Syntax: | [ label] SUBWF f,d |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Operands: | $\begin{aligned} & 0 \leq f \leq 127 \\ & d \in[0,1] \end{aligned}$ |  |  |  |
| Operation: | (f) - (W) $\rightarrow$ (dest) |  |  |  |
| Status <br> Affected: | C, DC, Z |  |  |  |
| Encoding: | 00 | 0010 | dfff | ffff |
| Description: | Subtract (2's complement method) W register from register ' $f$ '. If ' $d$ ' is 0 , the result is stored in the W register. If 'd' is 1 , the result is stored back in register ' f '. |  |  |  |
| Words: | 1 |  |  |  |
| Cycles: | 1 |  |  |  |
| Example 1: | SUBWF REG1,1 |  |  |  |
|  | Before Instruction |  |  |  |
|  | REG1 = |  |  |  |
|  | W | = | 2 |  |
|  | C | $=$ ? |  |  |

After Instruction

| REG1 | $=1$ |
| :--- | :--- |
| W | $=2$ |
| C | $=1 ;$ result is positive |

Example 2: Before Instruction

| REG1 | $=2$ |  |
| :--- | :--- | :--- |
| W | $=2$ |  |
| C | $=$ | $?$ |

After Instruction

| REG1 | $=0$ |
| :--- | :--- |
| W | $=2$ |
| C | $=1 ;$ result is zero |

Example 3: Before Instruction

| REG1 | $=1$ |  |
| :--- | :--- | :--- |
| W | $=$ | 2 |
| C | $=$ | $?$ |

After Instruction

| REG1 | $=0 \times F F$ |
| :--- | :--- |
| W | $=2$ |
| C | $=0 ;$ result is negative |



| XORLW | Exclusive OR Literal with W |
| :---: | :---: |
| Syntax: | [ label] XORLW k |
| Operands: | $0 \leq \mathrm{k} \leq 255$ |
| Operation: | (W).XOR. $\mathrm{k} \rightarrow$ (W) |
| Status Affected: | Z |
| Encoding: | 11 1010 kkkk kkkk |
| Description: | The contents of the W register are XOR'ed with the eight bit literal ' $k$ '. The result is placed in the W register. |
| Words: | 1 |
| Cycles: | 1 |
| Example: | XORLW 0xAF |
|  | Before Instruction |
| $\mathrm{W}=0 \times \mathrm{B5}$ |  |
| After Instruction |  |
|  | $\mathrm{W}=0 \times 1 \mathrm{~A}$ |


| XORWF | Exclusive OR W with f |
| :---: | :---: |
| Syntax: | [ label] XORWF f,d |
| Operands: | $\begin{aligned} & 0 \leq f \leq 127 \\ & d \in[0,1] \end{aligned}$ |
| Operation: | (W).XOR. (f) $\rightarrow$ (dest) |
| Status Affected: | Z |
| Encoding: | 00 0110 dfff ffff |
| Description: | Exclusive OR the contents of the W register with register ' $f$ '. If ' $d$ ' is 0 , the result is stored in the W register. If ' $d$ ' is 1 , the result is stored back in register ' $f$ '. |
| Words: | 1 |
| Cycles: | 1 |
| Example | XORWF REG 1 |
|  | Before Instruction |
|  | $\begin{array}{ll} \text { REG } & =0 \times A F \\ \mathrm{~W} & =0 \times B 5 \end{array}$ |
|  | After Instruction |
|  | $\begin{aligned} & \text { REG }=0 \times 1 \mathrm{~A} \\ & \mathrm{~W}=0 \times B 5 \end{aligned}$ |

## PIC12C67X

NOTES:

### 11.0 DEVELOPMENT SUPPORT

The PICmicro ${ }^{\circledR}$ microcontrollers are supported with a full range of hardware and software development tools:

- Integrated Development Environment
- MPLAB ${ }^{\circledR}$ IDE Software
- Assemblers/Compilers/Linkers
- MPASM Assembler
- MPLAB-C17 and MPLAB-C18 C Compilers
- MPLINK/MPLIB Linker/Librarian
- Simulators
- MPLAB-SIM Software Simulator
- Emulators
- MPLAB-ICE Real-Time In-Circuit Emulator
- PICMASTER ${ }^{\circledR} /$ PICMASTER-CE In-Circuit Emulator
- ICEPICTM
- In-Circuit Debugger
- MPLAB-ICD for PIC16F877
- Device Programmers
- PRO MATE ${ }^{\circledR}$ II Universal Programmer
- PICSTART ${ }^{\circledR}$ Plus Entry-Level Prototype Programmer
- Low-Cost Demonstration Boards
- SIMICE
- PICDEM-1
- PICDEM-2
- PICDEM-3
- PICDEM-17
- SEEVAL ${ }^{\circledR}$
- KeeLoq ${ }^{\circledR}$


### 11.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8 -bit microcontroller market. MPLAB is a Windows ${ }^{\circledR}$-based application which contains:

- Multiple functionality
- editor
- simulator
- programmer (sold separately)
- emulator (sold separately)
- A full featured editor
- A project manager
- Customizable tool bar and key mapping
- A status bar
- On-line help

MPLAB allows you to:

- Edit your source files (either assembly or 'C')
- One touch assemble (or compile) and download to PICmicro tools (automatically updates all project information)
- Debug using:
- source files
- absolute listing file
- object code

The ability to use MPLAB with Microchip's simulator, MPLAB-SIM, allows a consistent platform and the ability to easily switch from the cost-effective simulator to the full featured emulator with minimal retraining.

### 11.2 MPASM Assembler

MPASM is a full featured universal macro assembler for all PICmicro MCU's. It can produce absolute code directly in the form of HEX files for device programmers, or it can generate relocatable objects for MPLINK.
MPASM has a command line interface and a Windows shell and can be used as a standalone application on a Windows 3.x or greater system. MPASM generates relocatable object files, Intel standard HEX files, MAP files to detail memory usage and symbol reference, an absolute LST file which contains source lines and generated machine code, and a COD file for MPLAB debugging.
MPASM features include:

- MPASM and MPLINK are integrated into MPLAB projects.
- MPASM allows user defined macros to be created for streamlined assembly.
- MPASM allows conditional assembly for multi purpose source files.
- MPASM directives allow complete control over the assembly process.


### 11.3 MPLAB-C17 and MPLAB-C18 C Compilers

The MPLAB-C17 and MPLAB-C18 Code Development Systems are complete ANSI 'C' compilers and integrated development environments for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers, respectively. These compilers provide powerful integration capabilities and ease of use not found with other compilers.
For easier source level debugging, the compilers provide symbol information that is compatible with the MPLAB IDE memory display.

### 11.4 MPLINK/MPLIB Linker/Librarian

MPLINK is a relocatable linker for MPASM and MPLAB-C17 and MPLAB-C18. It can link relocatable objects from assembly or C source files along with precompiled libraries using directives from a linker script.
MPLIB is a librarian for pre-compiled code to be used with MPLINK. When a routine from a library is called from another source file, only the modules that contains that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications. MPLIB manages the creation and modification of library files.
MPLINK features include:

- MPLINK works with MPASM and MPLAB-C17 and MPLAB-C18.
- MPLINK allows all memory areas to be defined as sections to provide link-time flexibility.
MPLIB features include:
- MPLIB makes linking easier because single libraries can be included instead of many smaller files.
- MPLIB helps keep code maintainable by grouping related modules together.
- MPLIB commands allow libraries to be created and modules to be added, listed, replaced, deleted, or extracted.


### 11.5 MPLAB-SIM Software Simulator

The MPLAB-SIM Software Simulator allows code development in a PC host environment by simulating the PICmicro series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file or user-defined key press to any of the pins. The execution can be performed in single step, execute until break, or trace mode.
MPLAB-SIM fully supports symbolic debugging using MPLAB-C17 and MPLAB-C18 and MPASM. The Software Simulator offers the flexibility to develop and debug code outside of the laboratory environment making it an excellent multi-project software development tool.

### 11.6 MPLAB-ICE High Performance Universal In-Circuit Emulator with MPLAB IDE

The MPLAB-ICE Universal In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PICmicro microcontrollers (MCUs). Software control of MPLAB-ICE is provided by the MPLAB Integrated Development Environment (IDE), which allows editing, "make" and download, and source debugging from a single environment.

Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the MPLAB-ICE allows expansion to support new PICmicro microcontrollers.
The MPLAB-ICE Emulator System has been designed as a real-time emulation system with advanced features that are generally found on more expensive development tools. The PC platform and Microsoft ${ }^{\circledR}$ Windows 3.x/95/98 environment were chosen to best make these features available to you, the end user.
MPLAB-ICE 2000 is a full-featured emulator system with enhanced trace, trigger, and data monitoring features. Both systems use the same processor modules and will operate across the full operating speed range of the PICmicro MCU.

### 11.7 PICMASTER/PICMASTER CE

The PICMASTER system from Microchip Technology is a full-featured, professional quality emulator system. This flexible in-circuit emulator provides a high-quality, universal platform for emulating Microchip 8-bit PICmicro microcontrollers (MCUs). PICMASTER systems are sold worldwide, with a CE compliant model available for European Union (EU) countries.

### 11.8 ICEPIC

ICEPIC is a low-cost in-circuit emulation solution for the Microchip Technology PIC16C5X, PIC16C6X, PIC16C7X, and PIC16CXXX families of 8-bit one-timeprogrammable (OTP) microcontrollers. The modular system can support different subsets of PIC16C5X or PIC16CXXX products through the use of interchangeable personality modules or daughter boards. The emulator is capable of emulating without target application circuitry being present.

### 11.9 MPLAB-ICD In-Circuit Debugger

Microchip's In-Circuit Debugger, MPLAB-ICD, is a powerful, low-cost run-time development tool. This tool is based on the flash PIC16F877 and can be used to develop for this and other PICmicro microcontrollers from the PIC16CXXX family. MPLAB-ICD utilizes the In-Circuit Debugging capability built into the PIC16F87X. This feature, along with Microchip's In-Circuit Serial Programming protocol, offers cost-effective in-circuit flash programming and debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by watching variables, single-stepping and setting break points. Running at full speed enables testing hardware in real-time. The MPLAB-ICD is also a programmer for the flash PIC16F87X family.

### 11.10 PRO MATE II Universal Programmer

The PRO MATE II Universal Programmer is a full-featured programmer capable of operating in stand-alone mode as well as PC-hosted mode. PRO MATE II is CE compliant.
The PRO MATE II has programmable VDD and VPP supplies which allows it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for instructions and error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In stand-alone mode the PRO MATE II can read, verify or program PICmicro devices. It can also set code-protect bits in this mode.

### 11.11 PICSTART Plus Entry Level Development System

The PICSTART programmer is an easy-to-use, lowcost prototype programmer. It connects to the PC via one of the COM (RS-232) ports. MPLAB Integrated Development Environment software makes using the programmer simple and efficient.
PICSTART Plus supports all PICmicro devices with up to 40 pins. Larger pin count devices such as the PIC16C92X, and PIC17C76X may be supported with an adapter socket. PICSTART Plus is CE compliant.

### 11.12 SIMICE Entry-Level Hardware Simulator

SIMICE is an entry-level hardware development system designed to operate in a PC-based environment with Microchip's simulator MPLAB-SIM. Both SIMICE and MPLAB-SIM run under Microchip Technology's MPLAB Integrated Development Environment (IDE) software. Specifically, SIMICE provides hardware simulation for Microchip's PIC12C5XX, PIC12CE5XX, and PIC16C5X families of PICmicro 8-bit microcontrollers. SIMICE works in conjunction with MPLAB-SIM to provide non-real-time I/O port emulation. SIMICE enables a developer to run simulator code for driving the target system. In addition, the target system can provide input to the simulator code. This capability allows for simple and interactive debugging without having to manually generate MPLAB-SIM stimulus files. SIMICE is a valuable debugging tool for entry-level system development.

### 11.13 PICDEM-1 Low-Cost PICmicro Demonstration Board

The PICDEM- 1 is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The users can program the sample microcontrollers provided with
the PICDEM-1 board, on a PRO MATE II or PICSTART-Plus programmer, and easily test firmware. The user can also connect the PICDEM-1 board to the MPLAB-ICE emulator and download the firmware to the emulator for testing. Additional prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push-button switches and eight LEDs connected to PORTB.

### 11.14 PICDEM-2 Low-Cost PIC16CXX Demonstration Board

The PICDEM-2 is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-2 board, on a PRO MATE II programmer or PICSTART-Plus, and easily test firmware. The MPLAB-ICE emulator may also be used with the PICDEM-2 board to test firmware. Additional prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push-button switches, a potentiometer for simulated analog input, a Serial EEPROM to demonstrate usage of the $\mathrm{I}^{2} \mathrm{C}$ bus and separate headers for connection to an LCD module and a keypad.

### 11.15 PICDEM-3 Low-Cost PIC16CXXX Demonstration Board

The PICDEM-3 is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with a LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-3 board, on a PRO MATE II programmer or PICSTART Plus with an adapter socket, and easily test firmware. The MPLAB-ICE emulator may also be used with the PICDEM-3 board to test firmware. Additional prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include an RS-232 interface, push-button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM-3 board is an LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM-3 provides an additional RS-232 interface and Windows 3.1 software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals.

## PIC12C67X

### 11.16 PICDEM-17

The PICDEM-17 is an evaluation board that demonstrates the capabilities of several Microchip microcontrollers, including PIC17C752, PIC17C756, PIC17C762, and PIC17C766. All necessary hardware is included to run basic demo programs, which are supplied on a 3.5 -inch disk. A programmed sample is included, and the user may erase it and program it with the other sample programs using the PRO MATE II or PICSTART Plus device programmers and easily debug and test the sample code. In addition, PICDEM-17 supports down-loading of programs to and executing out of external FLASH memory on board. The PICDEM-17 is also usable with the MPLAB-ICE or PICMASTER emulator, and all of the sample programs can be run and modified using either emulator. Additionally, a generous prototype area is available for user hardware.

### 11.17 SEEVAL Evaluation and Programming System

The SEEVAL SEEPROM Designer's Kit supports all Microchip 2-wire and 3-wire Serial EEPROMs. The kit includes everything necessary to read, write, erase or program special features of any Microchip SEEPROM product including Smart Serials ${ }^{\mathrm{TM}}$ and secure serials. The Total Endurance ${ }^{\text {TM }}$ Disk is included to aid in tradeoff analysis and reliability calculations. The total kit can significantly reduce time-to-market and result in an optimized system.

### 11.18 KEELOQ Evaluation and Programming Tools

KEELOQ evaluation and programming tools support Microchips HCS Secure Data Products. The HCS evaluation kit includes an LCD display to show changing codes, a decoder to decode transmissions, and a programming interface to program test transmitters.

TABLE 11-1: DEVELOPMENT TOOLS FROM MICROCHIP


NOTES:

### 12.0 ELECTRICAL SPECIFICATIONS FOR PIC12C67X

## Absolute Maximum Ratings $\dagger$

Ambient temperature under bias ..... $-40^{\circ}$ to $+125^{\circ} \mathrm{C}$
Storage temperature ..... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Voltage on any pin with respect to Vss (except VdD and $\overline{M C L R}$ ) ..... -0.3 V to (VDD +0.3 V )
Voltage on Vdd with respect to Vss ..... 0 to +7.0 V
Voltage on MCLR with respect to Vss (Note 2). ..... 0 to +14 V
Total power dissipation (Note 1) ..... 700 mW
Maximum current out of Vss pin ..... 200 mA
Maximum current into VDD pin ..... 150 mA
Input clamp current, IIK (VI < 0 or VI > VdD) ..... $\pm 20 \mathrm{~mA}$
Output clamp current, Iok (Vo < 0 or Vo > VDD) ..... $\pm 20 \mathrm{~mA}$
Maximum output current sunk by any I/O pin ..... 25 mA
Maximum output current sourced by any I/O pin ..... 25 mA
Maximum current sunk by GPIO pins combined ..... 100 mA
Maximum current sourced by GPIO pins combined ..... 100 mA
Note 1: Power dissipation is calculated as follows: Pdis = VDD x \{IDD $\left.-\sum \mathrm{IOH}\right\}+\sum\{(\mathrm{VDD}-\mathrm{VOH}) \times \mathrm{IOH}\}+\sum(\mathrm{VOI} \times \mathrm{lOL})$.
$\dagger$ NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

FIGURE 12-1: PIC12C67X VOLTAGE-FREQUENCY GRAPH, $-\mathbf{4 0 ^ { \circ }} \mathrm{C} \leq \mathrm{TA}^{2}<\mathbf{0}^{\circ} \mathrm{C},+\mathbf{7 0}{ }^{\circ} \mathrm{C}<\mathrm{TA}^{2} \leq+125^{\circ} \mathrm{C}$


Note 1: The shaded region indicates the permissible combinations of voltage and frequency.
2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.

FIGURE 12-2: PIC12C67X VOLTAGE-FREQUENCY GRAPH, $0^{\circ} \mathrm{C} \leq T A \leq+70^{\circ} \mathrm{C}$


Note 1: The shaded region indicates the permissible combinations of voltage and frequency.
2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.

FIGURE 12-3: PIC12LC67X VOLTAGE-FREQUENCY GRAPH, $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$


Note 1: The shaded region indicates the permissible combinations of voltage and frequency.
2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.

### 12.1 DC Characteristics: PIC12C671/672 (Commercial, Industrial, Extended) PIC12CE673/674 (Commercial, Industrial, Extended)

| DC CHA | ARACTERISTICS |  | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ (commercial) <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ (industrial) <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ (extended) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parm No. | Characteristic | Sym | Min | Typ ${ }^{(1)}$ | Max | Units | Conditions |
| D001 | Supply Voltage | VDD | 3.0 |  | 5.5 | V |  |
| D002 | RAM Data Retention Voltage ${ }^{(2)}$ | VDR |  | 1.5* |  | V | Device in SLEEP mode |
| D003 | Vdd Start Voltage to ensure Power-on Reset | VPOR |  | Vss |  | V | See section on Power-on Reset for details |
| D004 | Vdd Rise Rate to ensure Power-on Reset | SVDD | 0.05* |  |  | V/ms | See section on Power-on Reset for details |
| $\begin{aligned} & \text { D010 } \\ & \text { D010C } \\ & \text { D010A } \end{aligned}$ | Supply Current ${ }^{(3)}$ | IDD |  | 1.2 <br> 1.2 <br> 2.2 <br> 19 <br> 19 <br> 32 | 2.5 <br> 2.5 <br> 8 <br> 29 <br> 37 <br> 60 | mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | $\text { FOSC }=4 \mathrm{MHz}, \mathrm{VDD}=3.0 \mathrm{~V}$ <br> XT and EXTRC mode (Note 4) <br> Fosc $=4 \mathrm{MHz}, \mathrm{VdD}=3.0 \mathrm{~V}$ <br> INTRC mode (Note 6) <br> FOSC $=10 \mathrm{MHz}$, VDD $=5.5 \mathrm{~V}$ <br> HS mode <br> FOSC $=32 \mathrm{kHz}$, VDD $=3.0 \mathrm{~V}$, WDT disabled LP mode, Commercial Temperature FOSC $=32 \mathrm{kHz}$, VDD $=3.0 \mathrm{~V}$, WDT disabled LP mode, Industrial Temperature FOSC $=32 \mathrm{kHz}$, VDD $=3.0 \mathrm{~V}$, WDT disabled LP mode, Extended Temperature |
|  | Power-down Current ${ }^{(5)}$ | IPD | - - - - | $\begin{gathered} 0.25 \\ 0.25 \\ 2 \\ 0.5 \\ 0.8 \\ 3 \end{gathered}$ | $\begin{gathered} \hline 6 \\ 7 \\ 14 \\ 8 \\ 9 \\ 16 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ | VDD $=3.0 \mathrm{~V}$, Commercial, WDT disabled <br> VDD $=3.0 \mathrm{~V}$, Industrial, WDT disabled <br> VDD $=3.0 \mathrm{~V}$, Extended, WDT disabled <br> VDD $=5.5 \mathrm{~V}$, Commercial, WDT disabled <br> VDD $=5.5 \mathrm{~V}$, Industrial, WDT disabled <br> VDD $=5.5 \mathrm{~V}$, Extended, WDT disabled |
| D022 | Watchdog Timer Current | SIWDT | - | $\begin{gathered} 2.2 \\ 2.2 \\ 4 \end{gathered}$ | $\begin{gathered} \hline 5 \\ 6 \\ 11 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | $\begin{array}{\|l} \hline \text { VDD }=3.0 \mathrm{~V}, \text { Commercial } \\ \mathrm{VDD}=3.0 \mathrm{~V} \text {, Industrial } \\ \text { VDD }=3.0 \mathrm{~V} \text {, Extended } \\ \hline \end{array}$ |
| D028 | Supply Current ${ }^{(3)}$ <br> During read/write to EEPROM peripheral | $\Delta \mathrm{IEE}$ | - | 0.1 | 0.2 | mA | $\text { FOSC }=4 \mathrm{MHz}, \mathrm{VDD}=5.5 \mathrm{~V}, \mathrm{SCL}=400 \mathrm{kHz}$ For PIC12CE673/674 only |

These parameters are characterized but not tested.
Note 1: Data in Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
3: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to VSS, T0CKI = VDD, $\overline{M C L R}=$ VDD; WDT disabled.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.

4: For EXTRC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula:
Ir = VDd/2REXt (mA) with REXT in kOhm
5: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss
6: INTRC calibration value is for 4 MHz nominal at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$.

| DC CHARACTERISTICS |  |  | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ (commercial) <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ (industrial) <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ (extended) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parm No. | Characteristic | Sym | Min | Typ ${ }^{(1)}$ | Max | Units | Conditions |
|  | LP Oscillator Operating Frequency <br> INTRC/EXTRC Oscillator Operating Frequency XT Oscillator Operating Frequency <br> HS Oscillator Operating Frequency | Fosc | $\begin{gathered} 0 \\ - \\ 0 \\ 0 \end{gathered}$ |  | 200 <br> $4^{(6)}$ <br> 4 <br> 10 | kHz <br> MHz <br> MHz <br> MHz | All temperatures <br> All temperatures <br> All temperatures <br> All temperatures |

* These parameters are characterized but not tested.

Note 1: Data in Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
3: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern, and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{\mathrm{MCLR}}=$ VDD; WDT disabled.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.

4: For EXTRC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula:
Ir = VDd/2REXT (mA) with REXT in kOhm.
5: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VdD or Vss.
6: INTRC calibration value is for 4 MHz nominal at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$.

### 12.2 DC Characteristics: PIC12LC671/672 (Commercial, Industrial) PIC12LCE673/674 (Commercial, Industrial)

| DC CHARACTERISTICS |  | Standard Operating Conditions (unless otherwise specified) Operating temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ (commercial) $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ (industrial) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Characteristic | Sym | Min | Typ† | Max | Units | Conditions |
| D001 | Supply Voltage | VDD | 2.5 |  | 5.5 | V |  |
| D002 | RAM Data Retention Voltage ${ }^{(2)}$ | VDR |  | 1.5* |  | V | Device in SLEEP mode |
| D003 | Vdd Start Voltage to ensure Power-on Reset | VPOR |  | Vss |  | V | See section on Power-on Reset for details |
| D004 | VdD Rise Rate to ensure Power-on Reset | SVDD | 0.05* |  |  | V/ms | See section on Power-on Reset for details |
| $\begin{aligned} & \hline \text { D010 } \\ & \text { D010C } \\ & \text { D010A } \end{aligned}$ | Supply Current ${ }^{(3)}$ | IDD |  | $\begin{gathered} 0.4 \\ 0.4 \\ 15 \end{gathered}$ | 2.1 <br> 2.1 $33$ | mA <br> mA <br> $\mu \mathrm{A}$ | Fosc $=4 \mathrm{MHz}, \mathrm{VDD}=2.5 \mathrm{~V}$ <br> XT and EXTRC mode (Note 4) <br> Fosc $=4 \mathrm{MHz}, \mathrm{VDD}=2.5 \mathrm{~V}$ <br> INTRC mode (Note 6) <br> FOSC $=32 \mathrm{kHz}$, VDD $=2.5 \mathrm{~V}$, WDT disabled <br> LP mode, Industrial Temperature |
| $\begin{aligned} & \text { D020 } \\ & \text { D021 } \\ & \text { D021B } \end{aligned}$ | Power-down Current ${ }^{(5)}$ | IPD | - | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 5 \\ & 6 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | VDD $=2.5 \mathrm{~V}$, Commercial <br> VDD $=2.5 \mathrm{~V}$, Industrial |
|  | Watchdog Timer Current | $\Delta \mathrm{IWDT}$ | - | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 4 \\ & 6 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ | VDD $=2.5 \mathrm{~V}$, Commercial VDD $=2.5 \mathrm{~V}$, Industrial |
|  | LP Oscillator Operating Frequency <br> INTRC/EXTRC Oscillator <br> Operating Frequency <br> XT Oscillator Operating <br> Frequency <br> HS Oscillator Operating <br> Frequency | Fosc | $\begin{gathered} 0 \\ - \\ 0 \\ 0 \end{gathered}$ |  | $\begin{gathered} 200 \\ 4^{(6)} \\ 4 \\ 10 \end{gathered}$ | kHz <br> MHz <br> MHz <br> MHz | All temperatures <br> All temperatures <br> All temperatures <br> All temperatures |

* These parameters are characterized but not tested.

Note 1: Data in Typical ("Typ") column is based on characterization results at $25^{\circ} \mathrm{C}$. This data is for design guidance only and is not tested.
2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
3: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern, and temperature also have an impact on the current consumption.
a) The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{M C L R}=$ VDD; WDT disabled.
b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.

4: For EXTRC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula:
Ir = VDd/2REXT (mA) with REXT in kOhm.
5: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or VSs.
6: INTRC calibration value is for 4 MHz nominal at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$.

### 12.3 DC CHARACTERISTICS: PIC12C671/672 (Commercial, Industrial, Extended)

 PIC12CE673/674 (Commercial, Industrial, Extended)| DC CH | ARACTERISTICS | Standard Operating Conditions (unless otherwise specified) <br> Operating temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ (commercial) $-40^{\circ} \mathrm{C} \leq \mathrm{TA}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C} \text { (industrial) }$ <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ (extended) <br> Operating voltage VDD range as described in DC spec Section 12.1 and Section 12.2. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{c\|} \hline \text { Param } \\ \text { No. } \\ \hline \end{array}$ | Characteristic | Sym | Min | Typ† | Max | Units | Conditions |
| $\begin{aligned} & \text { D030 } \\ & \text { D031 } \\ & \text { D032 } \\ & \text { D033 } \\ & \text { D033 } \end{aligned}$ | Input Low Voltage <br> I/O ports with TTL buffer with Schmitt Trigger buffer MCLR, GP2/TOCKI/AN2/INT (in EXTRC mode) OSC1 (in EXTRC mode) OSC1 (in XT, HS, and LP) | VIL | Vss <br> Vss <br> Vss <br> Vss <br> Vss <br> Vss | - | 0.8 V 0.15 VDD 0.2 VDD 0.2 VDD 0.2 VDD 0.3 VDD | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | For $4.5 \mathrm{~V} \leq \mathrm{VDD} \leq 5.5 \mathrm{~V}$ otherwise <br> Note 1 <br> Note 1 |
| $\begin{array}{\|l} \text { D040 } \\ \text { D040A } \\ \text { D041 } \\ \text { D042 } \\ \text { D042A } \\ \text { D043 } \end{array}$ | Input High Voltage <br> I/O ports <br> with TTL buffer <br> with Schmitt Trigger buffer <br> MCLR, GP2/TOCKI/AN2/INT <br> OSC1 (XT, HS, and LP) <br> OSC1 (in EXTRC mode) | VIH | 2.0 V $0.25 \mathrm{~V} D \mathrm{D}+0.8 \mathrm{~V}$ 0.8 VDD 0.8 VDD 0.7 VDD 0.9 VDD | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | VDD <br> Vdd <br> Vdd <br> Vdd <br> Vdd <br> Vdd | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | $4.5 \mathrm{~V} \leq \mathrm{VDD} \leq 5.5 \mathrm{~V}$ <br> otherwise <br> For entire VDD range <br> Note 1 |
| $\begin{array}{\|l} \text { D060 } \\ \text { D061 } \\ \text { D061A } \\ \text { D062 } \\ \text { D063 } \end{array}$ | Input Leakage Current (Notes 2, 3) I/O ports <br> GP3/MCLR (Note 5) <br> GP3 (Note 6) <br> GP2/T0CKI <br> OSC1 | IIL | — | - | $\begin{gathered} \pm 1 \\ \pm 30 \\ \pm 5 \\ \pm 5 \\ \pm 5 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | Vss $\leq$ VPIN $\leq$ Vdd, Pin at hi-impedance <br> Vss $\leq$ VPIN $\leq$ VDD <br> VSS $\leq$ VPIN $\leq$ VDD <br> Vss $\leq$ VPIN $\leq$ VDD <br> Vss $\leq$ VPIN $\leq$ VDD, XT , HS, and <br> LP osc configuration |
| D070 | GPIO weak pull-up current (Note 4) MCLR pull-up current | IPUR | 50 | 250 | $\begin{gathered} 400 \\ 30 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & \mathrm{VDD}=5 \mathrm{~V}, \mathrm{VPIN}=\mathrm{VSS} \\ & \mathrm{VDD}=5 \mathrm{~V}, \mathrm{VPIN}=\mathrm{VSS} \end{aligned}$ |
| $\begin{aligned} & \text { D080 } \\ & \text { D080A } \\ & \text { D083 } \\ & \text { D083A } \end{aligned}$ | Output Low Voltage I/O ports | VoL | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | - - - - | $\begin{aligned} & 0.6 \\ & 0.6 \\ & 0.6 \\ & 0.6 \end{aligned}$ | V V V V | $\begin{aligned} & \mathrm{IOL}=8.5 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{lOL}=7.0 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{lOL}=1.6 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{IOL}=1.2 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |

$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
Note 1: In EXTRC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC12C67X be driven with external clock in RC mode.
2: The leakage current on the $\overline{M C L R}$ pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.
3: Negative current is defined as coming out of the pin.
4: Does not include GP3. For GP3 see parameters D061 and D061A.
5: This spec. applies to GP3/MCLR configured as external $\overline{M C L R}$ and GP3/MCLR configured as input with internal pull-up enabled.
6: This spec. applies when GP3/MCLR is configured as an input with pull-up disabled. The leakage current of the $\overline{M C L R}$ circuit is higher than the standard I/O logic.

| DC CHARACTERISTICS |  | Standard Operating Conditions (unless otherwise specified) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |
|  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ (industrial)$-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ (extended) |  |  |  |  |  |
|  |  |  |  |  |  |  |  |
|  |  | Operating voltage VDD range as described in DC spec Section 12.1 and |  |  |  |  |  |
|  |  | Section |  |  |  |  |  |
| Param | Characteristic | Sym | Min | Typ $\dagger$ | Max | Units | Conditions |
| No. |  |  |  |  |  |  |  |
|  | Output High Voltage | Vor |  |  |  |  |  |
| D090 | I/O ports (Note 3) |  | VDD - 0.7 | - | - | V | $\mathrm{IOH}=-3.0 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}$, |
|  | OSC2/CLKOUT |  |  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| D090A |  |  | VDD - 0.7 | - | - | V | $\mathrm{IOH}=-2.5 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}$, |
|  |  |  |  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| D092 |  |  | VDD - 0.7 | - | - | V | $\mathrm{IOH}=1.3 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}$, |
|  |  |  |  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| D092A |  |  | VDD - 0.7 | - | - | V | $\mathrm{IOH}=1.0 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}$, |
|  |  |  |  |  |  |  | $-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$ |
|  | Capacitive Loading Specs on | Cosc2 | - | - | 15 | pF | In XT and LP modes when external clock is used to drive OSC1. |
|  | Output Pins |  |  |  |  |  |  |
| D100 | OSC2 pin |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |
| D101 | All I/O pins | Clo | - | - | 50 | pF |  |

$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
Note 1: In EXTRC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC12C67X be driven with external clock in RC mode.
2: The leakage current on the $\overline{M C L R}$ pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.
3: Negative current is defined as coming out of the pin.
4: Does not include GP3. For GP3 see parameters D061 and D061A.
5: This spec. applies to GP3/MCLR configured as external $\overline{M C L R}$ and GP3/MCLR configured as input with internal pull-up enabled.
6: This spec. applies when GP3/MCLR is configured as an input with pull-up disabled. The leakage current of the $\overline{M C L R}$ circuit is higher than the standard I/O logic.

### 12.4 DC CHARACTERISTICS: PIC12LC671/672 (Commercial, Industrial)

PIC12LCE673/674 (Commercial, Industrial)

| DC CHARACTERISTICS |  | Standard Operating Conditions (unless otherwise specified) <br> Operating temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ (commercial) $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C} \text { (industrial) }$ <br> Operating voltage VDD range as described in DC spec Section 12.1 and Section 12.2. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Characteristic | Sym | Min | Typt | Max | Units | Conditions |
| D030 D031 D032 D033 D033 | Input Low Voltage <br> I/O ports with TTL buffer <br> with Schmitt Trigger buffer MCLR, GP2/TOCKI/AN2/INT (in EXTRC mode) OSC1 (in EXTRC mode) OSC1 (in XT, HS, and LP) | VIL | Vss <br> Vss <br> Vss <br> Vss <br> Vss <br> Vss | - | $\begin{gathered} 0.8 \mathrm{~V} \\ 0.15 \mathrm{VDD} \\ 0.2 \mathrm{VDD} \\ 0.2 \mathrm{VDD} \\ \\ 0.2 \mathrm{VDD} \\ 0.3 \mathrm{VDD} \end{gathered}$ | $\begin{aligned} & \text { V } \\ & \text { V } \\ & \text { V } \\ & \text { V } \\ & \text { V } \\ & \text { V } \end{aligned}$ | For $4.5 \mathrm{~V} \leq \mathrm{VDD} \leq 5.5 \mathrm{~V}$ otherwise <br> Note 1 <br> Note 1 |
| D040 <br> D040A <br> D041 <br> D042 <br> D042A <br> D043 | Input High Voltage <br> I/O ports <br> with TTL buffer <br> with Schmitt Trigger buffer <br> MCLR, GP2/T0CKI/AN2/INT <br> OSC1 (XT, HS, and LP) <br> OSC1 (in EXTRC mode) | VIH | $\begin{gathered} 2.0 \mathrm{~V} \\ 0.25 \mathrm{VDD}+0.8 \mathrm{~V} \\ 0.8 \mathrm{VDD} \\ 0.8 \mathrm{VDD} \\ 0.7 \mathrm{VDD} \\ 0.9 \mathrm{VDD} \end{gathered}$ | $\begin{gathered} - \\ - \\ - \\ \hline \end{gathered}$ | VdD <br> VdD <br> VDD <br> VDD <br> VDD <br> VDD | $\begin{aligned} & V \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | $4.5 \mathrm{~V} \leq \mathrm{VDD} \leq 5.5 \mathrm{~V}$ <br> otherwise <br> For entire VDD range <br> Note 1 |
| $\begin{array}{\|l} \text { D060 } \\ \text { D061 } \\ \text { D061A } \\ \text { D062 } \\ \text { D063 } \end{array}$ | Input Leakage Current (Notes 2, 3) I/O ports <br> GP3/MCLR (Note 5) <br> GP3 (Note 6) <br> GP2/TOCKI <br> OSC1 | IIL | $-$ | - | $\begin{gathered} \pm 1 \\ \pm 30 \\ \pm 5 \\ \pm 5 \\ \pm 5 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> MA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | Vss $\leq$ VPIN $\leq$ VDD, Pin at hi-impedance <br> Vss $\leq$ VPIN $\leq$ VDD <br> Vss $\leq$ VPIN $\leq$ VDD <br> Vss $\leq$ VPIN $\leq$ VDD <br> Vss $\leq$ VPIN $\leq$ VDD, XT , HS and <br> LP osc configuration |
| D070 | GPIO weak pull-up current (Note 4) $\overline{\text { MCLR }}$ pull-up current |  | $50$ |  | $\begin{gathered} 400 \\ 30 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { VDD }=5 \mathrm{~V}, \mathrm{VPIN}=\mathrm{VSS} \\ & \mathrm{VDD}=5 \mathrm{~V}, \mathrm{VPIN}=\mathrm{VSS} \end{aligned}$ |
| D080 D080A D083 D083A | Output Low Voltage I/O ports | VoL | $\begin{aligned} & - \\ & - \\ & - \\ & - \end{aligned}$ | - - - - | $\begin{aligned} & 0.6 \\ & 0.6 \\ & 0.6 \\ & 0.6 \end{aligned}$ | V V V V | $\begin{aligned} & \mathrm{IOL}=8.5 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{lOL}=7.0 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{lOL}=\mathrm{TBD}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{lOL}=\mathrm{TBD}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |

$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
Note 1: In EXTRC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC12C67X be driven with external clock in RC mode.
2: The leakage current on the $\overline{M C L R}$ pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.
3: Negative current is defined as coming out of the pin.
4: Does not include GP3. For GP3 see parameters D061 and D061A.
5: This spec. applies to GP3/MCLR configured as external $\overline{M C L R}$ and GP3/MCLR configured as input with internal pull-up enabled.
6: This spec. applies when GP3/MCLR is configured as an input with pull-up disabled. The leakage current of the $\overline{M C L R}$ circuit is higher than the standard I/O logic.

| DC CHA | RACTERISTICS | Standard Operating Conditions (unless otherwise specified) <br> Operating temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ (commercial) $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C} \text { (industrial) }$ <br> Operating voltage VDD range as described in DC spec Section 12.1 and Section 12.2. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Param No. | Characteristic | Sym | Min | Typt | Max | Units | Conditions |
| $\begin{aligned} & \text { D090 } \\ & \text { D090A } \\ & \text { D092 } \\ & \text { D092A } \end{aligned}$ | Output High Voltage I/O ports (Note 3) | VoH | $\begin{aligned} & \text { VDD }-0.7 \\ & \text { VDD }-0.7 \\ & \text { VDD }-0.7 \\ & \text { VDD }-0.7 \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | - - - - | V V V V | $\begin{aligned} & \mathrm{IOH}=-3.0 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{IOH}=-2.5 \mathrm{~mA}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{IOH}=\mathrm{TBD}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{IOH}=\mathrm{TBD}, \mathrm{VDD}=4.5 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |
| $\begin{array}{\|c} \text { D100 } \\ \text { D101 } \end{array}$ | Capacitive Loading Specs on Output Pins <br> OSC2 pin <br> All I/O pins | Cosc2 <br> Clo |  | $\begin{aligned} & - \\ & - \\ & \hline \end{aligned}$ | 15 $50$ | pF pF | In XT and LP modes when external clock is used to drive OSC1. |

$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
Note 1: In EXTRC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC12C67X be driven with external clock in RC mode.
2: The leakage current on the $\overline{M C L R}$ pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.
3: Negative current is defined as coming out of the pin.
4: Does not include GP3. For GP3 see parameters D061 and D061A.
5: This spec. applies to GP3/MCLR configured as external $\overline{M C L R}$ and GP3/MCLR configured as input with internal pull-up enabled.
6: This spec. applies when GP3/MCLR is configured as an input with pull-up disabled. The leakage current of the $\overline{M C L R}$ circuit is higher than the standard I/O logic.

### 12.5 Timing Parameter Symbology

The timing parameter symbols have been created following one of the following formats:
2. TppS
3. Tcc:St ( $I^{2} \mathrm{C}$ specifications only)

| T |  |  |  |
| :--- | :--- | :--- | :--- |
| F | Frequency | T | Time |

Lowercase letters (pp) and their meanings:

| pp |  |  |  |
| :--- | :--- | :--- | :--- |
| cc | CCP1 | osc | OSC1 |
| ck | CLKOUT | rd | $\overline{\mathrm{RD}}$ |
| cs | $\overline{\mathrm{CS}}$ | rw | $\overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ |
| di | SDI | sc | SCK |
| do | SDO | ss | $\overline{\mathrm{SS}}$ |
| dt | Data in | $\mathrm{t0}$ | $\mathrm{T0CKI}$ |
| io | I/O port | $\mathrm{t1}$ | $\mathrm{T1CKI}$ |
| mc | $\overline{M C L R}$ | wr | $\overline{\mathrm{WR}}$ |

Uppercase letters and their meanings:

| S |  |  |  |
| :--- | :--- | :--- | :--- |
| F | Fall | P | Period |
| H | High | R | Rise |
| I | Invalid (Hi-impedance) | V | Valid |
| L | Low | Z | Hi-impedance |
| I $^{2}$ C only |  |  |  |
| AA | output access | High | High |
| BUF | Bus free | Low | Low |

TCC:ST ( $I^{2} \mathrm{C}$ specifications only)

| CC | Hold |  |  |
| :--- | :--- | :--- | :--- |
| HD | SU | Setup |  |
| DAT | DATA input hold |  |  |
| STA | START condition | STO | STOP condition |

## FIGURE 12-4: LOAD CONDITIONS



### 12.6 Timing Diagrams and Specifications

FIGURE 12-5: EXTERNAL CLOCK TIMING


TABLE 12-1: CLOCK TIMING REQUIREMENTS

| $\begin{gathered} \text { Parameter } \\ \text { No. } \end{gathered}$ | Sym | Characteristic | Min | Typt | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Fosc | External CLKIN Frequency (Note 1) | $\begin{aligned} & \hline \hline \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | - | $\begin{gathered} \hline \hline 4 \\ 4 \\ 10 \\ 200 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \hline \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{kHz} \end{aligned}$ | XT and EXTRC osc mode HS osc mode (PIC12CE67X-04) HS osc mode (PIC12CE67X-10) LP osc mode |
|  |  | Oscillator Frequency (Note 1) | $\begin{gathered} \hline \text { DC } \\ .455 \\ 4 \\ 4 \\ 5 \end{gathered}$ | $-$ | $\begin{gathered} \hline 4 \\ 4 \\ 4 \\ 10 \\ 200 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{kHz} \end{aligned}$ | EXTRC osc mode <br> XT osc mode <br> HS osc mode (PIC12CE67X-04) <br> HS osc mode (PIC12CE67X-10) <br> LP osc mode |
| 1 | Tosc | External CLKIN Period (Note 1) | $\begin{gathered} 250 \\ 250 \\ 100 \\ 5 \end{gathered}$ | - | $-$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ | XT and EXTRC osc mode HS osc mode (PIC12CE67X-04) HS osc mode (PIC12CE67X-10) LP osc mode |
|  |  | Oscillator Period (Note 1) | $\begin{gathered} 250 \\ 250 \\ 250 \\ 100 \\ 5 \end{gathered}$ |  | $\begin{gathered} - \\ 10,000 \\ 250 \\ 250 \\ - \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ | EXTRC osc mode <br> XT osc mode <br> HS osc mode (PIC12CE67X-04) <br> HS osc mode (PIC12CE67X-10) <br> LP osc mode |
| 2 | Tcy | Instruction Cycle Time (Note 1) | 400 | - | DC | ns | $\mathrm{TcY}=4 / \mathrm{FosC}$ |
| 3 | TosL, TosH | External Clock in (OSC1) High or Low Time | $\begin{aligned} & \hline 50 \\ & 2.5 \\ & 10 \end{aligned}$ | $-$ | - | $\begin{aligned} & \mathrm{ns} \\ & \mu \mathrm{~s} \\ & \mathrm{~ns} \end{aligned}$ | XT oscillator LP oscillator HS oscillator |
| 4 | $\begin{aligned} & \text { TosR, } \\ & \text { TosF } \end{aligned}$ | External Clock in (OSC1) Rise or Fall Time | - | $\begin{aligned} & - \\ & - \end{aligned}$ | $\begin{aligned} & 25 \\ & 50 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ | XT oscillator LP oscillator HS oscillator |

$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin.
When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. OSC2 is disconnected (has no loading) for the PIC12C67X.

TABLE 12-2: CALIBRATED INTERNAL RC FREQUENCIES -PIC12C671, PIC12C672, PIC12CE673, PIC12CE674, PIC12LC671, PIC12LC672, PIC12LCE673, PIC12LCE674

| AC Characteristics |  | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature $\quad 0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}$ (commercial), <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}$ (industrial), <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$ (extended) <br> Operating Voltage VDD range is described in Section 10.1 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter No. | Sym | Characteristic | Min* | Typ ${ }^{(1)}$ | Max* | Units | Conditions |
|  |  | Internal Calibrated RC Frequency | 3.65 | 4.00 | 4.28 | MHz | $\mathrm{VDD}=5.0 \mathrm{~V}$ |
|  |  | Internal Calibrated RC Frequency | 3.55 | 4.00 | 4.31 | MHz | $\mathrm{VDD}=2.5 \mathrm{~V}$ |

Note 1: Data in the Typical ("Typ") column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

## PIC12C67X

FIGURE 12-6: CLKOUT AND I/O TIMING


TABLE 12-3: CLKOUT AND I/O TIMING REQUIREMENTS

| Param No. | Sym | Characteristic |  | Min | Typ† | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 10* | TosH2ckL | OSC1 $\uparrow$ to CLKOUT $\downarrow$ |  | - | 75 | 200 | ns | Note 1 |
| 11* | TosH2ckH | OSC1 $\uparrow$ to CLKOUT $\uparrow$ |  | - | 75 | 200 | ns | Note 1 |
| 12* | TckR | CLKOUT rise time |  | - | 35 | 100 | ns | Note 1 |
| 13* | TckF | CLKOUT fall time |  | - | 35 | 100 | ns | Note 1 |
| 14* | TckL2ioV | CLKOUT $\downarrow$ to Port out valid |  | - | - | $0.5 \mathrm{TCY}+20$ | ns | Note 1 |
| 15* | TioV2ckH | Port in valid before CLKOUT $\uparrow$ |  | Tosc + 200 | - | - | ns | Note 1 |
| 16* | TckH2iol | Port in hold after CLKOUT $\uparrow$ |  | 0 | - | - | ns | Note 1 |
| 17* | TosH2ioV | OSC1个 (Q1 cycle) to Port out valid |  | - | 50 | 150 | ns |  |
| 18* | TosH2iol | OSC1 $\uparrow$ (Q2 cycle) to Port input invalid (I/O in hold time) | PIC12C67X | 100 | - | - | ns |  |
| 18A* |  |  | PIC12LC67X | 200 | - | - | ns |  |
| 19* | TioV2osH | Port input valid to OSC1 $\uparrow$ (I/O in setup time) |  | 0 | - | - | ns |  |
| 20* | TioR | Port output rise time | PIC12C67X | - | 10 | 40 | ns |  |
| 20A* |  |  | PIC12LC67X | - | - | 80 | ns |  |
| 21* | TioF | Port output fall time | PIC12C67X | - | 10 | 40 | ns |  |
| 21A* |  |  | PIC12LC67X | - | - | 80 | ns |  |
| 22†t* | Tinp | GP2/INT pin high or low time |  | Tcy | - | - | ns |  |
| 23††* | Trbp | GP0/GP1/GP3 change INT high or low time |  | Tcy | - | - | ns |  |

* These parameters are characterized but not tested.
$\dagger \quad$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
$\dagger \dagger$ These parameters are asynchronous events not related to any internal clock edge.
Note 1: Measurements are taken in EXTRC and INTRC modes where CLKOUT output is $4 \times$ Tosc.

FIGURE 12-7: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, AND POWER-UP TIMER TIMING


TABLE 12-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER

| Parameter <br> No. | Sym | Characteristic | Min | Typ $\dagger$ | Max | Units | Conditions |
| :---: | :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| 30 | TmcL | $\overline{\text { MCLR Pulse Width (low) }}$ | 2 | - | - | $\mu \mathrm{s}$ | VDD $=5 \mathrm{~V},-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| $31^{*}$ | Twdt | Watchdog Timer Time-out Period <br> (No Prescaler) | 7 | 18 | 33 | ms | $\mathrm{VDD}=5 \mathrm{~V},-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| 32 | Tost | Oscillation Start-up Timer Period | - | 1024 TosC | - | - | TosC $=\mathrm{OSC} 1$ period |
| $33^{*}$ | Tpwrt | Power up Timer Period | 28 | 72 | 132 | ms | VDD $=5 \mathrm{~V},-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| 34 | TIOZ | I/O Hi-impedance from MCLR <br> Low or Watchdog Timer Reset | - | - | 2.1 | $\mu \mathrm{~s}$ |  |

* These parameters are characterized but not tested.
$\dagger \quad$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.


## PIC12C67X

FIGURE 12-8: TIMERO CLOCK TIMINGS


Note: Refer to Figure 12-4 for load conditions.
TABLE 12-5: TIMERO AND TIMER1 EXTERNAL CLOCK REQUIREMENTS

| Param No. | Sym | Characteristic |  | Min | Typ $\dagger$ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 40* | TtOH | T0CKI High Pulse Width | No Prescaler | $0.5 \mathrm{TCY}+20$ | - | - | ns | Must also meet parameter 42 |
|  |  |  | With Prescaler | 10 | - | - | ns |  |
| 41* | TtOL | TOCKI Low Pulse Width | No Prescaler | $0.5 \mathrm{Tcy}+20$ | - | - | ns | Must also meet parameter 42 |
|  |  |  | With Prescaler | 10 | - | - | ns |  |
| 42* | TtOP | T0CKI Period | No Prescaler | TCY + 40 | - | - | ns |  |
|  |  |  | With Prescaler | Greater of: 20 or $\frac{\mathrm{TCY}+40}{\mathrm{~N}}$ | - | - | ns | $\begin{aligned} & \mathrm{N}=\text { prescale } \\ & \text { value }(2,4, \ldots, \\ & 256) \end{aligned}$ |
| 48 | TCKE2tmr1 | Delay from external clock increment | edge to timer | 2Tosc | - | $\begin{gathered} 7 \mathrm{Tos} \\ \mathrm{c} \end{gathered}$ | - |  |

* These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.

TABLE 12-6: GPIO PULL-UP RESISTOR RANGES

| Vdd (Volts) | Temperature ( ${ }^{\circ} \mathrm{C}$ ) | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| GP0/GP1 |  |  |  |  |  |
| 2.5 | -40 | 38K | 42K | 63K | $\Omega$ |
|  | 25 | 42K | 48K | 63K | $\Omega$ |
|  | 85 | 42K | 49K | 63K | $\Omega$ |
|  | 125 | 50K | 55K | 63K | $\Omega$ |
| 5.5 | -40 | 15K | 17K | 20K | $\Omega$ |
|  | 25 | 18K | 20K | 23K | $\Omega$ |
|  | 85 | 19K | 22K | 25K | $\Omega$ |
|  | 125 | 22K | 24K | 28K | $\Omega$ |
| GP3 |  |  |  |  |  |
| 2.5 | -40 | 285K | 346K | 417K | $\Omega$ |
|  | 25 | 343K | 414K | 532K | $\Omega$ |
|  | 85 | 368K | 457K | 532K | $\Omega$ |
|  | 125 | 431K | 504K | 593K | $\Omega$ |
| 5.5 | -40 | 247K | 292K | 360K | $\Omega$ |
|  | 25 | 288K | 341K | 437K | $\Omega$ |
|  | 85 | 306K | 371K | 448K | $\Omega$ |
|  | 125 | 351K | 407K | 500K | $\Omega$ |

[^0]
## TABLE 12-7: A/D CONVERTER CHARACTERISTICS:

PIC12C671/672-04/PIC12CE673/674-04 (COMMERCIAL, INDUSTRIAL, EXTENDED) PIC12C671/672-10/PIC12CE673/674-10 (COMMERCIAL, INDUSTRIAL, EXTENDED) PIC12LC671/672-04/PIC12LCE673/674-04 (COMMERCIAL, INDUSTRIAL)

| Param No. | Sym | Characteristic |  | Min | Typ† | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A01 | NR | Resolution |  | - | - | 8-bits | bit | $\begin{aligned} & \text { VREF }=\text { VDD }=5.12 \mathrm{~V}, \\ & \text { VSS } \leq \text { VAIN } \leq \text { VREF } \end{aligned}$ |
| A02 | EABS | Total absolute error |  | - | - | < $\pm 1$ | LSb | $\begin{aligned} & \text { VREF }=\text { VDD }=5.12 \mathrm{~V}, \\ & \text { VSS } \leq \text { VAIN } \leq \text { VREF } \end{aligned}$ |
| A03 | EIL | Integral linearity error |  | - | - | < $\pm 1$ | LSb | $\begin{aligned} & \text { VREF }=\text { VDD }=5.12 \mathrm{~V}, \\ & \text { VSS } \leq \text { VAIN } \leq \text { VREF } \end{aligned}$ |
| A04 | EdL | Differential linearity error |  | - | - | $< \pm 1$ | LSb | $\begin{aligned} & \text { VREF }=\text { VDD }=5.12 \mathrm{~V}, \\ & \text { VSS } \leq \text { VAIN } \leq \text { VREF } \end{aligned}$ |
| A05 | Efs | Full scale error |  | - | - | < $\pm 1$ | LSb | $\begin{aligned} & \text { VREF }=\text { VDD }=5.12 \mathrm{~V}, \\ & \text { Vss } \leq \text { VAIN } \leq \text { VREF } \end{aligned}$ |
| A06 | EofF | Offset error |  | - | - | < $\pm 1$ | LSb | $\begin{aligned} & \text { VREF }=\text { VDD }=5.12 \mathrm{~V}, \\ & \text { VSS } \leq \text { VAIN } \leq \text { VREF } \end{aligned}$ |
| A10 | - | Monotonicity |  | - | guaranteed (Note 3) | - | - | Vss $\leq$ Vain $\leq$ Vref |
| A20 | Vref | Reference voltage |  | 2.5 V | - | VDD +0.3 | V |  |
| A25 | Vain | Analog input voltage |  | Vss - 0.3 | - | VREF + 0.3 | V |  |
| A30 | ZAIN | Recommended impedance of analog voltage source |  | - | - | 10.0 | k $\Omega$ |  |
| A40 | IAD | A/D conversion current (VDD) | PIC12C67X | - | 180 | - | $\mu \mathrm{A}$ | Average current consumption when $A / D$ is on. (Note 1) |
|  |  |  | PIC12LC67X | - | 90 | - | $\mu \mathrm{A}$ |  |
| A50 | IREF | VREF input current (Note 2) |  | 10 | - | 1000 | $\mu \mathrm{A}$ | During Valn acquisition. Based on differential of Vhold to Vain to charge Chold, see Section 8.1. |
|  |  |  |  | - | - | 10 | $\mu \mathrm{A}$ | During A/D Conversion cycle |

* These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
Note 1: When $A / D$ is off, it will not consume any current other than minor leakage current. The power-down current spec includes any such leakage from the A/D module.
2: VReF current is from GP1 pin or VDD pin, whichever is selected as reference input.
3: The A/D conversion result never decreases with an increase in the Input Voltage, and has no missing codes.

FIGURE 12-9: A/D CONVERSION TIMING


Note 1: If the A/D clock source is selected as RC, a time of TCY is added before the A/D clock starts. This allows the SLEEP instruction to be executed.

TABLE 12-8: A/D CONVERSION REQUIREMENTS

| Param No. | Sym | Characteristic |  | Min | Typ† | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 130 | TAD | A/D clock period | PIC12C67X | 1.6 | - | - | $\mu \mathrm{s}$ | Tosc based, VREF $\geq 3.0 \mathrm{~V}$ |
|  |  |  | PIC12LC67X | 2.0 | - | - | $\mu \mathrm{s}$ | Tosc based, VREF full range |
|  |  |  | PIC12C67X | 2.0 | 4.0 | 6.0 | $\mu \mathrm{S}$ | A/D RC Mode |
|  |  |  | PIC12LC67X | 3.0 | 6.0 | 9.0 | $\mu \mathrm{s}$ | A/D RC Mode |
| 131 | TCNV | Conversion time (not including S/H time) (Note 1) |  | 11 | - | 11 | TAD |  |
| 132 | TACQ | Acquisition time |  | Note 2 <br> 5* | $20$ |  | $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ | The minimum time is the amplifier setting time. This may be used if the "new" input voltage has not changed by more than 1 LSb (i.e., 20.0 mV @ 5.12V) from the last sampled voltage (as stated on Chold). |
| 134 | Tgo | Q4 to A/D clock start |  | - | Tosc/2 § | - | - | If the A/D clock source is selected as RC, a time of Tcy is added before the A/D clock starts. This allows the SLEEP instruction to be executed. |
| 135 | Tswc | Switching from convert $\rightarrow$ sample time |  | 1.5 § | - | - | TAD |  |

* These parameters are characterized but not tested.
$\dagger$ Data in "Typ" column is at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ unless otherwise stated. These parameters are for design guidance only and are not tested.
§ This specification ensured by design.
Note 1: ADRES register may be read on the following TcY cycle.
2: See Section 8.1 for min. conditions.


## TABLE 12-9: EEPROM MEMORY BUS TIMING REQUIREMENTS - PIC12CE673/674 ONLY.

| AC Characteristics | Standard Operating Conditions (unless otherwise specified) <br> Operating Temperature $0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C}, \mathrm{Vcc}=3.0 \mathrm{~V}$ to 5.5 V (commercial) <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+85^{\circ} \mathrm{C}, \mathrm{Vcc}=3.0 \mathrm{~V}$ to 5.5 V (industrial) <br> $-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}, \mathrm{Vcc}=4.5 \mathrm{~V}$ to 5.5 V (extended) <br> Operating Voltage VDD range is described in Section 12.1 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Min | Max | Units | Conditions |
| Clock frequency | FCLK | — | $\begin{aligned} & \hline \hline 100 \\ & 100 \\ & 400 \\ & \hline \end{aligned}$ | kHz | $\begin{aligned} & \hline 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \text { (E Temp range) } \\ & 3.0 \mathrm{~V} \leq \mathrm{Vcc} \leq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \end{aligned}$ |
| Clock high time | Thigh | $\begin{gathered} 4000 \\ 4000 \\ 600 \end{gathered}$ | — | ns | $\begin{aligned} & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \text { (E Temp range) } \\ & 3.0 \mathrm{~V} \leq \mathrm{Vcc} \leq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \end{aligned}$ |
| Clock low time | TLOW | $\begin{aligned} & 4700 \\ & 4700 \\ & 1300 \\ & \hline \end{aligned}$ | - | ns | $\begin{aligned} & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \text { (E Temp range) } \\ & 3.0 \mathrm{~V} \leq \mathrm{Vcc} \leq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \end{aligned}$ |
| SDA and SCL rise time (Note 1) | TR | - | $\begin{gathered} 1000 \\ 1000 \\ 300 \\ \hline \end{gathered}$ | ns | $\begin{aligned} & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \text { (E Temp range) } \\ & 3.0 \mathrm{~V} \leq \mathrm{Vcc} \leq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \end{aligned}$ |
| SDA and SCL fall time | TF | - | 300 | ns | (Note 1) |
| START condition hold time | THD:StA | $\begin{gathered} 4000 \\ 4000 \\ 600 \end{gathered}$ | — | ns | $\begin{aligned} & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \text { (E Temp range) } \\ & 3.0 \mathrm{~V} \leq \mathrm{Vcc} \leq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \end{aligned}$ |
| START condition setup time | Tsu:STA | $\begin{gathered} 4700 \\ 4700 \\ 600 \end{gathered}$ | — | ns | $\begin{aligned} & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \text { (E Temp range) } \\ & 3.0 \mathrm{~V} \leq \mathrm{Vcc} \leq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \end{aligned}$ |
| Data input hold time | THD:DAT | 0 | - | ns | (Note 2) |
| Data input setup time | TSu:DAT | $\begin{aligned} & 250 \\ & 250 \\ & 100 \\ & \hline \end{aligned}$ | - | ns | $\begin{aligned} & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \text { (E Temp range) } \\ & 3.0 \mathrm{~V} \leq \mathrm{Vcc} \leq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \end{aligned}$ |
| STOP condition setup time | Tsu:sto | $\begin{gathered} 4000 \\ 4000 \\ 600 \end{gathered}$ | — | ns | $\begin{aligned} & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \text { (E Temp range) } \\ & 3.0 \mathrm{~V} \leq \mathrm{Vcc} \leq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \end{aligned}$ |
| Output valid from clock (Note 2) | TAA | - | $\begin{gathered} 3500 \\ 3500 \\ 900 \end{gathered}$ | ns | $\begin{aligned} & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \text { (E Temp range) } \\ & 3.0 \mathrm{~V} \leq \mathrm{Vcc} \leq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \end{aligned}$ |
| Bus free time: Time the bus must be free before a new transmission can start | TbuF | $\begin{aligned} & 4700 \\ & 4700 \\ & 1300 \end{aligned}$ | - | ns | $\begin{aligned} & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \text { (E Temp range) } \\ & 3.0 \mathrm{~V} \leq \mathrm{Vcc} \leq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \leq \mathrm{Vcc} \leq 5.5 \mathrm{~V} \end{aligned}$ |
| Output fall time from VIH minimum to VIL maximum | Tof | $\begin{gathered} 20+0.1 \\ \text { CB } \end{gathered}$ | 250 | ns | (Note 1), $\mathrm{CB} \leq 100 \mathrm{pF}$ |
| Input filter spike suppression (SDA and SCL pins) | Tsp | - | 50 | ns | (Notes 1, 3) |
| Write cycle time | Twc | - | 4 | ms |  |
| Endurance |  | 1M | - | cycles | $25^{\circ} \mathrm{C}, \mathrm{Vcc}=5.0 \mathrm{~V}$, Block Mode (Note 4) |

Note 1: Not $100 \%$ tested. CB = total capacitance of one bus line in pF .
2: As a transmitter, the device must provide an internal minimum delay time to bridge the undefined region (minimum 300 ns ) of the falling edge of SCL and avoid unintended generation of START or STOP conditions.
3: The combined TSP and VHYS specifications are due to new Schmitt Trigger inputs which provide improved noise spike suppression. This eliminates the need for a TI specification for standard operation.
4: This parameter is not tested but ensured by characterization. For endurance estimates in a specific application, please consult the Total Endurance Model which can be obtained on Microchip's website.

## PIC12C67X

NOTES:

### 13.0 DC AND AC CHARACTERISTICS - PIC12C671/PIC12C672/PIC12LC671/ PIC12LC672/PIC12CE673/PIC12CE674/PIC12LCE673/PIC12LCE674

The graphs and tables provided in this section are for design guidance and are not tested. In some graphs or tables the data presented are outside specified operating range (i.e., outside specified VdD range). This is for information only and devices will operate properly only within the specified range.

The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. "Typical" represents the mean of the distribution while "max" or "min" represents (mean $+3 \sigma$ ) and (mean $-3 \sigma$ ) respectively, where $\sigma$ is standard deviation.

FIGURE 13-1: CALIBRATED INTERNAL RC FREQUENCY RANGE VS.
TEMPERATURE (Vdd $=5.0 \mathrm{~V}$ )
(INTERNAL RC IS
CALIBRATED TO $25^{\circ} \mathrm{C}, 5.0 \mathrm{~V}$ )


FIGURE 13-2: CALIBRATED INTERNAL RC FREQUENCY RANGE VS. TEMPERATURE (Vdd $=2.5 \mathrm{~V}$ ) (INTERNAL RC IS CALIBRATED TO $25^{\circ} \mathrm{C}, 5.0 \mathrm{~V}$ )


## PIC12C67X

TABLE 13-1: DYNAMIC IdD (TYPICAL) - WDT ENABLED, $25^{\circ} \mathrm{C}$

| Oscillator | Frequency | VDD $=\mathbf{2 . 5 V}$ | VDD = 5.5V |
| :--- | :---: | :---: | :---: |
| External RC | 4 MHz | $400 \mu \mathrm{~A}^{*}$ | $900 \mu \mathrm{~A}^{*}$ |
| Internal RC | 4 MHz | $400 \mu \mathrm{~A}$ | $900 \mu \mathrm{~A}$ |
| XT | 4 MHz | $400 \mu \mathrm{~A}$ | $900 \mu \mathrm{~A}$ |
| LP | 32 kHz | $15 \mu \mathrm{~A}$ | $60 \mu \mathrm{~A}$ |

*Does not include current through external R\&C.

FIGURE 13-3: WDT TIMER TIME-OUT PERIOD vs. Vdd


FIGURE 13-4: IOH vs. $\mathrm{VOH}, \mathrm{VDD}=2.5 \mathrm{~V}$


FIGURE 13-5: IOH vs. Voh, VDD = 3.5 V


FIGURE 13-6: IOH vs. $\mathrm{VOH}, \mathrm{VDD}=5.5 \mathrm{~V}$


FIGURE 13-7: IOL vs. VoL, VdD = 2.5 V


FIGURE 13-8: IOL vs. Vol, VdD = 3.5 V


## PIC12C67X

FIGURE 13-9: IOL vs. VoL, VDD = 5.5 V


FIGURE 13-10: VTH (INPUT THRESHOLD VOLTAGE) OF GPIO PINS vs. Vdd


FIGURE 13-11: VIL, ViH OF NMCLR AND TOCKI vs. Vdd


NOTES:

### 14.0 PACKAGING INFORMATION

### 14.1 Package Marking Information

## 8-Lead PDIP (300 mil)



## Example

## 8-Lead SOIC (208 mil)



8-Lead Windowed Ceramic Side Brazed (300 mil)



Example


Example


Legend: MM...M Microchip part number information
XX...X Customer specific information*

AA Year code (last 2 digits of calendar year)
BB Week code (week of January 1 is week ' 01 ')
C Facility code of the plant at which wafer is manufactured $\mathrm{O}=$ Outside Vendor
C = 5" Line
S = 6" Line
H = 8" Line
D Mask revision number
E Assembly code of the plant or country of origin in which part was assembled

Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information.

* Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask rev\#, and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.


## 8-Lead Plastic Dual In-line (P) - 300 mil (PDIP)



| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 8 |  |  | 8 |  |
| Pitch | p |  | . 100 |  |  | 2.54 |  |
| Top to Seating Plane | A | . 140 | . 155 | . 170 | 3.56 | 3.94 | 4.32 |
| Molded Package Thickness | A2 | . 115 | . 130 | . 145 | 2.92 | 3.30 | 3.68 |
| Base to Seating Plane | A1 | . 015 |  |  | 0.38 |  |  |
| Shoulder to Shoulder Width | E | . 300 | . 313 | . 325 | 7.62 | 7.94 | 8.26 |
| Molded Package Width | E1 | . 240 | . 250 | . 260 | 6.10 | 6.35 | 6.60 |
| Overall Length | D | . 360 | . 373 | . 385 | 9.14 | 9.46 | 9.78 |
| Tip to Seating Plane | L | . 125 | . 130 | . 135 | 3.18 | 3.30 | 3.43 |
| Lead Thickness | c | . 008 | . 012 | . 015 | 0.20 | 0.29 | 0.38 |
| Upper Lead Width | B1 | . 045 | . 058 | . 070 | 1.14 | 1.46 | 1.78 |
| Lower Lead Width | B | . 014 | . 018 | . 022 | 0.36 | 0.46 | 0.56 |
| Overall Row Spacing | eB | . 310 | . 370 | . 430 | 7.87 | 9.40 | 10.92 |
| Mold Draft Angle Top | $\alpha$ | 5 | 10 | 15 | 5 | 10 | 15 |
| Mold Draft Angle Bottom | $\beta$ | 5 | 10 | 15 | 5 | 10 | 15 |

*Controlling Parameter
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010" (0.254mm) per side.
JEDEC Equivalent: MS-001
Drawing No. C04-018

## 8-Lead Plastic Small Outline (SM) - Medium, 208 mil (SOIC)



| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 8 |  |  | 8 |  |
| Pitch | p |  | . 050 |  |  | 1.27 |  |
| Overall Height | A | . 070 | . 075 | . 080 | 1.78 | 1.97 | 2.03 |
| Molded Package Thickness | A2 | . 069 | . 074 | . 078 | 1.75 | 1.88 | 1.98 |
| Standoff | A1 | . 002 | . 005 | . 010 | 0.05 | 0.13 | 0.25 |
| Overall Width | E | . 300 | . 313 | . 325 | 7.62 | 7.95 | 8.26 |
| Molded Package Width | E1 | . 201 | . 208 | . 212 | 5.11 | 5.28 | 5.38 |
| Overall Length | D | . 202 | . 205 | . 210 | 5.13 | 5.21 | 5.33 |
| Foot Length | L | . 020 | . 025 | . 030 | 0.51 | 0.64 | 0.76 |
| Foot Angle | $\phi$ | 0 | 4 | 8 | 0 | 4 | 8 |
| Lead Thickness | c | . 008 | . 009 | . 010 | 0.20 | 0.23 | 0.25 |
| Lead Width | B | . 014 | . 017 | . 020 | 0.36 | 0.43 | 0.51 |
| Mold Draft Angle Top | $\alpha$ | 0 | 12 | 15 | 0 | 12 | 15 |
| Mold Draft Angle Bottom | $\beta$ | 0 | 12 | 15 | 0 | 12 | 15 |

*Controlling Parameter
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed $.010 "(0.254 \mathrm{~mm})$ per side.
Drawing No. C04-056

## 8-Lead Ceramic Side Brazed Dual In-line with Window (JW) - 300 mil



| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dime | imits | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 8 |  |  | 8 |  |
| Pitch | p |  | . 100 |  |  | 2.54 |  |
| Top to Seating Plane | A | . 145 | . 165 | . 185 | 3.68 | 4.19 | 4.70 |
| Top of Body to Seating Plane | A2 | . 103 | . 123 | . 143 | 2.62 | 3.12 | 3.63 |
| Standoff | A1 | . 025 | . 035 | . 045 | 0.64 | 0.89 | 1.14 |
| Package Width | E1 | . 280 | . 290 | . 300 | 7.11 | 7.37 | 7.62 |
| Overall Length | D | . 510 | . 520 | . 530 | 12.95 | 13.21 | 13.46 |
| Tip to Seating Plane | L | . 130 | . 140 | . 150 | 3.30 | 3.56 | 3.81 |
| Lead Thickness | c | . 008 | . 010 | . 012 | 0.20 | 0.25 | 0.30 |
| Upper Lead Width | B1 | . 050 | . 055 | . 060 | 1.27 | 1.40 | 1.52 |
| Lower Lead Width | B | . 016 | . 018 | . 020 | 0.41 | 0.46 | 0.51 |
| Overall Row Spacing | eB | . 296 | . 310 | . 324 | 7.52 | 7.87 | 8.23 |
| Window Diameter | W | . 161 | . 166 | . 171 | 4.09 | 4.22 | 4.34 |
| Lid Length | T | . 440 | . 450 | . 460 | 11.18 | 11.43 | 11.68 |
| Lid Width | U | . 260 | . 270 | . 280 | 6.60 | 6.86 | 7.11 |

*Controlling Parameter
JEDC Equivalent: MS-015
Drawing No. C04-083

## APPENDIX A:COMPATIBILITY

To convert code written for PIC16C5X to PIC12C67X, the user should take the following steps:

1. Remove any program memory page select operations (PA2, PA1, PA0 bits) for CALL, GOTO.
2. Revisit any computed jump operations (write to PC or add to PC, etc.) to make sure page bits are set properly under the new scheme.
3. Eliminate any data memory page switching. Redefine data variables to reallocate them.
4. Verify all writes to STATUS, OPTION, and FSR registers since these have changed.
5. Change reset vector to 0000 h .

## APPENDIX B:CODE FOR ACCESSING EEPROM DATA MEMORY

Please refer to our web site at www.microchip.com for code availability.

## PIC12C67X

NOTES:
INDEX
A
A/D
Accuracy/Error ..... 51
ADCONO Register ..... 45
ADIF bit ..... 47
Analog Input Model Block Diagram ..... 48
Analog-to-Digital Converter. ..... 45
Configuring Analog Port Pins ..... 49
Configuring the Interrupt ..... 47
Configuring the Module ..... 47
Connection Considerations ..... 51
Conversion Clock ..... 49
Conversions ..... 50
Converter Characteristics ..... 105
Delays ..... 48
Effects of a Reset ..... 51
Equations ..... 48
Flowchart of A/D Operation ..... 52
GO/ $\overline{\text { DONE }}$ bit ..... 47
Internal Sampling Switch (Rss) Impedence ..... 48
Operation During Sleep ..... 51
Sampling Requirements ..... 48
Sampling Time ..... 48
Source Impedence ..... 48
Time Delay ..... 48
Transfer Function ..... 51
Absolute Maximum Ratings ..... 89
ADDLW Instruction ..... 72
ADDWF Instruction ..... 72
ADIE bit ..... 18
ADIF bit ..... 19
ADRES Register ..... 13, 45, 47
ALU ..... 7
ANDLW Instruction ..... 72
ANDWF Instruction ..... 72
Application Notes
AN546 ..... 45
AN556 ..... 22
Architecture
Harvard .....  7
Overview ..... 7
von Neumann ..... 7
Assembler
MPASM Assembler ..... 83
B
BCF Instruction ..... 73
Bit Manipulation ..... 70
Block Diagrams
Analog Input Model ..... 48
On-Chip Reset Circuit ..... 57
Timer0 ..... 39
Timer0/WDT Prescaler ..... 42
Watchdog Timer ..... 65
BSF Instruction ..... 73
BTFSC Instruction ..... 73
BTFSS Instruction ..... 74
C
C bit ..... 15
CALO bit ..... 21
CAL1 bit ..... 21
CAL2 bit ..... 21
CAL3 bit ..... 21
CALFST bit ..... 21
CALL Instruction ..... 74
CALSLW bit ..... 21
Carry bit ..... 7
Clocking Scheme ..... 10
CLRF Instruction ..... 74
CLRW Instruction ..... 74
CLRWDT Instruction ..... 75
Code Examples
Changing Prescaler (Timer0 to WDT) ..... 43
Changing Prescaler (WDT to Timer) ..... 43
Indirect Addressing ..... 23
Code Protection ..... 53, 67
COMF Instruction ..... 75
Computed GOTO ..... 22
Configuration Bits ..... 53
D
DC and AC Characteristics ..... 109
DC bit. ..... 15
DC Characteristics
PIC12C671/672, PIC12CE673/674 ..... 92
PIC12LC671/672, PIC12LCE673/674 ..... 94
DECF Instruction ..... 75
DECFSZ Instruction ..... 75
Development Support ..... 3, 83
Digit Carry bit ..... 7
Direct Addressing ..... 23
E
EEPROM Peripheral Operation ..... 33
Electrical Characteristics - PIC12C67X ..... 89
Errata .....  2
External Brown-out Protection Circuit ..... 61
External Power-on Reset Circuit. ..... 61
F
Family of Devices .....  4
Features ..... 1
FSR Register ..... 13, 14, 23
G
General Description .....  3
GIE bit ..... 62
GOTO Instruction ..... 76
GPIF bit ..... 64
GPIO. ..... 25, 59
GPIO Register ..... 13
GPPU bit ..... 16

## PIC12C67X

I
I/O Interfacing ..... 25
I/O Ports ..... 25
I/O Programming Considerations ..... 31
ID Locations ..... 53
INCF Instruction ..... 76
INCFSZ Instruction ..... 76
In-Circuit Serial Programming ..... 53, 67
INDF Register ..... 14, 23
Indirect Addressing ..... 23
Initialization Conditions for All Registers ..... 59
Instruction Cycle ..... 10
Instruction Flow/Pipelining ..... 10
Instruction Format ..... 69
Instruction Set
ADDLW ..... 72
ADDWF ..... 72
ANDLW ..... 72
ANDWF ..... 72
BCF. ..... 73
BSF ..... 73
BTFSC ..... 73
BTFSS ..... 74
CALL ..... 74
CLRF ..... 74
CLRW ..... 74
CLRWDT. ..... 75
COMF ..... 75
DECF ..... 75
DECFSZ ..... 75
GOTO ..... 76
INCF ..... 76
INCFSZ ..... 76
IORLW ..... 76
IORWF ..... 77
MOVF.. ..... 77
MOVLW ..... 77
MOVWF ..... 77
NOP ..... 78
OPTION ..... 78
RETFIE ..... 78
RETLW ..... 78
RETURN ..... 79
RLF ..... 79
RRF ..... 79
SLEEP ..... 79
SUBLW ..... 80
SUBWF ..... 80
SWAPF ..... 81
TRIS ..... 81
XORLW ..... 81
XORWF ..... 81
Section ..... 69
INTCON Register ..... 17
INTEDG bit ..... 16
Internal Sampling Switch (Rss) Impedence ..... 48
Interrupts ..... 53
A/D ..... 62
GP2/INT ..... 62
GPIO Port ..... 62
Section ..... 62
TMRO ..... 64
TMR0 Overflow ..... 62
IORLW Instruction ..... 76
ORWF Instruction ..... 77
IRP bit ..... 15
K
KeeLoq® Evaluation and Programming Tools ..... 86
L
Loading of PC ..... 22
M
$\overline{\text { MCLR. }}$ ..... 56, 59
Memory
Data Memory ..... 11
Program Memory ..... 11
Register File Map - PIC12CE67X ..... 12
MOVF Instruction ..... 77
MOVLW Instruction ..... 77
MOVWF Instruction ..... 77
MPLAB Integrated Development Environment Software ..... 83
N
NOP Instruction ..... 78
0
Opcode ..... 69
OPTION Instruction ..... 78
OPTION Register. ..... 16
Orthogonal .....  7
OSC selection ..... 53
OSCCAL Register ..... 21Oscillator
EXTRC ..... 58
HS ..... 58
INTRC ..... 58
LP ..... 58
XT ..... 58
Oscillator Configurations. ..... 54
Oscillator Types
EXTRC ..... 54
HS ..... 54
INTRC ..... 54
LP ..... 54
XT ..... 54
P
Package Marking Information ..... 115
Packaging Information ..... 115
Paging, Program Memory ..... 22
PCL ..... 70
PCL Register ..... 13, 14, 22
PCLATH. ..... 59
PCLATH Register ..... 13, 14, 22
PCON Register ..... 20, 58
PD bit ..... 15, 56
PICDEM-1 Low-Cost PICmicro Demo Board ..... 85
PICDEM-2 Low-Cost PIC16CXX Demo Board ..... 85
PICDEM-3 Low-Cost PIC16CXXX Demo Board ..... 85
PICSTART® Plus Entry Level Development System ..... 85
PIE1 Register. ..... 18
Pinout Description - PIC12CE67X ..... 9
PIR1 Register ..... 19
POP ..... 22
POR ..... 58
Oscillator Start-up Timer (OST) ..... 53, 58
Power Control Register (PCON) ..... 58
Power-on Reset (POR) ..... 53, 58, 59
Power-up Timer (PWRT) ..... 53, 58
Power-Up-Timer (PWRT) ..... 58
Time-out Sequence ..... 58
Time-out Sequence on Power-up ..... 60
TO. ..... 56
Power ..... 56
Power-down Mode (SLEEP) ..... 66
Prescaler, Switching Between Timer0 and WDT ..... 43
PRO MATE® II Universal Programmer ..... 85
Program Branches ..... 7
Program Memory
Paging ..... 22
Program Verification ..... 67
PSO bit ..... 16
PS1 bit ..... 16
PS2 bit ..... 16
PSA bit ..... 16
PUSH ..... 22
R
RC Oscillator ..... 55
Read Modify Write ..... 31
Read-Modify-Write ..... 31
Register File ..... 11
Registers
Map
PIC12C67X ..... 12
Reset Conditions ..... 59
Reset ..... 53, 56
Reset Conditions for Special Registers ..... 59
RETFIE Instruction ..... 78
RETLW Instruction ..... 78
RETURN Instruction ..... 79
RLF Instruction ..... 79
RPO bit ..... 11, 15
RP1 bit ..... 15
RRF Instruction ..... 79
S
SEEVAL® Evaluation and Programming System ..... 86
Services
One-Time-Programmable (OTP) .....  5
Quick-Turnaround-Production (QTP) ..... 5
Serialized Quick-Turnaround Production (SQTP) ..... 5
SFR ..... 70
SFR As Source/Destination ..... 70
SLEEP ..... 53, 56
SLEEP Instruction ..... 79
Software Simulator (MPLAB-SIM) ..... 84
Special Features of the CPU ..... 53
Special Function Register PIC12C67X ..... 13
Special Function Registers ..... 70
Special Function Registers, Section ..... 12
Stack ..... 22
Overflows ..... 22
Underflow ..... 22
STATUS Register ..... 15
SUBLW Instruction ..... 80
SUBWF Instruction ..... 80
SWAPF Instruction ..... 81
T
TOCS bit. ..... 16
TAD ..... 49
Timer0 RTCC. ..... 59
Timers
Timer0
Block Diagram ..... 39
External Clock ..... 41
External Clock Timing ..... 41
Increment Delay ..... 41
Interrupt ..... 39
Interrupt Timing ..... 40
Prescaler ..... 42
Prescaler Block Diagram ..... 42
Section ..... 39
Switching Prescaler Assignment ..... 43
Synchronization ..... 41
TOCKI ..... 41
TOIF ..... 64
Timing ..... 39
TMRO Interrupt ..... 64
Timing Diagrams
A/D Conversion ..... 106
CLKOUT and I/O ..... 102
External Clock Timing ..... 100
Time-out Sequence ..... 60
Timer0 ..... 39
Timer0 Interrupt Timing ..... 40
Timer0 with External Clock ..... 41
Wake-up from Sleep via Interrupt ..... 67
TO bit. ..... 15
TOSE bit. ..... 16
TRIS Instruction ..... 81
TRIS Register ..... 14, 25, 31
Two's Complement. ..... 7
U
UV Erasable Devices ..... 5
WW Register
ALU. .....  7
Wake-up from SLEEP ..... 66
Watchdog Timer (WDT) ..... 65
WDT ..... 59
Block Diagram ..... 65
Period ..... 65
Programming Considerations ..... 65
Timeout ..... 59
WWW, On-Line Support ..... 2
X
XORLW Instruction ..... 81
XORWF Instruction ..... 81
Z
Z bit ..... 15
Zero bit ..... 7

## NOTES:

## ON-LINE SUPPORT

Microchip provides on-line support on the Microchip World Wide Web (WWW) site.
The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site.

## Connecting to the Microchip Internet Web Site

The Microchip web site is available by using your favorite Internet browser to attach to:

## www.microchip.com

The file transfer site is available by using an FTP service to connect to:

## ftp://ftp.microchip.com

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

- Latest Microchip Press Releases
- Technical Support Section with Frequently Asked Questions
- Design Tips
- Device Errata
- Job Postings
- Microchip Consultant Program Member Listing
- Links to other useful web sites related to Microchip Products
- Conferences for products, Development Systems, technical information and more
- Listing of seminars and events


## Systems Information and Upgrade Hot Line

The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive any currently available upgrade kits. The Hot Line Numbers are:
1-800-755-2345 for U.S. and most of Canada, and 1-480-786-7302 for the rest of the world.

Trademarks: The Microchip name, logo, PIC, PICmicro, PICSTART, PICMASTER, PRO MATE and MPLAB are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FlexROM and fuzzyLAB are trademarks and SQTP is a service mark of Microchip in the U.S.A.
All other trademarks mentioned herein are the property of their respective companies.

## PIC12C67X

## READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 786-7578.
Please list the following information, and use this outline to provide us with your comments about this Data Sheet.

```
To: Technical Publications Manager
Total Pages Sent
RE: Reader Response
From: Name
```

$\qquad$

```
Company
Address
City / State / ZIP / Country
``` \(\qquad\)
```

Telephone: (___ )

``` \(\qquad\)
``` \(-\)
``` \(\qquad\)
FAX: ( \(\qquad\) )
\(\qquad\)
``` -
``` \(\qquad\)
```

Application (optional):
Would you like a reply? ___ ___N
Device: PIC12C67X Literature Number: DS30561B
Questions:

1. What are the best features of this document?
```
\(\qquad\)
2. How does this document meet your hardware and software development needs?
\(\qquad\)
\(\qquad\)
3. Do you find the organization of this data sheet easy to follow? If not, why?
\(\qquad\)
4. What additions to the data sheet do you think would enhance the structure and subject?
\(\qquad\)
\(\qquad\)
5. What deletions from the data sheet could be made without affecting the overall usefulness?
\(\qquad\)
6. Is there any incorrect or misleading information (what and where)?
\(\qquad\)
\(\qquad\)
7. How would you improve this document?
\(\qquad\)
\(\qquad\)
8. How would you improve our software, systems, and silicon products?
\(\qquad\)
\(\qquad\)

PIC12C67X PRODUCT IDENTIFICATION SYSTEM

* JW Devices are UV erasable and can be programmed to any device configuration. JW Devices meet the electrical requirement of each oscillator type (including LC devices).

\section*{Sales and Support}
```

Data Sheets
Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recom-
mended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

1. Your local Microchip sales office
2. The Microchip Corporate Literature Center U.S. FAX: (480) 786-7277
3. The Microchip Worldwide Site (www.microchip.com)
Please specify which device, revision of silicon and Data Sheet (include Literature \#) you are using.
New Customer Notification System
Register on our web site (www.microchip.com/cn) to receive the most current information on our products.
```

\section*{Note the following details of the code protection feature on PICmicro \({ }^{\circledR}\) MCUs.}
- The PICmicro family meets the specifications contained in the Microchip Data Sheet.
- Microchip believes that its family of PICmicro microcontrollers is one of the most secure products of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the PICmicro microcontroller in a manner outside the operating specifications contained in the data sheet. The person doing so may be engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable".
- Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our product.
If you have any further questions about this matter, please contact the local sales office nearest to you.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.

\section*{Trademarks}

The Microchip name and logo, the Microchip logo, FilterLab, KeELoQ, microID, MPLAB, PIC, PICmicro, PICMASTER, PICSTART, PRO MATE, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
dsPIC, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, MXDEV, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A.

Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.
© 2002, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

3 Printed on recycled paper.


Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro \({ }^{\oplus}\) 8-bit MCUs, KEELOQ \({ }^{\oplus}\) code hopping devices, Serial EEPROMs and microperipheral products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.

\section*{Worldwide Sales and SERVICE}

\section*{AMERICAS}

\section*{Corporate Office}

2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7200 Fax: 480-792-7277
Technical Support: 480-792-7627
Web Address: http://www.microchip.com

\section*{Rocky Mountain}

2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7966 Fax: 480-792-7456

\section*{Atlanta}

500 Sugar Mill Road, Suite 200B
Atlanta, GA 30350
Tel: 770-640-0034 Fax: 770-640-0307

\section*{Boston}

2 Lan Drive, Suite 120
Westford, MA 01886
Tel: 978-692-3848 Fax: 978-692-3821

\section*{Chicago}

333 Pierce Road, Suite 180
Itasca, IL 60143
Tel: 630-285-0071 Fax: 630-285-0075

\section*{Dallas}

4570 Westgrove Drive, Suite 160
Addison, TX 75001
Tel: 972-818-7423 Fax: 972-818-2924

\section*{Detroit}

Tri-Atria Office Building
32255 Northwestern Highway, Suite 190
Farmington Hills, MI 48334
Tel: 248-538-2250 Fax: 248-538-2260

\section*{Kokomo}

2767 S. Albright Road
Kokomo, Indiana 46902
Tel: 765-864-8360 Fax: 765-864-8387

\section*{Los Angeles}

18201 Von Karman, Suite 1090
lrvine, CA 92612
Tel: 949-263-1888 Fax: 949-263-1338

\section*{New York}

150 Motor Parkway, Suite 202
Hauppauge, NY 11788
Tel: 631-273-5305 Fax: 631-273-5335

\section*{San Jose}

Microchip Technology Inc.
2107 North First Street, Suite 590
San Jose, CA 95131
Tel: 408-436-7950 Fax: 408-436-7955

\section*{Toronto}

6285 Northam Drive, Suite 108
Mississauga, Ontario L4V 1X5, Canada
Tel: 905-673-0699 Fax: 905-673-6509

\section*{ASIA/PACIFIC}

\section*{Australia}

Microchip Technology Australia Pty Ltd
Suite 22, 41 Rawson Street
Epping 2121, NSW
Australia
Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

\section*{China - Beijing}

Microchip Technology Consulting (Shanghai)
Co., Ltd., Beijing Liaison Office
Unit 915
Bei Hai Wan Tai Bldg.
No. 6 Chaoyangmen Beidajie
Beijing, 100027, No. China
Tel: 86-10-85282100 Fax: 86-10-85282104

\section*{China - Chengdu}

Microchip Technology Consulting (Shanghai
Co., Ltd., Chengdu Liaison Office
Rm. 2401, 24th Floor,
Ming Xing Financial Tower
No. 88 TIDU Street
Chengdu 610016, China
Tel: 86-28-6766200 Fax: 86-28-6766599

\section*{China - Fuzhou}

Microchip Technology Consulting (Shanghai)
Co., Ltd., Fuzhou Liaison Office
Unit 28F, World Trade Plaza
No. 71 Wusi Road
Fuzhou 350001, China
Tel: 86-591-7503506 Fax: 86-591-7503521

\section*{China - Shanghai}

Microchip Technology Consulting (Shanghai)
Co., Ltd.
Room 701, Bldg. B
Far East International Plaza
No. 317 Xian Xia Road
Shanghai, 200051
Tel: 86-21-6275-5700 Fax: 86-21-6275-5060

\section*{China - Shenzhen}

Microchip Technology Consulting (Shanghai)
Co., Ltd., Shenzhen Liaison Office
Rm. 1315, 13/F, Shenzhen Kerry Centre,

\section*{Renminnan Lu}

Shenzhen 518001, China
Tel: 86-755-2350361 Fax: 86-755-2366086

\section*{Hong Kong}

Microchip Technology Hongkong Ltd.
Unit 901-6, Tower 2, Metroplaza
223 Hing Fong Road
Kwai Fong, N.T., Hong Kong
Tel: 852-2401-1200 Fax: 852-2401-3431

\section*{India}

Microchip Technology Inc
India Liaison Office
Divyasree Chambers
1 Floor, Wing A (A3/A4)
No. 11, O'Shaugnessey Road
Bangalore, 560 025, India
Tel: 91-80-2290061 Fax: 91-80-2290062

\section*{Japan}

Microchip Technology Japan K.K.
Benex S-1 6F
3-18-20, Shinyokohama
Kohoku-Ku, Yokohama-shi
Kanagawa, 222-0033, Japan
Tel: 81-45-471-6166 Fax: 81-45-471-6122

\section*{Korea}

Microchip Technology Korea
168-1, Youngbo Bldg. 3 Floor
Samsung-Dong, Kangnam-Ku
Seoul, Korea 135-882
Tel: 82-2-554-7200 Fax: 82-2-558-5934

\section*{Singapore}

Microchip Technology Singapore Pte Ltd.
200 Middle Road
\#07-02 Prime Centre
Singapore, 188980
Tel: 65-334-8870 Fax: 65-334-8850

\section*{Taiwan}

Microchip Technology Taiwan
11F-3, No. 207
Tung Hua North Road
Taipei, 105, Taiwan
Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

\section*{EUROPE}

\section*{Denmark}

Microchip Technology Nordic ApS
Regus Business Centre
Lautrup hoj 1-3
Ballerup DK-2750 Denmark
Tel: 4544209895 Fax: 4544209910

\section*{France}

Microchip Technology SARL
Parc d'Activite du Moulin de Massy
43 Rue du Saule Trapu
Batiment A - ler Etage
91300 Massy, France
Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

\section*{Germany}

Microchip Technology GmbH
Gustav-Heinemann Ring 125
D-81739 Munich, Germany
Tel: 49-89-627-144 0 Fax: 49-89-627-144-44

\section*{Italy}

Microchip Technology SRL
Centro Direzionale Colleoni
Palazzo Taurus 1 V. Le Colleoni 1
20041 Agrate Brianza
Milan, Italy
Tel: 39-039-65791-1 Fax: 39-039-6899883

\section*{United Kingdom}

Arizona Microchip Technology Ltd
505 Eskdale Road
Winnersh Triangle
Wokingham
Berkshire, England RG41 5TU
Tel: 441189215869 Fax: 44-118 921-5820```


[^0]:    * These parameters are characterized but not tested.

