



# 14-Bit, Serial Input Multiplying Digital-to-Analog Converter

### **FEATURES**

- 14-Bit Monotonic
- ±1 LSB INL
- ±0.5 LSB DNL
- Low Noise: 12 nV/√Hz
- Low Power:  $I_{DD} = 2 \mu A$
- +2.7 V to +5.5 V Analog Power Supply
- 2 mA Full-Scale Current  $\pm 20\%$  with  $V_{REF}$  = 10 V
- 0.5 µs Settling Time
- 4-Quadrant Multiplying Reference-Input
- Reference Bandwidth: 10 MHz
- ±10 V Reference Input
- Reference Dynamics: -105 THD
- 3-Wire 50-MHz Serial Interface
- Tiny 8-Lead 3 x 3 mm SON and 3 x 5 mm MSOP Packages
- Industry-Standard Pin Configuration

### **APPLICATIONS**

- Automatic Test Equipment
- Instrumentation
- Digitally Controlled Calibration
- Industrial Control PLCs

### DESCRIPTION

The DAC8801 multiplying digital-to-analog converter is designed to operate from a single 2.7-V to 5.5-V supply.

The applied external reference input voltage  $V_{REF}$  determines the full-scale output current. An internal feedback resistor ( $R_{FB}$ ) provides temperature tracking for the full-scale output when combined with an external I-to-V precision amplifier.

A serial-data interface offers high-speed, three-wire microcontroller compatible inputs using data-in (SDI), clock (CLK), and chip select (CS).

The DAC8801 is packaged in space-saving 8-lead SON and MSOP packages.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| PRODUCT | MINIMUM<br>RELATIVE<br>ACCURACY<br>(LSB) | DIFFERENTIAL<br>NONLINEARITY<br>(LSB) | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA,<br>QUANTITY |
|---------|------------------------------------------|---------------------------------------|------------------|-----------------------|-----------------------------------|--------------------|--------------------|---------------------------------|
| DAC8801 | ±1                                       | ±0.5                                  | MSOP-8           | DGK                   | -40°C to +85°C                    | F01                | DAC8801IDGKT       | Tape and Reel,<br>250           |
| DAC8801 | ±1                                       | ±0.5                                  | MSOP-8           | DGK                   | -40°C to +85°C                    | F01                | DAC8801IDGKR       | Tape and Reel,<br>2500          |
| DAC8801 | ±1                                       | ±0.5                                  | SON-8            | DRB                   | -40°C to +85°C                    | E01                | DAC8801IDRBT       | Tape and Reel,<br>250           |
| DAC8801 | ±1                                       | ±0.5                                  | SON-8            | DRB                   | -40°C to +85°C                    | E01                | DAC8801IDRBR       | Tape and Reel,<br>2500          |

#### PACKAGE/ORDERING INFORMATION (1)

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or refer to our web site at www.ti.com.

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                               |                   | DAC8801                                                   | UNITS |
|-----------------------------------------------|-------------------|-----------------------------------------------------------|-------|
| V <sub>DD</sub> to GND                        |                   | -0.3 to +7                                                | V     |
| Digital Input voltage to GND                  |                   | -0.3 to +V <sub>DD</sub> + 0.3                            | V     |
| V <sub>OUT</sub> to GND                       |                   | -0.3 to +V <sub>DD</sub> + 0.3                            | V     |
| Operating temperature range                   |                   | -40 to +105                                               | °C    |
| Storage temperature range                     |                   | -65 to +150                                               | °C    |
| Junction temperature range (T <sub>J</sub> ma | ax)               | +125                                                      | °C    |
| Power dissipation                             |                   | (T <sub>J</sub> max - T <sub>A</sub> ) / R <sub>OJA</sub> | W     |
| Thermal impedance, $R_{\Theta JA}$            |                   | +55                                                       | °C/W  |
| Lead temperature, soldering                   | Vapor phase (60s) | +215                                                      | °C    |
| _ead temperature, soldering Infrared (15s)    |                   | +220                                                      | °C    |
| ESD rating, HBM                               |                   | 1500                                                      | V     |
| ESD rating, CDM                               |                   | 1000                                                      | V     |

(1) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

### ELECTRICAL CHARACTERISTICS

 $V_{DD}$  = +2.7 V to +5.5 V;  $I_{OUT}$  = Virtual GND, GND = 0 V;  $V_{REF}$  = 10 V;  $T_A$  = Full Operating Temperature; all specifications -40°C to +85°C unless otherwise noted.

| PARAMETER                          |                   |                                                         |     | DAC8801 |      |                    |
|------------------------------------|-------------------|---------------------------------------------------------|-----|---------|------|--------------------|
|                                    |                   | CONDITIONS                                              | MIN | TYP     | MAX  | UNITS              |
| STATIC PERFORMANCE                 |                   |                                                         |     |         |      |                    |
| Resolution                         |                   |                                                         | 14  |         |      | Bits               |
| Relative accuracy                  |                   |                                                         |     |         | ±1   | LSB                |
| Differential nonlinearity          |                   |                                                         |     |         | ±0.5 | LSB                |
| Output leakage current             |                   | Data = 0000h, T <sub>A</sub> = 25°C                     |     |         | 10   | nA                 |
| Output leakage current             |                   | Data = 0000h, $T_A = T_{MAX}$                           |     |         | 10   | nA                 |
| Full-scale gain error              |                   | All ones loaded to DAC register                         |     | ±1      | ±4   | mV                 |
| Full-scale tempco                  |                   |                                                         |     | ±3      |      | ppm of FSR/°C      |
| OUTPUT CHARACTERISTI               | CS <sup>(1)</sup> |                                                         | 1   |         | 1    |                    |
| Output current                     |                   |                                                         |     | 2       |      | mA                 |
| Output capacitance                 |                   | Code dependent                                          |     | 50      |      | pF                 |
| REFERENCE INPUT                    |                   |                                                         | 1   |         |      | -                  |
| VREF Range                         |                   |                                                         | -15 |         | 15   | V                  |
| Input resistance                   |                   |                                                         |     | 5       |      | kΩ                 |
| Input capacitance                  |                   |                                                         |     | 5       |      | pF                 |
| LOGIC INPUTS AND OUTP              | UT <sup>(1)</sup> |                                                         |     |         |      | · · · · ·          |
| Input low voltage                  | VIL               | V <sub>DD</sub> = +2.7V                                 |     |         | 0.6  | V                  |
| Input low voltage                  |                   | $V_{DD} = +5V$                                          |     |         | 0.8  | V                  |
| Input high voltage                 |                   | V <sub>DD</sub> = +2.7V                                 | 2.1 |         |      | V                  |
| Input high voltage                 | V <sub>IH</sub>   |                                                         | 2.4 |         |      | V                  |
| Input leakage current              | I                 |                                                         |     |         | 10   | μA                 |
| Input capacitance                  | C <sub>IL</sub>   |                                                         |     |         | 10   | pF                 |
|                                    |                   |                                                         |     |         |      | · · ·              |
| Clock input frequency              | f <sub>CLK</sub>  |                                                         |     |         | 50   | MHz                |
| Clock pulse width high             | 02.K              |                                                         | 10  |         |      | ns                 |
| Clock pulse width low              |                   |                                                         | 10  |         |      | ns                 |
| CS to Clock setup time             |                   |                                                         | 0   |         |      | ns                 |
| Clock to CS hold time              |                   |                                                         | 10  |         |      | ns                 |
| Data setup time                    |                   |                                                         | 5   |         |      | ns                 |
| Data hold time                     |                   |                                                         | 10  |         |      | ns                 |
| POWER REQUIREMENTS                 |                   |                                                         |     |         |      |                    |
| V <sub>DD</sub>                    |                   |                                                         | 2.7 |         | 5.5  | V                  |
| I <sub>DD</sub> (normal operation) |                   | Logic inputs = 0 V                                      |     |         | 5    | μA                 |
| $V_{DD} = +4.5V \text{ to } +5.5V$ |                   | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                    |     | 3       | 5    | μΑ                 |
| $V_{DD} = +2.7V \text{ to } +3.6V$ |                   | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                    |     | 1       | 2.5  | μΑ                 |
| AC CHARACTERISTICS                 |                   |                                                         | 1   | -       | -    | h                  |
| Output voltage settling time       |                   |                                                         |     | 0.5     |      | μs                 |
| Reference multiplying BW           |                   | V <sub>REF</sub> = 5 V <sub>PP</sub> , Data = 3FFFh     |     | 10      |      | MHz                |
| DAC glitch impulse                 |                   | $V_{REF} = 0$ V, Data = 3FFFh to 2000h                  |     | 2       |      | nV/s               |
| Feedthrough error                  |                   | $V_{REF} = 100 \text{ mV}_{RMS}$ , 100kHz, Data = 0000h |     | -70     |      | dB                 |
| Digital feedthrough                |                   | - REF KINS,                                             |     | 2       |      | nV/s               |
| Total harmonic distortion          |                   | 100Hz to 20kHz                                          |     | -105    |      | dB                 |
| Output spot noise voltage          |                   | f = 1  kHz, BW = 1  Hz                                  |     | 12      |      | nV/√ <del>Hz</del> |

(1) Specified by design and characterization, not production tested.

#### SLAS403A-NOVEMBER 2004-REVISED DECEMBER 2004

#### **PIN ASSIGNMENTS**



#### **TERMINAL FUNCTIONS**

| PIN | NAME             | DESCRIPTION                                                                                                                     |
|-----|------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 1   | CLK              | Clock input, positive edge triggered clocks data into shift register                                                            |
| 2   | SDI              | Serial register input, data loads directly into the shift register MSB first. Extra leading bits are ignored.                   |
| 3   | R <sub>FB</sub>  | Internal matching feedback resistor. Connect to external op amp output.                                                         |
| 4   | V <sub>REF</sub> | DAC reference input pin. Establishes DAC full-scale voltage. Constant input resistance versus code.                             |
| 5   | I <sub>OUT</sub> | DAC current output. Connects to inverting terminal of external precision I to V op amp.                                         |
| 6   | GND              | Analog and digital ground                                                                                                       |
| 7   | V <sub>DD</sub>  | Posiitve power supply input. Specified range of operation 2.7 V to 5.5 V.                                                       |
| 8   | CS               | Chip select, active low digital input. Transfers shift register data to DAC register on rising edge. See Table 1 for operation. |

# TYPICAL CHARACTERISTICS: $V_{DD} = +5 V$

At  $T_A = +25^{\circ}C$ ,  $+V_{DD} = +5$  V, unless otherwise noted.



SLAS403A-NOVEMBER 2004-REVISED DECEMBER 2004

# TYPICAL CHARACTERISTICS: $V_{DD} = +5 V$ (continued)

At  $T_A = +25^{\circ}C$ ,  $+V_{DD} = +5$  V, unless otherwise noted.



Time (0.1µs/div) Figure 9.

TEXAS INSTRUMENTS www.ti.com



**REFERENCE BANDWIDTH** 







DAC8801

## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7V

At  $T_A = +25^{\circ}C$ ,  $+V_{DD} = +2.7V$ , unless otherwise noted.



SLAS403A-NOVEMBER 2004-REVISED DECEMBER 2004

#### THEORY OF OPERATION

The DAC8801 is a single channel current output, 16-bit digital-to-analog converter (DAC). The architecture, illustrated in Figure 17, is an R-2R ladder configuration with the three MSBs segmented. Each 2R leg of the ladder is either switched to GND or the  $I_{OUT}$  terminal. The  $I_{OUT}$  terminal of the DAC is held at a virtual GND potential by the use of an external I/V converter op amp. The R-2R ladder is connected to an external reference input  $V_{REF}$  that determines the DAC full-scale current. The R-2R ladder presents a code independent load impedance to the external reference of 5 k $\Omega\pm$  25%. The external reference voltage can vary in a range of -10 V to 10 V, thus providing bipolar  $I_{OUT}$  current operation. By using an external I/V converter and the DAC8801 R<sub>FB</sub> resistor, output voltage ranges of -V<sub>REF</sub> to V<sub>REF</sub> can be generated.

When using an external I/V converter and the DAC8801  $R_{\rm FB}$  resistor, the DAC output voltage is given by Equation 1:



Figure 17. Equivalent R-2R DAC Circuit

Each DAC code determines the 2R leg switch position to either GND or  $I_{OUT}$ . Because the DAC output impedance as seen looking into the  $I_{OUT}$  terminal changes versus code, the external I/V converter noise gain will also change. Because of this, the external I/V converter op amp must have a sufficiently low offset voltage such that the amplifier offset is not modulated by the DAC  $I_{OUT}$  terminal impedance change. External op amps with large offset voltages can produce INL errors in the transfer function of the DAC8801 due to offset modulation versus DAC code. For best linearity performance of the DAC8801, an op amp (OPA277) as shown in Figure 18 is recommended. This circuit allows  $V_{REF}$  to swing from -10V to +10V.



Figure 18. Voltage Output Configuration

# DAC8801

#### TEXAS INSTRUMENTS www.ti.com

#### SLAS403A-NOVEMBER 2004-REVISED DECEMBER 2004





## Table 1. Control Logic Truth Table<sup>(1)</sup>

| CLK | CS | Serial Shift Register                           | DAC Register                         |
|-----|----|-------------------------------------------------|--------------------------------------|
| Х   | Н  | No effect                                       | Latched                              |
| ↑+  | L  | Shift register data advanced one bit            | Latched                              |
| Х   | Н  | No effect                                       | Latched                              |
| Х   | ↑+ | Shift register data transferred to DAC register | New data loaded from serial register |

(1)  $\uparrow$ + Positive logic transition; X = Don't care

#### Table 2. Serial Input Register Data Format, Data Loaded MSB First

|    | Bit                | B13<br>(MSB) | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0<br>(LSB) |
|----|--------------------|--------------|-----|-----|-----|----|----|----|----|----|----|----|----|----|-------------|
| Da | ata <sup>(1)</sup> | D13          | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0          |

(1) A full 16-bit data word can be loaded into the serial register, but only the last 14 bits are transferred to the DAC register when  $\overline{CS}$  goes high.

### **APPLICATION INFORMATION**

#### **Stability Circuit**

For a current-to-voltage design as shown in Figure 20, the DAC8801 current output ( $I_{OUT}$ ) and the connection with the inverting node of the op amp should be as short as possible and according to correct PCB layout design. For each code change there is a step function. If the GBP of the op amp is limited and parasitic capacitance is excessive at the inverting node then gain peaking is possible. Therefore, for circuit stability, a compensation capacitor C1 (4 pF to 20 pF typ) can be added to the design as shown in Figure 20.



Figure 20. Gain Peaking Prevention Circuit With Compensation Capacitor

#### **Positive Voltage Output Circuit**

As shown in Figure 21, in order to generate a positive voltage output, a negative reference is input to the DAC8801. This design is suggested instead of using an inverting amp to invert the output due to tolerance errors of the resistor. For a negative reference,  $V_{OUT}$  and GND of the reference are level-shifted to a virtual ground and a -2.5 V input to the DAC8801 with an op amp.



Figure 21. Positive Voltage Output Circuit

### **Bipolar Output Circuit**

The DAC8801, as a 2-quadrant multiplying DAC, can be used to generate a unipolar output. The polarity of the full-scale output  $I_{OUT}$  is the inverse of the input reference voltage at  $V_{REF}$ .

Some applications require full 4-quadrant multiplying capabilities or bipolar output swing. As shown in Figure 22, external op amp U4 is added as a summing amp and has a gain of 2X that widens the output span to 5 V. A 4-quadrant multiplying circuit is implemented by using a 2.5-V offset of the reference voltage to bias U4. According to the circuit transfer equation given in Equation 2, input data (D) from code 0 to full scale produces output voltages of  $V_{OUT} = -2.5$  V to  $V_{OUT} = +2.5$  V.

$$V_{OUT} = \left(\frac{D}{16,384} - 1\right) \times V_{REF}$$

(2)

(3)



Figure 22. Bipolar Output Circuit

#### **Programmable Current Source Circuit**

A DAC8801 can be integrated into the circuit in Figure 23 to implement an improved Howland current pump for precise voltage to current conversions. Bidirectional current flow and high voltage compliance are two features of the circuit. A application of this circuit includes a 4-mA to 20-mA current transmitter with up to a 500- $\Omega$  load. With a matched resistor network, the load current of the circuit is shown in Equation 3:

$$I_{L} = \frac{(R2 + R3) / R1}{R3} \times V_{REF} \times D$$

$$R^{2'}_{15 k\Omega}$$

$$R^{1'}_{10 pF}$$

$$V_{DD}$$

$$V_{DD}$$

$$R_{FB}$$

$$U^{2}_{0PA277}$$

$$R^{1'}_{150 k\Omega}$$

$$U^{2}_{0PA277}$$

$$R^{3'}_{150 k\Omega}$$

$$V_{REF}$$

$$V_{REF}$$

$$U^{1}_{DAC3801}$$

$$U^{1}_{UUT}$$

$$U^{2}_{T}$$

$$R^{3'}_{150 k\Omega}$$

$$U^{2}_{T}$$

$$R^{3}_{T}$$

Figure 23. Programmable Bidirectional Current Source Circuit

TEXAS INSTRUMENTS www.ti.com

SLAS403A-NOVEMBER 2004-REVISED DECEMBER 2004

The value of R3 in the previous equation can be reduced to increase the output current drive of U3. U3 can drive  $\pm 20$  mA in both directions with voltage compliance limited up to 15 V by the U3 voltage supply. Elimination of the circuit compensation capacitor C1 in the circuit is not suggested because of the change in the output impedance  $Z_0$ , according to Equation 4:

$$Z_{o} = \frac{R1'R3(R1 + R2)}{R1(R2' + R3') - R1'(R2 + R3)}$$

(4)

As shown in Equation 4, with matched resistors,  $Z_O$  is infinite and the circuit is optimum for use as a current source. However, if unmatched resistors are used,  $Z_O$  is positive or negative with negative output impedance being a potential cause of oscillation. Therefore, by incorporating C1 into the circuit, possible oscillation problems are eliminated. The value of C1 can be determined for critical applications; however, for most applications a value of several pF is suggested.

#### **Cross-Reference**

The DAC8801 has an industry-standard pinout. Table 3 provides the cross-reference information.

| PRODUCT     | INL<br>(LSB) | DNL<br>(LSB) | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>DESCIPTION | PACKAGE<br>OPTION | CROSS<br>REFERENCE |  |
|-------------|--------------|--------------|-----------------------------------|-----------------------|-------------------|--------------------|--|
| DAC8801IDGK | ±1           | ±1           | -40°C to +85°C                    | 8-Lead MicroSOIC      | MSOP-8            | ADS5553CRM         |  |
| DAC8801IDRB | ±1           | ±1           | -40°C to +85°C                    | 8-Lead Small Outline  | SON-8             | N/A                |  |

#### Table 3. Cross Reference

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| DAC8801IDGKR     | ACTIVE                | MSOP            | DGK                | 8    | 2000           | TBD                     | CU SNPB          | Level-1-220C-UNLIM           |
| DAC8801IDGKT     | ACTIVE                | MSOP            | DGK                | 8    | 250            | TBD                     | CU SNPB          | Level-1-220C-UNLIM           |
| DAC8801IDRBR     | ACTIVE                | SON             | DRB                | 8    | 2500           | TBD                     | CU               | Level-1-240C-UNLIM           |
| DAC8801IDRBT     | ACTIVE                | SON             | DRB                | 8    | 250            | TBD                     | CU               | Level-1-240C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-187 variation AA.



PLASTIC SMALL OUTLINE



- This drawing is subject to change without notice. В. C. Small Outline No-Lead (SON) package configuration.
- $\triangle$  The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- $\not ilde{\mathbb{E}}$  Metalized features are supplier options and may not be on the package.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated