# INTEGRATED CIRCUITS

# DATA SHEET

# **PCA9542**

2-channel I<sup>2</sup>C multiplexer and interrupt controller

**Product specification** 





# 2-channel I<sup>2</sup>C multiplexer and interrupt controller

PCA9542

### **FEATURES**

- 1-of-2 bi-directional translating multiplexer
- Channel selection via I<sup>2</sup>C bus
- Operating supply voltage 2.5 to 3.6 V
- Operating temperature range 0°C to 70°C
- Power-up with all multiplexer channels deselected
- 3 address pins, allowing up to 8 devices on the I2C bus
- Low on resistance

# **DESCRIPTION**

The PCA9542 is a 1-of-2 bi-directional translating multiplexer, controlled via the I $^2$ C bus. The SCL/SDA upstream pair fans out to two SCx/SDx downstream pairs, or channels. Only one SCx/SDx channel is selected at a time, determined by the contents of the programmable control register. Two interrupt inputs, one for each of the SCx/SDx downstream pair, are provided. One interrupt output, which acts as an AND of the two interrupt inputs, is provided. All I/O pins are 5 V tolerant.

The pass gates of the multiplexer are constructed such that the  $V_{DD}$  pin can be used to limit the maximum high voltage which will be passed by the PCA9542. This allows the use of different bus voltages on each SCx/SDx pair, so that 3.3 V parts can communicate with 5 V parts without any additional protection. External pull-up resistors can pull the bus up to the desired voltage level for this channel.

### **PIN CONFIGURATION**



### **PIN DESCRIPTION**

| PIN<br>NUMBER | SYMBOL          | FUNCTION          |  |  |  |  |
|---------------|-----------------|-------------------|--|--|--|--|
| 1             | A0              | Address input 0   |  |  |  |  |
| 2             | A1              | Address input 1   |  |  |  |  |
| 3 A2          |                 | Address input 2   |  |  |  |  |
| 4             | ĪNT0            | Interrupt input 0 |  |  |  |  |
| 5             | SD0             | Serial data 0     |  |  |  |  |
| 6             | SC0             | Serial clock 0    |  |  |  |  |
| 7             | V <sub>SS</sub> | Supply ground     |  |  |  |  |
| 8             | ĪNT1            | Interrupt input 1 |  |  |  |  |
| 9             | SD1             | Serial data 1     |  |  |  |  |
| 10            | SC1             | Serial clock 1    |  |  |  |  |
| 11            | ĪNT             | Interrupt output  |  |  |  |  |
| 12            | SCL             | Serial clock line |  |  |  |  |
| 13 SDA        |                 | Serial data line  |  |  |  |  |
| 14            | $V_{DD}$        | Supply voltage    |  |  |  |  |

# ORDERING INFORMATION

| PACKAGES             | TEMPERATURE RANGE | ORDER CODE   | DRAWING NUMBER |
|----------------------|-------------------|--------------|----------------|
| 14-Pin Plastic TSSOP | 0°C to +70°C      | PCA9542PW DH | SOT402-1       |

# 2-channel I<sup>2</sup>C multiplexer and interrupt controller

PCA9542

# **BLOCK DIAGRAM**



# 2-channel I<sup>2</sup>C multiplexer and interrupt controller

PCA9542

### CHANNEL SELECTION

A SC0x/SD0x downstream pair, or channel, is selected by the contents of the control register. This register is written after the PCA9542 has been addressed. The 3 LSBs of the control byte are used to determine which channel is to be selected. When a channel is selected, the channel will become active after a stop condition has been placed on the I<sup>2</sup>C bus. This ensures that all SCx/SDx lines will be in a HIGH state when the channel is made active, so that no false conditions are generated at the time of connection.

|   |   | COI | NTRO | L BYT | E |   |   | SELECTED    |
|---|---|-----|------|-------|---|---|---|-------------|
| 7 | 6 | 5   | 4    | 3     | 2 | 1 | 0 | CHANNEL     |
| Х | Х | Х   | Х    | Χ     | 0 | Х | Х | none        |
| X | Х | Х   | Х    | Х     | 1 | 0 | 0 | 0 (SC0/SD0) |
| Х | Х | Х   | Х    | Х     | 1 | 0 | 1 | 1 (SC1/SD1) |

# **CONTROL REGISTER**



# **POWER-ON RESET**

During power-up, the control register defaults to all zeroes causing all the channels to be deselected.

#### INTERRUPT HANDLING

The PCA9542 provides 2 interrupt inputs, one for each channel and one open drain interrupt output. When an interrupt is generated by any device, it will be detected by the PCA9542 and the interrupt output will be driven LOW. The channel need not be active for detection of the interrupt. A bit is also set in the control byte.

Bits 4-5 of the control byte correspond to channels 0-1 of the PCA9542, respectively. Therefore, if an interrupt is generated by any device connected to channel 1, then bit 5 will be set in the control register. Likewise, an interrupt on any device connected to channel 0 would cause bit 4 of the control register to be set. The master can then address the PCA9542 and read the contents of the control byte to determine which channel contains the device generating the interrupt. The master can then reconfigure the PCA9542 to select this channel, and locate the device generating the interrupt and clear it.

It should be noted that more than one device can be providing an interrupt on a channel, so it is up to the master to ensure that all devices on a channel are interrogated for an interrupt.

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | INTERRUPTING<br>CHANNEL |
|---|---|---|---|---|---|---|---|-------------------------|
| 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 0 (SC0/SD0)             |
| 0 | 0 | 1 | 0 | Х | Χ | Χ | Χ | 1 (SC1/SD1)             |

# 2-channel I<sup>2</sup>C multiplexer and interrupt controller

PCA9542

### CHARACTERISTICS OF THE I<sup>2</sup>C-BUS

The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

# Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see Figure 1).



Figure 1. Bit transfer

# Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P) (see Figure 2).

# System configuration

A device generating a message is a transmitter: a device receiving is the receiver. The device that controls the message is the master and the devices which are controlled by the master are the slaves (see Figure 3).



Figure 2. Definition of start and stop conditions



Figure 3. System configuration

5

1999 Oct 07

Downloaded from Elcodis.com electronic components distributor

# 2-channel I<sup>2</sup>C multiplexer and interrupt controller

PCA9542

# **Acknowledge**

The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, set-up and hold times must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a stop condition.



Figure 4. Acknowledgement on the I<sup>2</sup>C-bus



Figure 5. Slave address



Figure 6. WRITE control register



Figure 7. READ control register

6

# 2-channel I<sup>2</sup>C multiplexer and interrupt controller

PCA9542

# ABSOLUTE MAXIMUM RATINGS1, 2

In accordance with the Absolute Maximum Rating System (IEC 134). Voltages are referenced to GND (ground = 0 V).

| SYMBOL           | PARAMETER                     | CONDITIONS | RATING       | UNIT |
|------------------|-------------------------------|------------|--------------|------|
| $V_{DD}$         | DC supply voltage             |            | -0.5 to +7.0 | V    |
| VI               | DC input voltage              |            | -0.5 to +7.0 | V    |
| II               | DC input current              |            | ±20          | mA   |
| I <sub>O</sub>   | DC output current             |            | ±25          | mA   |
| I <sub>DD</sub>  | Supply current                |            | ±100         | mA   |
| I <sub>SS</sub>  | Supply current                |            | ±100         | mA   |
| P <sub>tot</sub> | total power dissipation       |            | 400          | mW   |
| T <sub>stg</sub> | Storage temperature range     |            | -60 to +150  | °C   |
| T <sub>amb</sub> | Operating ambient temperature |            | 0 to +70     | °C   |

#### NOTES:

- Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
  device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to
  absolute-maximum-rated conditions for extended periods may affect device reliability.
- 2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

# DC CHARACTERISTICS

 $V_{DD}$  = 2.5 to 3.6 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = 0°C to +70°C; unless otherwise specified.

| SYMBOL             | PARAMETER                | TEST CONDITIONS                                                                                                      |                     | UNIT |                       |         |
|--------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------|------|-----------------------|---------|
| STWIDUL            | FARAIVIETER              | IEST CONDITIONS                                                                                                      | MIN                 | TYP  | MAX                   | ן ייייט |
| Supply             |                          | -                                                                                                                    | -                   | -    |                       |         |
| $VDDQn \le V_{DD}$ | Supply voltage           |                                                                                                                      | 2.5                 |      | 3.6                   | V       |
| I <sub>DD</sub>    | Supply current           | Operating mode; $V_{DD} = 3.6 \text{ V}$ ;<br>no load; $V_{I} = V_{DD}$ or $V_{SS}$ ;<br>$f_{SCL} = 100 \text{ kHz}$ | -                   | 20   | 100                   | μА      |
| I <sub>stb</sub>   | Standby current          | Standby mode; $V_{DD} = 3.6 \text{ V}$ ; no load; $V_{I} = V_{DD}$ or $V_{SS}$                                       | -                   | 2.5  | 100                   | μΑ      |
| V <sub>POR</sub>   | Power-on reset voltage   | $V_{DD} = 3.6 \text{ V}$ ; no load;<br>$V_{I} = V_{DD} \text{ or } V_{SS}$                                           | -                   | 1.3  | 2.1                   | V       |
| nput SCL; inpu     | t/output SDA             |                                                                                                                      |                     |      |                       |         |
| $V_{IL}$           | LOW level input voltage  |                                                                                                                      | -0.5                | _    | 0.3 V <sub>DD</sub>   | V       |
| $V_{IH}$           | HIGH level input voltage |                                                                                                                      | 0.7 V <sub>DD</sub> | -    | 6                     | V       |
| 1                  | LOW level output current | V <sub>OL</sub> = 0.4 V                                                                                              | 3                   | -    | -                     | mA      |
| I <sub>OL</sub>    | LOW level output current | V <sub>OL</sub> = 0.6 V                                                                                              | 6                   | -    | -                     | 1 ''''  |
| ΙL                 | Leakage current          | $V_I = V_{DD}$ or $V_{SS}$                                                                                           | -1                  | -    | +1                    | μΑ      |
| Ci                 | Input capacitance        | $V_I = V_{SS}$                                                                                                       | _                   | -    | 10                    | pF      |
| Select inputs A    | to A2 / INTO to INT3     | •                                                                                                                    |                     |      |                       |         |
| $V_{IL}$           | LOW level input voltage  |                                                                                                                      | -0.5                | _    | +0.3 V <sub>DD</sub>  | V       |
| $V_{IH}$           | HIGH level input voltage |                                                                                                                      | 0.7 V <sub>DD</sub> | _    | V <sub>DD</sub> + 0.5 | V       |
| ILI                | Input leakage current    | pin at V <sub>DD</sub> or V <sub>SS</sub>                                                                            | -1                  | _    | +1                    | μА      |
| Pass Gate          |                          |                                                                                                                      |                     |      |                       |         |
| R <sub>ON</sub>    | Switch resistance        | $V_{CC} = 3.67 \text{ V}, V_{O} = 0.4 \text{ V}, I_{O} = 15 \text{ mA}$                                              | 5                   | 20   | 30                    | Ω       |
| NON                | GWIGH TESISTATIOE        | $V_{CC} = 2.3 \text{ to } 2.7 \text{ V}, V_{O} = 0.4 \text{V}, I_{O} = 10 \text{ mA}$                                | 7                   | 26   | 55                    | 32      |
|                    |                          | $V_{swin} = V_{DD} = 3.3 \text{ V}; I_{swout} = -100 \mu\text{A}$                                                    |                     | 2.2  |                       |         |
| $V_{Pass}$         | Switch output voltage    | $V_{swin} = V_{DD} = 3.0 \text{ to } 3.6 \text{ V}; I_{swout} = -100 \mu\text{A}$                                    | 1.6                 |      | 2.8                   | ] _/    |
| v Pass             | Cwitch output voltage    | $V_{swin} = V_{DD} = 2.5 \text{ V}; I_{swout} = -100 \mu\text{A}$                                                    |                     | 1.5  |                       | ] `     |
|                    |                          | $V_{swin} = V_{DD} = 2.3 \text{ to } 2.7 \text{ V}; I_{swout} = -100 \mu\text{A}$                                    | 1.1                 |      | 2.0                   | ]       |
| ار                 | Leakage current          | $V_{I} = V_{DD}$ or $V_{SS}$                                                                                         | -1                  | _    | +1                    | μΑ      |
| INT Output         |                          |                                                                                                                      |                     |      |                       |         |
| I <sub>OL</sub>    | LOW level output current | V <sub>OL</sub> = 0.4 V                                                                                              | 3                   | _    | _                     | mA      |
| ΙL                 | Leakage current          | $V_I = V_{DD}$ or $V_{SS}$                                                                                           | -1                  |      | +1                    | μΑ      |

### **AC CHARACTERISTICS**

| SYMBOL              | PARAMETER                                                                                  |                       | RD-MODE<br>-BUS | FAST-MODE                           | I <sup>2</sup> C-BUS  | UNIT     |  |
|---------------------|--------------------------------------------------------------------------------------------|-----------------------|-----------------|-------------------------------------|-----------------------|----------|--|
|                     |                                                                                            | MIN                   | MAX             | MIN                                 | MAX                   |          |  |
| t <sub>pd</sub>     | Propagation delay from SDA to SD <sub>n</sub> or SCL to SC <sub>n</sub>                    |                       | 0.31            |                                     | 0.3 <sup>1</sup>      | ns       |  |
| f <sub>SCL</sub>    | SCL clock frequency                                                                        | 0                     | 100             | 0                                   | 400                   | KHz      |  |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                           | 4.7                   | -               | 1.3                                 | -                     | μs       |  |
| t <sub>HD:STA</sub> | Hold time (repeated) START condition After this period, the first clock pulse is generated | 4.0                   | -               | 0.6                                 | -                     | μs       |  |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                | 4.7                   | -               | 1.3                                 | - 1                   | μѕ       |  |
| tHIGH               | HIGH period of the SCL clock                                                               | 4.0                   | -               | 0.6                                 | -                     | μs       |  |
| t <sub>SU:STA</sub> | Set-up time for a repeated START condition                                                 | 4.7                   | _               | 0.6                                 |                       | μs       |  |
| t <sub>HD:DAT</sub> | Data hold time:  for CBUS compatible masters  for I <sup>2</sup> C-bus devices             | 5.0<br>0 <sup>2</sup> | _<br>_          | -<br>0 <sup>2</sup>                 | -<br>0.9 <sup>3</sup> | μs<br>μs |  |
| t <sub>SU:DAT</sub> | Data set-up time                                                                           | 250                   | -               | 100 <sup>4</sup>                    | -                     | ns       |  |
| t <sub>SU:STO</sub> | Set-up time for STOP condition                                                             | -                     | 1000            | 20 + 0.1C <sub>b</sub> <sup>5</sup> | 300                   | ns       |  |
| t <sub>r</sub>      | Rise time of both SDA and SCL signals                                                      | -                     | 300             | 20 + 0.1C <sub>b</sub> <sup>5</sup> | 300                   | ns       |  |
| t <sub>f</sub>      | Fall time of both SDA and SCL signals                                                      | 4.0                   | -               | 0.6                                 | -                     | μs       |  |
| C <sub>b</sub>      | Capacitive load for each bus line                                                          |                       | 400             | -                                   | 400                   | pF       |  |
| ĪNT                 |                                                                                            |                       |                 |                                     |                       |          |  |
| t <sub>iv</sub>     | INTn to INT active valid time                                                              |                       | 4               |                                     | 4                     | μs       |  |
| t <sub>ir</sub>     | ĪNTn to ĪNT inactive delay time                                                            |                       | 2               |                                     | 2                     | μs       |  |
| L <sub>pwr</sub>    | LOW level pulse width rejection or INTn inputs                                             | 1                     |                 | 1                                   |                       | ns       |  |
| H <sub>pwr</sub>    | HIGH level pulse width rejection or INTn inputs                                            | 500                   |                 | 500                                 |                       | ns       |  |

### NOTES:

- Pass gate propagation delay is calculated from the 20 Ω typical R<sub>ON</sub> and the 15 pF load capacitance.
   A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the VIH<sub>min</sub> of the SCL signal) in order to bridge the undefined region of the falling edge of SCL.
- The maximum t<sub>HD:DAT</sub> has only to be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal.
   A fast-mode l<sup>2</sup>C bus device can be used in a standard-mode l<sup>2</sup>C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{max} + t_{SU:DAT} = 1000 + 250 = 1250$  ns (according to the standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released.
- 5. C<sub>b</sub> = total capacitance of one bus line in pF.



Figure 8. Definition of timing on the I<sup>2</sup>C-bus

# 2-channel I<sup>2</sup>C multiplexer and interrupt controller

PCA9542

# TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm

SOT360-1





# DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | <b>A</b> <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | рb           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L   | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|-----------------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.10      | 0.15<br>0.05          | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER    | RENCES | EUROPEAN   | ISSUE DATE                       |
|----------|-----|----------|--------|------------|----------------------------------|
| VERSION  | IEC | JEDEC    | EIAJ   | PROJECTION | ISSUEDATE                        |
| SOT360-1 |     | MO-153AC |        |            | <del>-93-06-16</del><br>95-02-04 |

# 2-channel I<sup>2</sup>C multiplexer and interrupt controller

PCA9542



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. This specification can be ordered using the code 9398 393 40011.

#### Data sheet status

| Data sheet status         | Product<br>status | Definition [1]                                                                                                                                                                                                                                             |
|---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                          |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                       |

<sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design.

### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

**Limiting values definition** — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1999 All rights reserved. Printed in U.S.A.

Date of release: 10-99

Document order number: 9397–750–06496

Let's make things better.

Philips Semiconductors



