# ADC84 ADC85H ADC87H # IC ANALOG-TO-DIGITAL CONVERTERS ## **FEATURES** - INDUSTRY STANDARD 12-BIT A/D CONVERTERS - COMPLETE WITH CLOCK AND INPUT BUFFER - HIGH SPEED CONVERSION: 10µs (max) - REDUCED CHIP COUNT—HIGH RELIABILITY - LOWER POWER DISSIPATION: 450mW (typ) - ±0.012% MAX LINEARITY - THREE TEMPERATURE RANGES: - 0°C to +70°C - -25°C to +85°C - -55°C to +125°C - NO MISSING CODES OVER FULL TEMPERATURE RANGE - PARALLEL AND SERIAL OUTPUTS - ±12V or ±15V POWER SUPPLY OPERATION - HERMETIC 32-PIN CERAMIC SIDE-BRAZED DIP ## **DESCRIPTION** The ADC85H Series of analog-to-digital converters utilize state-of-the-art IC and laser-trimmed thinfilm components, and are packaged in a 32-pin hermetic side-brazed package. Complete with internal reference and input buffer amplifier, they offer versatility and performance formerly offered only in larger modular or rackmount packages. Thin-film internal scaling resistors are provided for the selection of analog input signal ranges of $\pm 2.5V$ , $\pm 5V$ , $\pm 10V$ , 0 to $\pm 5V$ or 0 to $\pm 10V$ . Gain and offset errors may be externally trimmed to zero, offering initial accuracies of better than $\pm 0.012\%$ ( $\pm 1/2LSB$ ). The fast $10\mu s$ conversion speed for 12-bit resolution makes these ADCs excellent for a wide range of applications where system throughput sampling rates of 100kHz are required. In addition, they may be short cycled and the clock rate control may be used to obtain faster conversion speeds at lower reso- Data is available in parallel and serial form with corresponding clock and status signals. All digital input and output signals are CMOS/TTL-compatible. Power supply voltages are ±12VDC or ±15VDC and +5VDC. International Airport Industrial Park - P.O. Box 11400 - Tucson, Arizona 85734 - Tel. (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 56-6491 Burr-Brown IC Data Book 9.1-44 # **SPECIFICATIONS** ELECTRICAL T-51-10-12 Specified at +25°C and rated supplies unless otherwise noted. | HODEL | A | DC84KG-12 | (1) | ADC85H-12 | | ADC87H-12 | | | | | |------------------------------------------------------------------|----------------|---------------------|------------------|--------------------------------------------------|-------------------|--------------------|------------------|---------------------------------------|--------------|-------------------------| | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | RESOLUTION | | | 12 | | | • | | | · | Bits | | INPUTS | | | | | | | | | | | | ANALOG | | | | | | | | | | | | Voltage Ranges: Bipolar | | £2.5, ±5, ±1 | | | • | | | : | | V | | Unipolar | | to +5, 0 to + | | | | | | l : | | kΩ | | Impedance (Direct Input): 0 to +5V, ±2.5V<br>0 to +10V, ±5V | 2.45<br>4.9 | 2.5<br>5 | 2.55<br>5.1 | | | | | | | kΩ | | ±10V | 9.8 | 10 | 10.2 | | | * | | | • | kΩ | | Buffer Amplifier: Impedance | 100 | | | | | | • | | | МΩ | | Bias Current | | 50 | | | | | | ٠ ا | | лA | | Settling Time to | | | | | | | | | | μs | | 0.01% for 20V step <sup>(2)</sup> | | 2 | | | <u> </u> | | <u>-</u> | <b>-</b> | <del> </del> | | | DIGITAL | | | :<br>:41 | a EO an Imir | l<br>N troiling | ı<br>adan initiata | i<br>se conversi | on. | 1 | | | Convert Command | | 1 1 | ositive puis | nin) enoc e | i), ii aiii iig ' | edge initiate | 12 CONVERSI | · • | ł | TTL Load | | Logic Loading | | L | L | | L | | | <u> </u> | 1 | L | | TRANSFER CHARACTERISTICS | <del>,</del> | | | | | | Γ | г | r – | <del></del> | | ACCURACY | | ±0.1 | ±0.25 | | | | | | • | <b> </b> % | | Gain Error <sup>t41</sup> Offset Error <sup>t41</sup> : Unipolar | | ±0.05 | ±0.25 | | | | | • | • | % of FSR <sup>(5)</sup> | | Ringlar | | ±0.1 | ±0.25 | | • | • | | | | % of FSR | | Linearity Error <sup>®</sup> | | 1 | ±0.012 | | ١. | | | ١. | • | % of FSR<br>LSB | | Inherent Quantization Error | | ±0.5<br>±0.5 | | | : | | | | | LSB | | Differential Linearity Error No Missing Codes Temperature Range | ٥ | 10.5 | +70 | -25 | | +85 | -55 | | +125 | °C | | POWER SUPPLY SENSITIVITY | <u>`</u> | | | | | - | | | <u> </u> | | | Gain and Offset: ±15V | | ±0.004 | | | | | l | | 1 | % of FSR/%Vs | | +5V | | ±0.001 | | | • | | | • | L | % of FSR/%Vs | | DRIFT | | | | | | | | | | | | Gain | | | ±30 | | | ±15 | 1 | | ±15 | ppm/°C | | Offset: Unipolar | | ±3 | | | ±3 | ±7 | l . | 1 | ±5<br>±10 | ppm of FSR/°C | | Bipolar | | i | ±15<br>±3 | | | ±2 | | i | ±2 | ppm of FSR/°C | | Linearity Monotonicity | | Guarantee | | | • | 1 | | | | | | CONVERSION TIME | | r | 10 | | | | | | • | μз | | DIGITAL OUTPUT <sup>(3)</sup> | <u> </u> | <u> </u> | L | L | <del></del> | · | | · · · · · · · · · · · · · · · · · · · | | | | | г | r | i | | · · · · · | | Γ | · · · · · · | Ι | | | (All Codes Complementary) Parallel Output Codes: Unipolar | | CSB | | | | | | | | i | | Bipolar | 1 | COB, CTC | ; | | | | | 1 • | 1 | | | Output Drive | | 2 | | | | 1 | | | | TTL Loads | | Serial Data Codes (NRZ) | | CSB, COE | 3 | | 1 : | 1 | | 1 : | | TTL Loads | | Output Drive<br>Status | Logic " | l 2<br>1" during co | j<br>inversion | | | | | | | 772 2020 | | Output Drive | Logic | , 2 | 1 | 1 | | | | | | TTL Loads | | Internal Clock: Output Drive | | 2 | | 1 | • | l | | | 1 | TTL Loads | | Frequency <sup>(7)</sup> | | 1.35 | L | <u> </u> | • | <u> </u> | L | <u> </u> | J | MHz | | INTERNAL REFERENCE VOLTAGE | _ | | | | | | | | | <del></del> | | Reference Output | +6.2 | +6.3 | <del>16</del> .4 | ٠ ا | • | * | • | | 1: | V | | Max. External Current With No Degradation | 1 | | 200<br>±20 | 1 | ±5 | ±10 | | ±5 | ±10 | μA<br>ppm/°C | | Tempco of Drift | <u> </u> | L | ±20 | | _ == | 1 ±10 | <u> </u> | 1 | 1 -10 | I ppins 3 | | POWER SUPPLY REQUIREMENTS | | | | | , | , | | <del></del> | <b></b> | T | | Rated Supply Voltages | | ⊦5, ±12 or ± | | ١. | • | | | • | | V V | | Supply Ranges: Voo | +4.75<br>±11.4 | 1 | +5.25<br>±16.5 | : | | : | : | 1 | : | l v | | ±V <sub>cc</sub><br>Supply Drain: +l <sub>cc</sub> | 111.4 | 1 | 20 | 1 | } | • | l | 1 | | mA | | -Ice | | 1 | 25 | l | | | 1 | | • | mA | | I <sub>DO</sub> | | | 10 | 1 | | : | 1 | | | mA<br>mW | | Total Power Dissipation | <u> </u> | 450 | 725 | L | | <u> </u> | <u> </u> | | | 1 IIIV | | TEMPERATURE RANGE | | <del></del> | | | ···· | | т | | 1 | 1 | | Specification | 0_ | 1 | +70 | -25 | Ī | +85 | ~55 | 1 | +125 | °C | | Operating (with Derated Specs) | -25<br>-65 | l | +85<br>+150 | -55<br>• | 1 | +125 | | 1 | . | | | Storage | <b></b> | <u> </u> | | <del> </del> | <u> </u> | <u> </u> | <del> </del> | <del></del> | <b>_</b> | <del> </del> | | PACKAGE | I | ermetic Cer | amic | L | • | | l | | | l | <sup>\*</sup>Specification is the same as ADC84KG-12. Burr-Brown IC Data Book 9.1-45 Vol. 33 ADC84/85H/87H NOTES: (1) Model ADC84KG-10 is the same as model ADC84KG-12 except for the following: (a) Resolution: 10 bits (max), (b) Linearity Error: ±0.048% of FSR (max), (c) Conversion Time: 6µs (max), (d) Internal Clock Frequency: 1.9MHz (typ). (2) If the buffer is used, delay Convert Command until amplifier settles. (3) DTL/TTL compatible. For digital inputs Logic "0" = 0.8V (max) and Logic "1" = 2.0V min. For digital outputs Logic "0" = 0.4V (max) and Logic "1" = 2.4V (min). (4) Adjustable to zero. (5) FSR means Full Scale Range. (6) The error shown is the same as ±1/2LSB max linearity error in % of FSR. (7) Internal clock is externally adjustable. # T-51-10-12 ### CONNECTION DIAGRAM—ADC85H SERIES #### **MECHANICAL** #### ORDERING INFORMATION | Model | Resolution<br>(Bits) | Temperature<br>Range | |--------------------------|----------------------|-----------------------------------| | ADC84KG-10<br>ADC84KG-12 | 10<br>12 | 0°C to +70°C<br>0°C to +70°C | | ADC85H-12 | 12 | -25°C to +85°C | | ADC85HQ-12*<br>ADC87H-12 | 12<br>12 | -25°C to +85°C<br>-55°C to +125°C | | ADC87HQ-12* | 12 | -55°C to +125°C | <sup>\*</sup> Environmental screening. See Table II. # ORDERING INFORMATION BURN-IN SCREENING OPTION See text | Model | Burn-in Temp.<br>(160h) <sup>(1)</sup> | |---------------|----------------------------------------| | ADC84KG-12-BI | +125°C | | ADC85H-12-BI | +125°C | | ADC87H-12-BI | +125°C | NOTE: (1) Or equivalent combination. See text. Burr-Brown IC Data Book 9.1-46 THEORY OF OPERATION The accuracy of a successive approximation A/D converter is described by the transfer function shown in Figure 1. All successive approximation A/D converters have an inherent Quantization Error of ±1/2LSB. The remaining errors in the A/D converter are combinations of analog errors due to the linear circuitry, matching and tracking properties of the ladder and scaling networks, power supply rejection, and reference errors. In summary, these errors consist of initial errors including Gain, Offset, Linearity, Differential Linearity and Power Supply Sensitivity. Initial Gain and Offset errors may be adjusted to zero. Gain drift over temperature rotates the line (Figure 1) about the zero or minus full scale point (all bits OFF) and Offset drift shifts the line left or right over the operating temperature range. Linearity error is unadjustable and is the most meaningful indicator of A/D converter accuracy. Linearity error is the deviation of an actual bit transition from the ideal transition value at any level over the range of the A/D converter. A Differential Linearity error of ±1/2LSB means that the width of each bit step over the range of the A/D converter is 1LSB $\pm 1/2$ LSB. The ADC84, ADC85H and ADC87H are also monotonic, assuring that the output digital code either increases or remains the same for increasing analog input signals. Burr-Brown also guarantees that these converters will have no missing codes over a specified temperature range. Figure 2 is the timing diagram. T-51-10-12 FIGURE 1. Input vs Output for an Ideal Bipolar A/D Converter. FIGURE 2. Timing Diagram. Burr-Brown IC Data Book 9.1 - 47 # 1731365 0014610 8 ### **DIGITAL CODES** T-51-10-12 #### **Parallel Data** Three binary codes are available on the ADC85H series parallel output: - complementary (logic "0" is true) straight binary (CSB) for unipolar input signal ranges; - · complementary two's complement (CTC) for bipolar input signal ranges: - complementary offset binary (COB) for bipolar input signal ranges. Table 1 describes the LSB, transition values and code definitions for each possible analog input signal range for 8-, 10-, and 12-bit resolutions. #### Serial Data Two straight binary (complementary) codes are available on the serial output line; they are CSB and COB. The serial data is available only during conversion and appears with the most significant bit (MSB) occurring first. The serial data is synchronous with the internal clock as shown in the timing diagram of Figure 2. The LSB and transition values shown in Table I also apply to the serial data output except for the CTC code. TABLE I. Input Voltages, Transition Values, LSB Values, and Code Definitions. | Binary Oulput | input Vollage Range and LSB Values | | | | | | | | |---------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------|------------------------------------------|------------------------------------------|---------------------------------------------------|--------------------------------------------------|--|--| | Analog Input Voltage Ranges | Defined As | ±10V | ±5V | ±2.5V | 0 to +10V | 0 to +5V | | | | Code Designation | | COB <sup>(1)</sup> or CTC <sup>(2)</sup> | COB <sup>(1)</sup> or CTC <sup>(2)</sup> | COB <sup>(1)</sup> or CTC <sup>(2)</sup> | CSB <sup>(3)</sup> | CSB <sup>(3)</sup> | | | | One Least Significant Bit (LSB) | FSR/2 <sup>n</sup><br>n = 8<br>n = 10<br>n = 12 | 20V/2 <sup>n</sup><br>78.13mV<br>19.53mV<br>4.88mV | 10V/2°<br>39.06mV<br>9.77mV<br>2.44mV | 5V/2"<br>19.53mV<br>4.88mV<br>1.22mV | 10V/2 <sup>n</sup><br>39.06mV<br>9.77mV<br>2.44mV | 5V/2 <sup>n</sup><br>19.53mV<br>4.88mV<br>1.22mV | | | | Transition Values MSB LSB 000000 <sup>(4)</sup> 011111 111110 | +Full Scale<br>Mid Scale<br>Full Scale | +10V - 3/2LSB<br>0<br>-10V + 1/2LSB | +5V - 3/2LSB<br>0<br>-5V + 1/2LSB | +2.5V - 3/2LSB<br>0<br>-2.5V + 1/2LSB | +10V - 3/2LSB<br>+5V<br>0 + 1/2LSB | +5V - 3/2LSB<br>+2.5V<br>0 + 1/2LSB | | | NOTES: (1) COB = Complementary Offset Binary. (2) CTC = Complementary Two's Complement-obtained by using the complement of the most-significant bit (MSB). MSB is available on pin 13. (3) Complementary Straight Binary. (4) Voltages given are the nominal value for transition to the code specified. #### **ENVIRONMENTAL SCREENING** The inherent reliability of a semiconductor device is controlled by the design, materials, and fabrication of the device-it cannot be improved by testing. However, the use of environmental screening can eliminate the majority of those units which would fail early in their TABLE II. Screening for ADC85HQ-12 and ADC87HO-12. | Screen | MIL-STD-883<br>Method, Condition | Screening Level | | |-----------------------------------------------|----------------------------------|----------------------------------------------------------------------------------|--| | Internal Visual | Burr-Brown QC4118* | | | | High Temperature Storage (Stabilization Bake) | 1008, C | 24 hour, +150°C | | | Temperature Cycling | 1010, C | 10 cycles, -65°C<br>to +150°C | | | Constant Acceleration | 2001, A | 5000 G | | | Burn-in | 1015, B | 160 hour, +125°C<br>steady-state | | | Electrical Test | Burr-Brown<br>test procedure | | | | Hermeticity: Fine Leak<br>Gross Leak | 1014, A1 or A2<br>1014, C | 5 × 10 <sup>-7</sup> atm cc/s<br>bubble test only,<br>preconditioning<br>omitted | | | Final Electrical | Burr-Brown<br>test procedure | | | | Final Orift | Burr-Brown<br>test procedure | | | | External Visual | QC5150* | | | <sup>\*</sup> Available upon request. lifetimes. Burr-Brown Q models are environmentally screened versions of our standard industrial products, designed to provide enhanced reliability. The screening illustrated in Table II is performed to selected methods of MIL-STD-883. Reference to these methods provides a convenient way of communicating the screening levels and basic procedures employed; it does not imply conformance to any other military standards or to any methods of MIL-STD-883 other than those specified. Burr-Brown's detailed procedures may vary slightly. model-to-model, from those in MIL-STD-883. ## **DISCUSSION OF SPECIFICATIONS** The ADC85H series is specified to provide critical performance criteria for a wide variety of applications. The most critical specifications for an A/D converter are linearity, drift, gain and offset errors, and conversion speed effects on accuracy. These ADCs are factorytrimmed and tested for all critical key specifications. #### **GAIN AND OFFSET ERROR** Initial Gain and Offset errors are factory-trimmed to ±0.1% of FSR (±0.05% for unipolar offset) at 25°C. These errors may be trimmed to zero by connecting external trim potentiometers as shown in Figures 6 and 7. #### **ACCURACY DRIFT VS TEMPERATURE** Three major drift parameters degrade A/D converter accuracy over temperature: gain, offset and linearity drift. The worst-case accuracy drift is the summation of all three drift errors over temperature. Statistically, these errors do not add algebraically, but are random variables which behave as root-sum-squared (RSS) or Io errors as follows: RSS = $$\sqrt{\epsilon g^2 + \epsilon o^2 + \epsilon e^2}$$ where $\epsilon g$ = gain drift error (ppm /°C) $\epsilon o$ = offset drift error (ppm of FSR/°C) $\epsilon e$ = linearity error (ppm of FSR/°C) For the ADC85H-12 operating in the unipolar mode, the total RSS drift is ±15.42ppm/°C and for bipolar operation the total RSS drift is $\pm 16.7$ ppm/°C. #### **ACCURACY VS SPEED** In successive approximation A/D converters, the conversion speed affects linearity and differential linearity errors. The power supply sensitivity specification is a measure of how much the plus full-scale value will change from the initial value for independent changes in each power supply. This change results in a proportional change in all code transition values (i.e., a gain error). The conversion speeds are specified for a maximum linearity error of $\pm 1/2$ LSB with the internal clock. Faster conversion speeds are possible but at a sacrifice in linearity (see Clock Rate Control Alternate Connections). #### **POWER SUPPLY SENSITIVITY** Changes in the DC power supplies will affect accuracy. Normally, regulated power supplies with 1% or less ripple are recommended for use with these ADCs. See Layout Precautions and Power Supply Decoupling. FIGURE 3. Power Supply Rejection vs Power Supply Ripple Frequency. ### LAYOUT AND OPERATING INSTRUCTIONS T-51-10-12 #### LAYOUT PRECAUTIONS Analog and digital commons are not connected internally in the ADC85H series, but should be connected together as close to the unit as possible, preferably to a large ground plane under the ADC. If these grounds must be run separately, use a wide conductor pattern and a $0.01\mu F$ to $0.1\mu F$ nonpolarized bypass capacitor between analog and digital commons at the unit. Low impedance analog and digital common returns are essential for low noise performance. Coupling between analog inputs and digital lines should be minimized by careful layout. #### POWER SUPPLY DECOUPLING The power supplies should be bypassed with tantalum or electrolytic type capacitors as shown in Figure 4 to reduce noise during operation. These capacitors should be located close to the ADC. IµF electrolytic type capacitors should by bypassed with 0.01µF ceramic capacitors for improved high frequency performance. FIGURE 4. Recommended Power Supply Decoupling. ### **ANALOG SIGNAL SOURCE IMPEDANCE** The output impedance of the driving source should be very low, such as the output impedance provided by a wideband, fast-settling operational amplifier or a sample/ hold. For instance, a 741 operational amplifier will not be fast enough to accurately drive this ADC. Recommended amplifiers include the Burr-Brown models OPA602 and OPA111. **NSTRUMENTATION A/D CONVERTERS** #### INPUT SCALING The analog input should be scaled as close to the maximum input signal range as possible in order to utilize the maximum signal resolution of the A/D converter. Connect the input signal as shown in Table III. See Figure 5 for circuit details. ADC84/85H/87H FIGURE 5. Input Scaling Circuit. TABLE III. Input Scaling Connections. | inpul<br>Signal<br>Range | Output<br>Code | Connect<br>Pin 23<br>To Pin | Connect<br>Pin 25<br>To | For<br>Buffered<br>Input <sup>(1)</sup><br>Connect<br>Pin 29<br>To Pin | For<br>Direct<br>Input <sup>123</sup><br>Connect<br>Input<br>Signal<br>To Pin | |--------------------------|----------------|-----------------------------|--------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------| | ±10V | COB or CTC | 22 | Input<br>Signal <sup>(3)</sup> | 25 | 25 | | ±5V | COB or CTC | 22 | Open | 24 | 24 | | ±2.5V | COB or CTC | 22 | Pin 22 | 24 | 24 | | 0 to +5V | CSB | 26 | Pin 22 | 24 | 24 | | 0 to +10V | CSB | 26 | Open | 24 | 24 | NOTES: (1) Connect to pin 29 or input signal as shown in next two columns. (2) If the buffer amplifier is not used, pin 30 must be connected to ground (pin 26). (3) The input signal is connected to pin 30 if the buffer amplifier is used. # OPTIONAL EXTERNAL GAIN AND OFFSET ADJUSTMENTS Gain and Offset errors may be trimmed to zero using external gain and offset trim potentiometers connected to the ADC as shown in Figures 6 and 7. Multiturn potentiometers with 100ppm/°C or better TCRs are recommended for minimum drift over temperature and time. These pots may be any value from $100\Omega$ to $100\Omega$ . All resistors should be 20% carbon or better. Pin 27 (Gain Adjust) should be bypassed with $0.01\mu$ F to reduce noise pickup and Pin 22 (Offset Adjust) may be left open if no external adjustment is required. #### **Adjustment Procedure** OFFSET—Connect the Offset potentiometer as shown in Figure 6. Sweep the input through the end point transition voltage that should cause an output transition to all bits off ( $E_{\rm IN}^{\rm OFF}$ ). Adjust the Offset potentiometer until the actual end point transition voltage occurs at $E_{1R}^{\rm opf}$ . The ideal transition voltage values of the input are given in Table I. GAIN—Connect the Gain adjust potentiometers as shown in Figure 7. Sweep the input through the end point transition voltage that should cause an output transition voltage to all bits on $(E_{1N}^{ON})$ . Adjust the Gain potentiometer until the actual end point transition voltage occurs at $E_{1N}^{ON}$ . Table I details the transition voltage levels required. FIGURE 6. Two Methods of Connecting Optional Offset Adjust. FIGURE 7. Two Methods of Connecting Optional Gain Adjust. #### **Clock Rate Control Alternate Connections** If adjustment of the Clock Rate is desired for faster conversion speeds, the Clock Rate Control may be connected to an external multiturn trim potentiometer with TCR of $\pm 100 \mathrm{ppm}/^{\circ}\mathrm{C}$ or less as shown in Figure 8. If the potentiometer is connected to $-15\mathrm{VDC}$ , conversion time can be increased as shown in Figure 8. If these adjustments are used, delete the connections shown in Table IV for pin 17. See Typical Performance Curves for nonlinearity error vs. clock frequency, and Figure 9 for the effect of the control voltage on clock speed: Operation with clock rate control voltage of less than $-1\mathrm{VDC}$ is not recommended. FIGURE 8. 12-Bit Clock Rate Control Optional Fine Adjust. Burr-Brown IC Data Book Ī Conversion Typical 10-Bit Operation 6 7 8 9 10 11 12 13 14 15 NOTES: (1) Connect only if clock rate control is not used. (2) Maximum conversion speeds to maintain ±1/2LSB nonlinearity error. (3) 12-bit models only. (4) 10- or 12-bit models. ## Control Voltage on Pin 17 (volts) FIGURE 9. Conversion Time vs Clock Speed Control. ### **Additional Connections Required** 3 4 5 The ADC85H series may be operated at faster speeds for resolutions less than 12 bits by connecting the Short Cycle input, pin 14, as shown in Table IV. Conversion speeds, linearity and resolution are shown for reference. Specifications for 10-bit units assume connections as shown below. #### Converter Initialization On power-up, the state of the ADC internal circuitry is indeterminate. One conversion cycle is required to initialize the converter after power is applied. #### **Output Drive** Normally all ADC84, ADC85H, and ADC87H logic outputs will drive two standard TTL loads; however, if long digital lines must be driven, external logic buffers are recommended. #### **BURN-IN SCREENING** Burn-in screening is an option available for the models indicated in the Ordering Information detail. Burn-in duration is 160 hours at the maximum specified grade operating temperature (or equivalent combination of time and temperature). All units are tested after burn-in to ensure that grade specifications are met. To order burn-in, add "-BI" to the base model number. **NSTRUMENTATION A/D CONVERTERS** ADC84/85H/87H