

#### **General Description**

The MAX6954 is a compact display driver that interfaces microprocessors to a mix of 7-segment, 14-segment, and 16-segment LED displays through an SPI<sup>TM</sup>-or QSPI<sup>TM</sup>-compatible 4-wire serial interface. The serial interface may be cascaded through multiple devices. The MAX6954 drives up to 16 digits 7-segment, 8 digits 14-segment, 8 digits 16-segment, or 128 discrete LEDs, while functioning from a supply voltage as low as 2.7V. The driver includes five I/O expander (or GPIO) lines, some or all of which may be configured as a keyswitch reader, which automatically scans and debounces a matrix of up to 32 switches.

Included on chip are full 14- and 16-segment ASCII 104-character fonts, a hexadecimal font for 7-segment displays, multiplex scan circuitry, anode and cathode drivers, and static RAM that stores each digit. The maximum segment current for the display digits is set using a single external resistor. Digit intensity can be independently adjusted using the 16-step internal digital brightness control. The MAX6954 includes a low-power shutdown mode, a scan-limit register that allows the user to display from 1 to 16 digits, segment blinking (synchronized across multiple drivers, if desired), and a test mode, which forces all LEDs on. The LED drivers are slew-rate limited to reduce EMI.

For a 2-wire interfaced version, refer to the MAX6955 data sheet. An evaluation kit (EV kit) for the MAX6955 is available.

#### \_Applications

Set-Top Boxes Automotive

Panel Meters Bar Graph Displays
White Goods Audio/Video Equipment

### Ordering Information

| PART        | TEMP RANGE      | PIN-PACKAGE |
|-------------|-----------------|-------------|
| MAX6954AAX  | -40°C to +125°C | 36 SSOP     |
| MAX6954APL  | -40°C to +125°C | 40 PDIP     |
| MAX6954ATL+ | -40°C to +125°C | 40 TQFN-EP* |

- +Denotes a lead-free/RoHS-compliant package.
- \*EP = Exposed pad.

Pin Configurations and Typical Operating Circuits appear at end of data sheet.

SPI and QSPI are trademarks of Motorola, Inc.
MICROWIRE is a trademark of National Semiconductor Corp.

#### **Features**

- ♦ High-Speed 26MHz SPI/QSPI/MICROWIRE™-Compatible Serial Interface
- ♦ 2.7V to 5.5V Operation
- ♦ Drives Up to 16 Digits 7-Segment, 8 Digits 14-Segment, 8 Digits 16-Segment, 128 Discrete LEDs, or a Combination of Digit Types
- ◆ Drives Common-Cathode Monocolor and Bicolor LED Displays
- Built-In ASCII 104-Character Font for 14-Segment and 16-Segment Digits and Hexadecimal Font for 7-Segment Digits
- ♦ Automatic Blinking Control for each Segment
- ♦ 10µA (typ) Low-Power Shutdown (Data Retained)
- ♦ 16-Step Digit-by-Digit Digital Brightness Control
- ♦ Display Blanked on Power-Up
- ♦ Slew-Rate Limited Segment Drivers for Lower EMI
- ♦ Five GPIO Port Pins Can Be Configured as Key-Switch Reader to Scan and Debounce Up to 32 Switches with n-Key Rollover
- ◆ IRQ Output when a Key Input Is Debounced
- ♦ 36-Pin SSOP and 40-Pin DIP and TQFN Packages
- ♦ Automotive Temperature Range Standard

#### **Functional Diagram**



NIXIN

Maxim Integrated Products

1

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

#### **ABSOLUTE MAXIMUM RATINGS**

| (Voltage with respect to GND.) V+0.3V to +6V      |
|---------------------------------------------------|
| All Other Pins0.3V to (V+ + 0.3V)                 |
| Current                                           |
| O0-O7 Sink Current935mA                           |
| O0-O18 Source Current55mA                         |
| DIN, CLK, CS, OSC, DOUT, BLINK, OSC_OUT, ISET20mA |
| P0, P1, P2, P3, P440mA                            |
| GND1A                                             |

| Continuous Power Dissipation ( $T_A = +70$ | )°C)             |
|--------------------------------------------|------------------|
| 36-Pin SSOP (derate at 11.8mW/°C at        | oove +70°C)941mW |
| 40-Pin PDIP (derate at 16.7mW/°C ab        | ove +70°C)1333mW |
| 40-Pin TQFN (derate at 37mW/°C abo         | ve +70°C)2963mW  |
| Operating Temperature Range                |                  |
| (T <sub>MIN</sub> to T <sub>MAX</sub> )    | 40°C to +125°C   |
| Junction Temperature                       | +150°C           |
| Storage Temperature Range                  |                  |
| Lead Temperature (soldering, 10s)          | +300°C           |
|                                            |                  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### DC ELECTRICAL CHARACTERISTICS

(Typical Operating Circuits, V+ = 2.7V to 5.5V, TA = TMIN to TMAX, unless otherwise noted.) (Note 1)

| PARAMETER                                    | SYMBOL     | CONI                                                                             | DITIONS                      | MIN | TYP  | MAX | UNITS |
|----------------------------------------------|------------|----------------------------------------------------------------------------------|------------------------------|-----|------|-----|-------|
| Operating Supply Voltage                     | V+         |                                                                                  | _                            | 2.7 |      | 5.5 | V     |
| Shutdown Supply Current                      | Ishdn      | Shutdown mode, all digital inputs at V+                                          | T <sub>A</sub> = +25°C       |     | 10   | 35  | μΑ    |
| Shutdown Supply Current                      | ISHDIN     | or GND                                                                           | $T_A = T_{MIN}$ to $T_{MAX}$ |     |      | 40  | μΑ    |
| Operating Cumply Current                     | 1.         | All segments on, all digits scanned, intensity set to full, internal oscillator, | T <sub>A</sub> = +25°C       |     | 22   | 30  |       |
| Operating Supply Current                     | l+         | DOUT open circuit,<br>no display or<br>OSC_OUT load<br>connected                 | $T_A = T_{MIN}$ to $T_{MAX}$ |     |      | 35  | mA    |
| Master Clock Frequency                       | fosc       | OSC = RC oscillator,<br>C <sub>SET</sub> = 22pF, V+ = 3                          |                              |     | 4    |     | MHz   |
|                                              |            | OSC driven externally                                                            | 1                            |     | 8    |     |       |
| Dead Clock Protection Frequency              | fosc       |                                                                                  |                              |     | 95   |     | kHz   |
| OSC Internal/External Detection<br>Threshold | Vosc       |                                                                                  |                              |     | 1.7  |     | V     |
| OSC High Time                                | tch        |                                                                                  |                              | 50  |      |     | ns    |
| OSC Low Time                                 | tCL        |                                                                                  |                              | 50  |      |     | ns    |
| Slow Segment Blink Period                    | fslowblink | OSC = RC oscillator,<br>C <sub>SET</sub> = 22pF, V+ = 3                          |                              |     | 1    |     | S     |
| Fast Segment Blink Period                    | fFASTBLINK | OSC = RC oscillator,<br>C <sub>SET</sub> = 22pF, V+ = 3                          |                              | 0.5 |      | S   |       |
| Fast or Slow Segment Blink Duty<br>Cycle     |            |                                                                                  | 49.5                         |     | 50.5 | %   |       |

| • |  |  |
|---|--|--|
| , |  |  |

### **DC ELECTRICAL CHARACTERISTICS (continued)**

(Typical Operating Circuits, V + = 2.7V to 5.5V,  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.) (Note 1)

| PARAMETER                                                         | SYMBOL                            | C                                     | ONDITIONS                 | MIN         | TYP          | MAX         | UNITS |
|-------------------------------------------------------------------|-----------------------------------|---------------------------------------|---------------------------|-------------|--------------|-------------|-------|
| Segment Drive Source Current                                      | ISEG                              | V <sub>LED</sub> = 2.2V,<br>V+ = 3.3V | T <sub>A</sub> = +25°C    | -34.5       | -40          | -46.5       | mA    |
| Segment Current Slew Rate                                         | Δl <sub>SEG</sub> /Δt             | T <sub>A</sub> = +25°C, V+ =          | = 3.3V                    |             | 11           |             | mA/µs |
| Segment Drive Current Matching                                    | ΔISEG                             | $T_A = +25^{\circ}C, V_{+} =$         | = 3.3V                    |             | 5            | 10          | %     |
| LOGIC INPUTS AND OUTPUTS                                          |                                   |                                       |                           |             |              |             |       |
| Input Leakage Current<br>DIN, CLK, CS, OSC, P0, P1, P2,<br>P3, P4 | I <sub>IH</sub> , I <sub>IL</sub> |                                       |                           | -1          |              | +1          | μΑ    |
| 4-Wire Logic-High Input Voltage DIN, CLK, CS                      | VIHSPI                            |                                       |                           | 1.8         |              |             | V     |
| 4-Wire Logic-Low Input Voltage DIN, CLK, CS                       | VILSPI                            |                                       |                           |             |              | 0.6         | V     |
| Port Logic-High Input Voltage<br>P0, P1, P2, P3, P4               | V <sub>IHP</sub>                  |                                       |                           | 0.7 x<br>V+ |              |             | V     |
| Port Logic-Low Input Voltage<br>P0, P1, P2, P3, P4                | VILP                              |                                       |                           |             |              | 0.3 x<br>V+ | V     |
| Port Hysteresis Voltage P0, P1, P2, P3, P4                        | ΔV <sub>IP</sub>                  |                                       |                           |             | 0.03 x<br>V+ |             | V     |
| Port Input Pullup Current from V+                                 | I <sub>IPU</sub>                  | P0 to P3 configure 3.3V               | ed as keyscan input, V+ = |             | 75           |             | μΑ    |
| Port Output Low Voltage                                           | V <sub>OLP</sub>                  | Isink = 8mA                           |                           |             | 0.3          | 0.5         | V     |
| Blink Output Low Voltage                                          | Volbk                             | I <sub>SINK</sub> = 0.6mA             |                           |             | 0.1          | 0.3         | V     |
| DOUT Output High Voltage                                          | Vohdo                             | ISOURCE = 1.6mA                       | <b>A</b>                  | V+ -<br>0.2 |              |             | V     |
| DOUT Output Low Voltage                                           | Voldo                             | ISINK = 1.6mA                         |                           |             |              | 0.2         | V     |
| OSC_OUT Output High Voltage                                       | Vohosc                            | ISOURCE = 1.6mA                       |                           | V+ -<br>0.4 |              | _           | V     |
| OSC_OUT Output Low Voltage                                        | Volosc                            | I <sub>SINK</sub> = 1.6mA             |                           |             |              | 0.4         | V     |



#### TIMING CHARACTERISTICS

(Typical Operating Circuits, V+=2.7V to 5.5V,  $T_A=T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.) (Note 1)

| PARAMETER                       | SYMBOL          | CONDITIONS                                    | MIN  | TYP | MAX | UNITS |
|---------------------------------|-----------------|-----------------------------------------------|------|-----|-----|-------|
| TIMING CHARACTERISTICS          |                 |                                               |      |     |     |       |
| CLK Clock Period                | tcp             |                                               | 38.4 |     |     | ns    |
| CLK Pulse Width High            | tCH             |                                               | 16   |     |     | ns    |
| CLK Pulse Width Low             | tcL             |                                               | 16   |     |     | ns    |
| CS Fall to CLK Rise Setup Time  | tcss            |                                               | 9.5  |     |     | ns    |
| CLK Rise to CS Rise Hold Time   | tCSH            |                                               | 0    |     |     | ns    |
| DIN Setup Time                  | t <sub>DS</sub> |                                               | 9.5  |     |     | ns    |
| DIN Hold Time                   | tDH             |                                               | 0    |     |     | ns    |
| Output Data Propagation Dalou   | +               | V+ = 3.0V to 5.5V                             |      |     | 19  |       |
| Output Data Propagation Delay   | tDO             | V+ = 2.7V                                     |      |     | 25  | ns    |
| DOUT Output Rise and Fall Times | t <sub>FT</sub> | $C_{LOAD} = 10pF, V+ = 3.0V \text{ to } 5.5V$ |      |     | 10  |       |
| Minimum CS Pulse High           | tcsw            |                                               | 19.5 |     |     | ns    |

Note 1: All parameters tested at TA = +25°C. Specifications over temperature are guaranteed by design.

### Typical Operating Characteristics

 $(V+ = 3.3V, LED \text{ forward voltage} = 2.4V, \text{ typical application circuit, } T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 







### Typical Operating Characteristics (continued)

(V+ = 3.3V, LED forward voltage = 2.4V, typical application circuit, T<sub>A</sub> = +25°C, unless otherwise noted.)







### PORT INPUT PULLUP CURRENT vs. TEMPERATURE



### SEGMENT SOURCE CURRENT vs. Supply voltage



### GPIO SINK CURRENT vs. TEMPERATURE



#### KEYSCAN OPERATION (KEY A AND IRQ)



**Pin Description** 

|                     | PIN                 |                       | NABAE   | FUNCTION                                                                                                                                                                                                                                                                           |
|---------------------|---------------------|-----------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSOP                | PDIP                | TQFN-EP               | NAME    | FUNCTION                                                                                                                                                                                                                                                                           |
| 1, 2,<br>34, 35, 36 | 1, 2,<br>38, 39, 40 | 36, 37,<br>33, 34, 35 | P0-P4   | General-Purpose I/O Ports (GPIOs). GPIO can be configured as logic inputs or open-drain outputs. Enabling key scanning configures some or all ports P0–P3 as key-switch matrix inputs with internal pullup and port P4 as IRQ output.                                              |
| 3                   | 3                   | 38                    | CS      | Chip-Select Input. Serial data is loaded into the shift register while $\overline{\text{CS}}$ is low. The most recent 16 bits of data latch on $\overline{\text{CS}}$ 's rising edge.                                                                                              |
| 4                   | 4                   | 39                    | DOUT    | Serial-Data Output. The data into DIN is valid at DOUT 15.5 clock cycles later. Use this pin to daisy-chain several devices or allow data readback. Output is push-pull.                                                                                                           |
| 5                   | 5                   | 40                    | CLK     | Serial-Clock Input. On CLK's rising edge, data shifts into the internal shift register. On CLK's falling edge, data is clocked out of DOUT. CLK is active only while $\overline{\text{CS}}$ is low.                                                                                |
| 6                   | 6                   | 1                     | DIN     | Serial-Data Input. Data from DIN loads into the internal 16-bit shift register on CLK's rising edge.                                                                                                                                                                               |
| 7–15,<br>22–31      | -, -,               |                       | O0-O18  | Digit/Segment Drivers. When acting as digit drivers, outputs O0 to O7 sink current from the display common cathodes. When acting as segment drivers, O0 to O18 source current to the display anodes. O0 to O18 are high impedance when not being used as digit or segment drivers. |
| 16, 18              | 17, 18, 20          | 12, 13, 15            | GND     | Ground                                                                                                                                                                                                                                                                             |
| 17                  | 19                  | 14                    | ISET    | Segment Current Setting. Connect ISET to GND through series resistor R <sub>SET</sub> to set the peak current.                                                                                                                                                                     |
| 19, 21              | 21, 23, 24          | 16, 18, 19            | V+      | Positive Supply Voltage. Bypass V+ to GND with a 47μF bulk capacitor and a 0.1μF ceramic capacitor.                                                                                                                                                                                |
| 20                  | 22                  | 17                    | OSC     | Multiplex Clock Input. To use internal oscillator, connect capacitor C <sub>SET</sub> from OSC to GND. To use external clock, drive OSC with a 1MHz to 8MHz CMOS clock.                                                                                                            |
| 32                  | 36                  | 31                    | BLINK   | Blink Clock Output. Output is open drain.                                                                                                                                                                                                                                          |
| 33 37 32            |                     | 32                    | OSC_OUT | Clock Output. OSC_OUT is a buffered clock output to allow easy blink synchronization of multiple MAX6954s. Output is push-pull.                                                                                                                                                    |
| —   16, 25   11, 20 |                     |                       | N.C.    | Not Connected Internally                                                                                                                                                                                                                                                           |
| _                   | _                   | _                     | EP      | Exposed Pad (TQFN package only). Internally connected to GND. Connect to a large ground plane to maximize thermal performance.                                                                                                                                                     |

### **Detailed Description**

The MAX6954 is a serially interfaced display driver that can drive up to 16 digits 7-segment, 8 digits 14-segment, 8 digits 16-segment, 128 discrete LEDs, or a combination of these display types. Table 1 shows the drive capability of the MAX6954 for monocolor and bicolor displays.

The MAX6954 includes 104-character ASCII font maps for 14-segment and 16-segment displays, as well as the hexadecimal font map for 7-segment displays. The characters follow the standard ASCII font, with the addition of the following common symbols:  $\mathfrak{L}, \mathfrak{T}, \mathfrak{L}, \mathfrak{L}, \mathfrak{L}, \mathfrak{L}, \mathfrak{L}$ , and  $\mathfrak{L}$ . Seven bits represent the 104-character font

map; an 8th bit is used to select whether the decimal point (DP) is lit. Seven-segment LED digits may be controlled directly or use the hexadecimal font. Direct segment control allows the MAX6954 to be used to drive bar graphs and discrete LED indicators.

Tables 2, 3, and 4 list the connection schemes for 16-, 14-, and 7-segment digits, respectively. The letters in Tables 2, 3, and 4 correspond to the segment labels shown in Figure 1. (For applications that require mixed display types, see Tables 37–40.)

#### Serial Interface

The MAX6954 communicates through an SPI-compatible 4-wire serial interface. The interface has three



Figure 1. Segment Labeling for 7-Segment Display, 14-Segment Display, and 16-Segment Display

Table 1. MAX6954 Drive Capability

| DISPLAY TYPE | 7 SEGMENT<br>(16-CHARACTER<br>HEXADECIMAL FONT) | 14 SEGMENT/<br>16 SEGMENT<br>(104-CHARACTER ASCII FONT MAP) | DISCRETE LEDs<br>(DIRECT CONTROL) |
|--------------|-------------------------------------------------|-------------------------------------------------------------|-----------------------------------|
| Monocolor    | 16                                              | 8                                                           | 128                               |
| Bicolor      | 8                                               | 4                                                           | 64                                |

inputs: clock (CLK), chip select ( $\overline{\text{CS}}$ ), and data in (DIN), and one output, data out (DOUT).  $\overline{\text{CS}}$  must be low to clock data into or out of the device, and DIN must be stable when sampled on the rising edge of CLK. DOUT is stable on the rising edge of CLK. Note that while the SPI protocol expects DOUT to be high impedance when the MAX6954 is not being accessed, DOUT on the MAX6954 is never high impedance.

CLK and DIN may be used to transmit data to other peripherals. The MAX6954 ignores all activity on CLK and DIN except when  $\overline{\text{CS}}$  is low.

**Control and Operation Using the 4-Wire Interface** Controlling the MAX6954 requires sending a 16-bit word. The first byte, D15 through D8, is the command, and the second byte, D7 through D0, is the data byte (Table 5).

Connecting Multiple MAX6954s to the 4-Wire Bus Multiple MAX6954s may be daisy-chained by connecting the DOUT of one device to the DIN of the next, and driving CLK and  $\overline{CS}$  lines in parallel (Figure 2). Data at DIN propagates through the internal shift registers and appears at DOUT 15.5 clock cycles later, clocked out on the falling edge of CLK. When sending commands to daisy-chained MAX6954s, all devices are accessed at the same time. An access requires (16 x n) clock cycles, where n is the number of MAX6954s connected

together. To update just one device in a daisy-chain, the user can send the no-op command (0x00) to the others. Figure 3 is the MAX6954 timing diagram.

The MAX6954 is written to using the following sequence:

- 1) Take CLK low.
- 2) Take  $\overline{\text{CS}}$  low. This enables the internal 16-bit shift register.
- 3) Clock 16 bits of data into DIN, D15 first to D0 last, observing the setup and hold times. Bit D15 is low, indicating a write command.
- 4) Take  $\overline{\text{CS}}$  high (while CLK is still high after clocking in the last data bit).
- 5) Take CLK low.

Figure 4 shows a write operation when 16 bits are transmitted.

If fewer or greater than 16 bits are clocked into the MAX6954 between taking  $\overline{CS}$  low and taking  $\overline{CS}$  high again, the MAX6954 stores the last 16 bits received, including the previous transmission(s). The general case is when n bits (where n > 16) are transmitted to the MAX6954. The last bits are comprising bits  $\{n-15\}$  to  $\{n\}$ , are retained, and are parallel loaded into the 16-bit latch as bits D15 to D0, respectively (Figure 5).



#### **Table 2. Connection Scheme for Eight 16-Segment Digits**

| DIGIT | 00  | 01  | 02  | О3  | 04  | <b>O</b> 5 | <b>O</b> 6 | 07  | 08 | О9 | 010 | 011 | 012 | 013 | 014 | 015 | 016 | 017 | 018 |
|-------|-----|-----|-----|-----|-----|------------|------------|-----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0     | CCO | _   | a1  | a2  | b   | С          | d1         | d2  | е  | f  | g1  | g2  | h   | i   | j   | k   |     | m   | dp  |
| 1     | _   | CC1 | a1  | a2  | b   | С          | d1         | d2  | е  | f  | g1  | g2  | h   | i   | j   | k   |     | m   | dp  |
| 2     | a1  | a2  | CC2 | _   | b   | С          | d1         | d2  | е  | f  | g1  | g2  | h   | i   | j   | k   | ı   | m   | dp  |
| 3     | a1  | a2  | _   | CC3 | b   | С          | d1         | d2  | е  | f  | g1  | g2  | h   | i   | j   | k   | - 1 | m   | dp  |
| 4     | a1  | a2  | b   | С   | CC4 |            | d1         | d2  | е  | f  | g1  | g2  | h   | i   | j   | k   | I   | m   | dp  |
| 5     | a1  | a2  | b   | С   | _   | CC5        | d1         | d2  | е  | f  | g1  | g2  | h   | i   | j   | k   | - 1 | m   | dp  |
| 6     | a1  | a2  | b   | С   | d1  | d2         | CC6        | _   | е  | f  | g1  | g2  | h   | i   | j   | k   | Ī   | m   | dp  |
| 7     | a1  | a2  | b   | С   | d1  | d2         |            | CC7 | е  | f  | g1  | g2  | h   | i   | j   | k   | - 1 | m   | dp  |

#### Table 3. Connection Scheme for Eight 14-Segment Digits

| DIGIT | 00  | 01  | 02  | О3  | 04  | <b>O</b> 5 | <b>O</b> 6 | 07  | 08 | <b>O</b> 9 | 010 | 011 | 012 | 013 | 014 | 015 | 016 | 017 | 018 |
|-------|-----|-----|-----|-----|-----|------------|------------|-----|----|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0     | CCO | _   | а   | _   | b   | С          | d          | _   | е  | f          | g1  | g2  | h   | i   | j   | k   | ı   | m   | dp  |
| 1     | _   | CC1 | а   | _   | b   | С          | d          | _   | е  | f          | g1  | g2  | h   | i   | j   | k   | ı   | m   | dp  |
| 2     | а   |     | CC2 | _   | b   | С          | d          |     | е  | f          | g1  | g2  | h   | i   | j   | k   |     | m   | dp  |
| 3     | а   | _   | _   | CC3 | b   | С          | d          | _   | е  | f          | g1  | g2  | h   | i   | j   | k   |     | m   | dp  |
| 4     | а   | _   | b   | С   | CC4 | _          | d          | _   | е  | f          | g1  | g2  | h   | i   | j   | k   | I   | m   | dp  |
| 5     | а   | _   | b   | С   | _   | CC5        | d          | _   | е  | f          | g1  | g2  | h   | i   | j   | k   | ı   | m   | dp  |
| 6     | а   |     | b   | С   | d   | _          | CC6        |     | е  | f          | g1  | g2  | h   | i   | j   | k   |     | m   | dp  |
| 7     | а   |     | b   | С   | d   | _          |            | CC7 | е  | f          | g1  | g2  | h   | i   | j   | k   | -   | m   | dp  |

### **Table 4. Connection Scheme for Sixteen 7-Segment Digits**

| DIGIT* | 00  | 01  | 02  | О3  | 04  | <b>O</b> 5 | 06  | 07  | 08 | <b>O</b> 9 | O10 | 011 | 012 | 013 | 014 | 015 | 016 | 017 | 018 |
|--------|-----|-----|-----|-----|-----|------------|-----|-----|----|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0, 0a  | CC0 | _   | 1a  | _   | 1b  | 1c         | 1d  | 1dp | 1e | 1f         | 1g  | 2a  | 2b  | 2c  | 2d  | 2e  | 2f  | 2g  | 2dp |
| 1, 1a  |     | CC1 | 1a  |     | 1b  | 1c         | 1d  | 1dp | 1e | 1f         | 1g  | 2a  | 2b  | 2c  | 2d  | 2e  | 2f  | 2g  | 2dp |
| 2, 2a  | 1a  | _   | CC2 | _   | 1b  | 1c         | 1d  | 1dp | 1e | 1f         | 1g  | 2a  | 2b  | 2c  | 2d  | 2e  | 2f  | 2g  | 2dp |
| 3, 3a  | 1a  | _   | _   | CC3 | 1b  | 1c         | 1d  | 1dp | 1e | 1f         | 1g  | 2a  | 2b  | 2c  | 2d  | 2e  | 2f  | 2g  | 2dp |
| 4, 4a  | 1a  | _   | 1b  | 1c  | CC4 | _          | 1d  | 1dp | 1e | 1f         | 1g  | 2a  | 2b  | 2c  | 2d  | 2e  | 2f  | 2g  | 2dp |
| 5, 5a  | 1a  |     | 1b  | 1c  |     | CC5        | 1d  | 1dp | 1e | 1f         | 1g  | 2a  | 2b  | 2c  | 2d  | 2e  | 2f  | 2g  | 2dp |
| 6, 6a  | 1a  | _   | 1b  | 1c  | 1d  | 1dp        | CC6 | _   | 1e | 1f         | 1g  | 2a  | 2b  | 2c  | 2d  | 2e  | 2f  | 2g  | 2dp |
| 7, 7a  | 1a  |     | 1b  | 1c  | 1d  | 1dp        | _   | CC7 | 1e | 1f         | 1g  | 2a  | 2b  | 2c  | 2d  | 2e  | 2f  | 2g  | 2dp |

<sup>\*</sup>Each cathode driver output (CC0-CC7) connects to **two** digit common cathode pins.

### **Table 5. Serial-Data Format (16 Bits)**

| D15 | D14 | D13 | D12 | D11   | D10 | D9 | D8 | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|-----|-----|-----|-----|-------|-----|----|----|-----|----|----|----|----|----|----|-----|
| R/W |     |     | AD  | DRESS |     |    |    | MSB |    |    | DA | TA |    |    | LSB |

#### Reading Device Registers

Any register data within the MAX6954 may be read by sending a logic high to bit D15. The sequence is:

1) Take CLK low.

- 2) Take  $\overline{\text{CS}}$  low. This enables the internal 16-bit shift register.
- 3) Clock 16 bits of data into DIN, D15 first to D0 last. D15 is high, indicating a read command and bits D14 through D8 contain the address of the register



Figure 2. MAX6954 Daisy-Chain Connection



Figure 3. Timing Diagram

to read. Bits D7 to D0 contain dummy data, which is discarded.

- 4) Take  $\overline{\text{CS}}$  high (while CLK is still high after clocking in the last data bit), positions D7 through D0 in the shift register are now loaded with the register data addressed by bits D15 through D8.
- 5) Take CLK low.
- 6) Issue another read or write command (which can be a no-op), and examine the bit stream at DOUT; the second 8 bits are the contents of the register addressed by bits D14 through D8 in step 3.

#### Digit Type Registers

The MAX6954 uses 32 digit registers to store the characters that the user wishes to display. These digit registers are implemented with two planes, P0 and P1. Each digit is represented by 2 bytes of memory, 1 byte in plane P0 and the other in plane P1. The digit registers

are mapped so that a digit's data can be updated in plane P0, plane P1, or both planes at the same time (Table 6).

If the blink function is disabled through the Blink Enable Bit E (Table 19) in the configuration register, then the digit register data in plane P0 is used to multiplex the display. The digit register data in P1 is not used. If the blink function is enabled, then the digit register data in both plane P0 and plane P1 are alternately used to multiplex the display. Blinking is achieved by multiplexing the LED display using data plane P0 and plane P1 on alternate phases of the blink clock (Table 20).

The data in the digit registers does not control the digit segments directly for 14- and 16-segment displays. Instead, the register data is used to address a character generator that stores the data for the 14- and 16-segment fonts (Tables 7 and 8). The lower 7 bits of the digit data (D6 to D0) select the character from the font.



Figure 4. Transmission of 16 Bits to the MAX6954



Figure 5. Transmission of More than 16 Bits to the MAX6954

The most significant bit of the register data (D7) controls the DP segment of the digits; it is set to 1 to light DP, and to zero to leave DP unlit (Table 9).

For 7-segment displays, the digit plane data register can be used to address a character generator, which contains the data of a 16-character font containing the hexadecimal font. The decode mode register can be used to disable the character generator and allow the segments to be controlled directly. Table 10 shows the one-to-one pairing of each data bit to the appropriate segment line in the digit plane data registers. The hexadecimal font is decoded according to Table 11.

The digit-type register configures the display driver for various combinations of 14-segment digits, 16-segment digits, and/or pairs, or 7-segment digits. The function of this register is to select the appropriate font for each digit and route the output of the font to the appropriate MAX6954 driver output pins. The MAX6954 has four digit drive slots. A slot can be filled with various combinations of monocolor and bicolor 16-segment displays, 14-segment displays, or two 7-segment displays. Each pair of bits in the register corresponds to one of the four

digit drive slots, as shown in Table 12. Each bit also corresponds to one of the eight common-cathode digit drive outputs, CC0 to CC7. When using bicolor digits, the anode connections for the two digits within a slot are always the same. This means that a slot correctly drives two monocolor or one bicolor 14- or 16-segment digit. The digit type register can be written, but cannot be read. Examples of configuration settings required for some display digit combinations are shown in Table 13.

#### 7-Segment Decode-Mode Register

In 7-segment mode, the hexadecimal font can be disabled (Table 14). The decode-mode register selects between hexadecimal code or direct control for each of eight possible pairs of 7-segment digits. Each bit in the register corresponds to one pair of digits. The digit pairs are {digit 0, digit 0a} through {digit 7, digit 7a}. Disabling decode mode allows direct control of the 16 LEDs of a dual 7-segment display. Direct control mode can also be used to drive a matrix of 128 discrete LEDs.

10 \_\_\_\_\_\_ /V/XI/VI

A logic high selects hexadecimal decoding, while a logic low bypasses the decoder. When direct control is selected, the data bits D7 to D0 correspond to the segment lines of the MAX6954. Write x0010000 to blank all segments in hexadecimal decode mode.

#### **Display Blink Mode**

The display blinking facility, when enabled, makes the driver flip automatically between displaying the digit register data in planes P0 and P1. If the digit register data for any digit is different in the two planes, then that digit appears to flip between two characters. To make a character appear to blink on or off, write the character to one plane, and use the blank character (0x20) for the other plane. Once blinking has been configured, it continues automatically without further intervention.

#### **Blink Speed**

The blink speed is determined by the frequency of the multiplex clock, OSC, and by the setting of the Blink Rate Selection Bit B (Table 18) in the configuration register. The Blink Rate Selection Bit B sets either fast or slow blink speed for the whole display.

#### **Initial Power-Up**

On initial power-up, all control registers are reset, the display is blanked, intensities are set to minimum, and shutdown is enabled (Table 15).

#### **Configuration Register**

The configuration register is used to enter and exit shutdown, select the blink rate, globally enable and disable the blink function, globally clear the digit data, select between global or digit-by-digit control of intensity, and reset the blink timing (Tables 16–19 and 21–24).

The configuration register contains 7 bits:

- S bit selects shutdown or normal operation (read/write).
- B bit selects the blink rate (read/write).
- E bit globally enables or disables the blink function (read/write).
- T bit resets the blink timing (data is not stored—transient bit).
- R bit globally clears the digit data for both planes P0 and P1 for ALL digits (data is not stored—transient bit).
- I bit selects between global or digit-by-digit control of intensity (read/write).
- P bit returns the current phase of the blink timing (read only—a write to this bit is ignored).

#### **Character Generator Font Mapping**

The font is composed of 104 characters in ROM. The lower 7 bits of the 8-bit digit register represent the character selection. The most significant bit, shown as x in the ROM map of Tables 7 and 8, is 1 to light the DP segment and zero to leave the DP segment unlit.

The character map follows the standard ASCII font for 96 characters in the x0101000 through x1111111 range. The first 16 characters of the 16-segment ROM map cover 7-segment displays. These 16 characters are numeric 0 to 9 and characters A to F (i.e., the hexadecimal set).

#### **Multiplex Clock and Blink Timing**

The OSC pin can be fitted with capacitor CSET to GND to use the internal RC multiplex oscillator, or driven by an external clock to set the multiplex clock frequency and blink rate. The multiplex clock frequency determines the frequency that the complete display is updated. With OSC at 4MHz, each display digit is enabled for 200µs.

The internal RC oscillator uses an external resistor, RSET, and an external capacitor, CSET, to set the oscillator frequency. The suggested values of RSET ( $56k\Omega$ ) and CSET (22pF) set the oscillator at 4MHz, which makes the blink frequency 0.5Hz or 1Hz.

The external clock is not required to have a 50:50 duty cycle, but the minimum time between transitions must be 50ns or greater and the maximum time between transitions must be 750ns.

The on-chip oscillator may be accurate enough for applications using a single device. If an exact blink rate is required, use an external clock ranging between 1MHz and 8MHz to drive OSC. The OSC inputs of multiple MAX6954s can be tied together to a common external clock to make the devices blink at the same rate. The relative blink phasing of multiple MAX6954s can be synchronized by setting the T bit in the control register for all the devices in quick succession. If the serial interfaces of multiple MAX6954s are daisy-chained by connecting the DOUT of one device to the DIN of the next, then synchronization is achieved automatically by updating the configuration register for all devices simultaneously. Figure 6 is the multiplex timing diagram.

#### OSC OUT Output

The OSC\_OUT output is a buffered copy of either the internal oscillator clock or the clock driven into the OSC pin if the external clock has been selected. The feature is useful if the internal oscillator is used, and the user wishes to synchronize other MAX6954s to the same blink frequency. The oscillator is disabled while the MAX6954 is in shutdown.

#### Scan-Limit Register

The scan-limit register sets how many 14-segment digits or 16-segment digits or pairs of 7-segment digits are displayed, from 1 to 8. A bicolor digit is connected as two monocolor digits. The scan register also limits the number of keys that can be scanned.

Since the number of scanned digits affects the display brightness, the scan-limit register should not be used to blank portions of the display (such as leading-zero suppression). Table 25 shows the scan-limit register format.

#### **Intensity Registers**

Digital control of display brightness is provided and can be managed in one of two ways: globally or individually. Global control adjusts all digits together. Individual control adjusts the digits separately.

The default method is global brightness control, which is selected by clearing the global intensity bit (I data bit D6) in the configuration register. This brightness setting applies to all display digits. The pulse-width modulator is then set by the lower nibble of the global intensity register, address 0x02. The modulator scales the average segment current in 16 steps from a maximum of 15/16 down to 1/16 of the peak current. The minimum interdigit blanking time is set to 1/16 of a cycle. When using bicolor digits, 256 color/brightness combinations are available.

Individual brightness control is selected by setting the global intensity bit (I data bit D6) in the configuration register. The pulse-width modulator is now no longer set by the lower nibble of the global intensity register, address 0x02, and the data is ignored. Individual digital control of display brightness is now provided by a separate pulse-width modulator setting for each digit. Each digit is controlled by a nibble of one of the four intensity registers: intensity10, intensity32, intensity54, and intensity76 for all display types, plus intensity10a, intensity32a, intensity54a, and intensity76a for the extra eight digits possible when 7-segment displays are used. The data from the relevant register is used for each digit as it is multiplexed. The modulator scales the average segment current in 16 steps in exactly the same way as global intensity adjustment.

Table 26 shows the global intensity register format, Table 27 shows individual segment intensity registers, Table 28 is the even individual segment intensity format, and Table 29 is the odd individual segment intensity format.

#### **GPIO** and Key Scanning

The MAX6954 feature five general-purpose input/output (GPIO) ports: P0 to P4. These ports can be individually enabled as logic inputs or open-drain logic outputs. The GPIO ports are not debounced when configured as inputs. The ports can be read and the outputs set using the 4-wire interface.

Some or all of the five ports can be configured to perform key scanning of up to 32 keys. Ports P0 to P4 are renamed Key\_A, Key\_B, Key\_C, Key\_D, and IRQ, respectively, when used for key scanning. The full key-scanning configuration is shown in Figure 7. Table 30 is the GPIO data register.

One diode is required per key switch. These diodes can be common-anode dual diodes in SOT23 packages, such as the BAW56. Sixteen diodes would be required for the maximum 32-key configuration.

The MAX6954 can only scan the maximum 32 keys if the scan-limit register is set to scan the maximum eight digits. If the MAX6954 is driving fewer digits, then a maximum of (4 x n) switches can be scanned, where n is the number of digits set in the scan-limit register. For example, if the MAX6954 is driving four 14-segment digits cathode drivers O0 to O3 are used. Only 16 keys can be scanned in this configuration; the switches shown connected to O4 through O7 are not read.

If the user wishes to scan fewer than 32 keys, then fewer scan lines can be configured for key scanning. The unused Key\_x ports are released back to their original GPIO functionality. If key scanning is enabled, regardless of the number of keys being scanned, P4 is always configured as IRQ (Table 31).

The key-scanning circuit utilizes the LEDs' common-cathode driver outputs as the key-scan drivers. O0 to 07 go low for nominally 200 $\mu$ s (with OSC = 4MHz) in turn as the displays are multiplexed. By varying the oscillator frequency, the debounce time changes, though key scanning still functions. Key\_x inputs have internal pullup resistors that allow the key condition to be tested. The Key\_x input is low during the appropriate digit multiplex period when the key is pressed. The timing diagram of Figure 8 shows the normal situation where all eight LED cathode drivers are used.

**Table 6. Register Address Map** 

| REGISTER                                |     |     | ADDRI | ESS (CO | MMAND | BYTE) |    |    | HEX CODE |
|-----------------------------------------|-----|-----|-------|---------|-------|-------|----|----|----------|
| REGISTER                                | D15 | D14 | D13   | D12     | D11   | D10   | D9 | D8 | HEX CODE |
| No-Op                                   | R/W | 0   | 0     | 0       | 0     | 0     | 0  | 0  | 0x00     |
| Decode Mode                             | R/W | 0   | 0     | 0       | 0     | 0     | 0  | 1  | 0x01     |
| Global Intensity                        | R/W | 0   | 0     | 0       | 0     | 0     | 1  | 0  | 0x02     |
| Scan Limit                              | R/W | 0   | 0     | 0       | 0     | 0     | 1  | 1  | 0x03     |
| Configuration                           | R/W | 0   | 0     | 0       | 0     | 1     | 0  | 0  | 0x04     |
| GPIO Data                               | R/W | 0   | 0     | 0       | 0     | 1     | 0  | 1  | 0x05     |
| Port Configuration                      | R/W | 0   | 0     | 0       | 0     | 1     | 1  | 0  | 0x06     |
| Display Test                            | R/W | 0   | 0     | 0       | 0     | 1     | 1  | 1  | 0x07     |
| Write KEY_A Mask Read KEY_A Debounce    | R/W | 0   | 0     | 0       | 1     | 0     | 0  | 0  | 0x08     |
| Write KEY_B Mask<br>Read KEY_B Debounce | R/W | 0   | 0     | 0       | 1     | 0     | 0  | 1  | 0x09     |
| Write KEY_C Mask<br>Read KEY_C Debounce | R/W | 0   | 0     | 0       | 1     | 0     | 1  | 0  | 0x0A     |
| Write KEY_D Mask<br>Read KEY_D Debounce | R/W | 0   | 0     | 0       | 1     | 0     | 1  | 1  | 0x0B     |
| Write Digit Type<br>Read KEY_A Pressed  | R/W | 0   | 0     | 0       | 1     | 1     | 0  | 0  | 0x0C     |
| Read KEY_B Pressed*                     | 1   | 0   | 0     | 0       | 1     | 1     | 0  | 1  | 0x0D     |
| Read KEY_C Pressed*                     | 1   | 0   | 0     | 0       | 1     | 1     | 1  | 0  | 0x0E     |
| Read KEY_D Pressed*                     | 1   | 0   | 0     | 0       | 1     | 1     | 1  | 1  | 0x0F     |
| Intensity 10                            | R/W | 0   | 0     | 1       | 0     | 0     | 0  | 0  | 0x10     |
| Intensity 32                            | R/W | 0   | 0     | 1       | 0     | 0     | 0  | 1  | 0x11     |
| Intensity 54                            | R/W | 0   | 0     | 1       | 0     | 0     | 1  | 0  | 0x12     |
| Intensity 76                            | R/W | 0   | 0     | 1       | 0     | 0     | 1  | 1  | 0x13     |
| Intensity 10a (7 Segment Only)          | R/W | 0   | 0     | 1       | 0     | 1     | 0  | 0  | 0x14     |
| Intensity 32a (7 Segment Only)          | R/W | 0   | 0     | 1       | 0     | 1     | 0  | 1  | 0x15     |
| Intensity 54a (7 Segment Only)          | R/W | 0   | 0     | 1       | 0     | 1     | 1  | 0  | 0x16     |
| Intensity 76a (7 Segment Only)          | R/W | 0   | 0     | 1       | 0     | 1     | 1  | 1  | 0x17     |
| Digit 0 Plane P0                        | R/W | 0   | 1     | 0       | 0     | 0     | 0  | 0  | 0x20     |
| Digit 1 Plane P0                        | R/W | 0   | 1     | 0       | 0     | 0     | 0  | 1  | 0x21     |
| Digit 2 Plane P0                        | R/W | 0   | 1     | 0       | 0     | 0     | 1  | 0  | 0x22     |
| Digit 3 Plane P0                        | R/W | 0   | 1     | 0       | 0     | 0     | 1  | 1  | 0x23     |
| Digit 4 Plane P0                        | R/W | 0   | 1     | 0       | 0     | 1     | 0  | 0  | 0x24     |
| Digit 5 Plane P0                        | R/W | 0   | 1     | 0       | 0     | 1 1   | 0  | 1  | 0x25     |
| Digit 6 Plane P0                        | R/W | 0   | 1     | 0       | 0     | 1     | 1  | 0  | 0x26     |
| Digit 7 Plane P0                        | R/W | 0   | 1     | 0       | 0     | 1     | 1  | 1  | 0x27     |
| Digit 0a Plane P0 (7 Segment Only)      | R/W | 0   | 1     | 0       | 1     | 0     | 0  | 0  | 0x28     |
| Digit 1a Plane P0 (7 Segment Only)      | R/W | 0   | 1     | 0       | 1     | 0     | 0  | 1  | 0x29     |
| Digit 2a Plane P0 (7 Segment Only)      | R/W | 0   | 1     | 0       | 1     | 0     | 1  | 0  | 0x2A     |
| Digit 3a Plane P0 (7 Segment Only)      | R/W | 0   | 1     | 0       | 1     | 0     | 1  | 1  | 0x2B     |

<sup>\*</sup>Do NOT write to register.

/N/XI/N \_\_\_\_\_

**Table 6. Register Address Map (continued)** 

| DEGISTED                                                                       |     |     | ADDRI | ESS (CO | MMAND | BYTE) |    |    | LIEV CODE |
|--------------------------------------------------------------------------------|-----|-----|-------|---------|-------|-------|----|----|-----------|
| REGISTER                                                                       | D15 | D14 | D13   | D12     | D11   | D10   | D9 | D8 | HEX CODE  |
| Digit 4a Plane P0 (7 Segment Only)                                             | R/W | 0   | 1     | 0       | 1     | 1     | 0  | 0  | 0x2C      |
| Digit 5a Plane P0 (7 Segment Only)                                             | R/W | 0   | 1     | 0       | 1     | 1     | 0  | 1  | 0x2D      |
| Digit 6a Plane P0 (7 Segment Only)                                             | R/W | 0   | 1     | 0       | 1     | 1     | 1  | 0  | 0x2E      |
| Digit 7a Plane P0 (7 Segment Only)                                             | R/W | 0   | 1     | 0       | 1     | 1     | 1  | 1  | 0x2F      |
| Digit 0 Plane P1                                                               | R/W | 1   | 0     | 0       | 0     | 0     | 0  | 0  | 0x40      |
| Digit 1 Plane P1                                                               | R/W | 1   | 0     | 0       | 0     | 0     | 0  | 1  | 0x41      |
| Digit 2 Plane P1                                                               | R/W | 1   | 0     | 0       | 0     | 0     | 1  | 0  | 0x42      |
| Digit 3 Plane P1                                                               | R/W | 1   | 0     | 0       | 0     | 0     | 1  | 1  | 0x43      |
| Digit 4 Plane P1                                                               | R/W | 1   | 0     | 0       | 0     | 1     | 0  | 0  | 0x44      |
| Digit 5 Plane P1                                                               | R/W | 1   | 0     | 0       | 0     | 1     | 0  | 1  | 0x45      |
| Digit 6 Plane P1                                                               | R/W | 1   | 0     | 0       | 0     | 1     | 1  | 0  | 0x46      |
| Digit 7 Plane P1                                                               | R/W | 1   | 0     | 0       | 0     | 1     | 1  | 1  | 0x47      |
| Digit 0a Plane P1 (7 Segment Only)                                             | R/W | 1   | 0     | 0       | 1     | 0     | 0  | 0  | 0x48      |
| Digit 1a Plane P1 (7 Segment Only)                                             | R/W | 1   | 0     | 0       | 1     | 0     | 0  | 1  | 0x49      |
| Digit 2a Plane P1 (7 Segment Only)                                             | R/W | 1   | 0     | 0       | 1     | 0     | 1  | 0  | 0x4A      |
| Digit 3a Plane P1 (7 Segment Only)                                             | R/W | 1   | 0     | 0       | 1     | 0     | 1  | 1  | 0x4B      |
| Digit 4a Plane P1 (7 Segment Only)                                             | R/W | 1   | 0     | 0       | 1     | 1     | 0  | 0  | 0x4C      |
| Digit 5a Plane P1 (7 Segment Only)                                             | R/W | 1   | 0     | 0       | 1     | 1     | 0  | 1  | 0x4D      |
| Digit 6a Plane P1 (7 Segment Only)                                             | R/W | 1   | 0     | 0       | 1     | 1     | 1  | 0  | 0x4E      |
| Digit 7a Plane P1 (7 Segment Only)                                             | R/W | 1   | 0     | 0       | 1     | 1     | 1  | 1  | 0x4F      |
| Write Digit 0 Planes P0 and P1 with Same Data, Reads as 0x00                   | R/W | 1   | 1     | 0       | 0     | 0     | 0  | 0  | 0x60      |
| Write Digit 1 Planes P0 and P1 with Same Data, Reads as 0x00                   | R/W | 1   | 1     | 0       | 0     | 0     | 0  | 1  | 0x61      |
| Write Digit 2 Planes P0 and P1 with Same Data, Reads as 0x00                   | R/W | 1   | 1     | 0       | 0     | 0     | 1  | 0  | 0x62      |
| Write Digit 3 Planes P0 and P1 with Same Data, Reads as 0x00                   | R/W | 1   | 1     | 0       | 0     | 0     | 1  | 1  | 0x63      |
| Write Digit 4 Planes P0 and P1 with Same Data, Reads as 0x00                   | R/W | 1   | 1     | 0       | 0     | 1     | 0  | 0  | 0x64      |
| Write Digit 5 Planes P0 and P1 with Same Data, Reads as 0x00                   | R/W | 1   | 1     | 0       | 0     | 1     | 0  | 1  | 0x65      |
| Write Digit 6 Planes P0 and P1 with Same Data, Reads as 0x00                   | R/W | 1   | 1     | 0       | 0     | 1     | 1  | 0  | 0x66      |
| Write Digit 7 Planes P0 and P1 with Same Data, Reads as 0x00                   | R/W | 1   | 1     | 0       | 0     | 1     | 1  | 1  | 0x67      |
| Write Digit 0a Planes P0 and P1 with Same Data (7 Segment Only), Reads as 0x00 | R/W | 1   | 1     | 0       | 1     | 0     | 0  | 0  | 0x68      |
| Write Digit 1a Planes P0 and P1 with Same Data (7 Segment Only), Reads as 0x00 | R/W | 1   | 1     | 0       | 1     | 0     | 0  | 1  | 0x69      |

**Table 6. Register Address Map (continued)** 

| REGISTER                                                                       |     |     | ADDRE | ESS (CO | MMAND | BYTE) |    |    | LIEV CODE |
|--------------------------------------------------------------------------------|-----|-----|-------|---------|-------|-------|----|----|-----------|
| REGISTER                                                                       | D15 | D14 | D13   | D12     | D11   | D10   | D9 | D8 | HEX CODE  |
| Write Digit 2a Planes P0 and P1 with Same Data (7 Segment Only), Reads as 0x00 | R/W | 1   | 1     | 0       | 1     | 0     | 1  | 0  | 0x6A      |
| Write Digit 3a Planes P0 and P1 with Same Data (7 Segment Only), Reads as 0x00 | R/W | 1   | 1     | 0       | 1     | 0     | 1  | 1  | 0x6B      |
| Write Digit 4a Planes P0 and P1 with Same Data (7 Segment Only), Reads as 0x00 | R/W | 1   | 1     | 0       | 1     | 1     | 0  | 0  | 0x6C      |
| Write Digit 5a Planes P0 and P1 with Same Data (7 Segment Only), Reads as 0x00 | R/W | 1   | 1     | 0       | 1     | 1     | 0  | 1  | 0x6D      |
| Write Digit 6a Planes P0 and P1 with Same Data (7 Segment Only), Reads as 0x00 | R/W | 1   | 1     | 0       | 1     | 1     | 1  | 0  | 0x6E      |
| Write Digit 7a Planes P0 and P1 with Same Data (7 Segment Only), Reads as 0x00 | R/W | 1   | 1     | 0       | 1     | 1     | 1  | 1  | 0x6F      |

Note: Unused register bits read as zero.

The timing in Figure 8 loops over time, with 32 keys experiencing a full key-scanning debounce over typically 25.6ms. Four keys are sampled every 1.6ms, or every multiplex cycle. If at least one key that was not previously pressed is found to have been pressed during both sampling periods, then that key press is debounced, and an interrupt is issued. The key-scan circuit detects any combination of keys being pressed during each debounce cycle (n-key rollover).

#### **Port Configuration Register**

The port configuration register selects how the five port pins are used. The port configuration register format is described in Table 32.

#### Key Mask Registers

The Key\_A Mask, Key\_B Mask, Key\_C Mask, and Key\_D Mask write-only registers (Table 33) configure the key-scanning circuit to cause an interrupt only when selected (masked) keys have been debounced. Each bit in the register corresponds to one key switch. The bit is clear to disable interrupt for the switch, and set to enable interrupt. Keys are always scanned (if enabled through the port configuration register), regardless of the setting of these interrupt bits, and the key status is stored in the appropriate Key\_x pressed register.

#### **Key Debounced Registers**

The Key\_A debounced, Key\_B debounced, Key\_C debounced, and Key\_D debounced read-only registers (Table 34) show which keys have been detected as debounced by the key-scanning circuit.

Each bit in the register corresponds to one key switch. The bit is set if the switch has been correctly debounced since the register was read last. Reading a debounced register clears that register (after the data has been read) so that future keys pressed can be identified. If the debounced registers are not read, the key-scan data accumulates. However, as there is no FIFO in the MAX6954, the user is not able to determine key order, or whether a key has been pressed more than once, unless the debounced key status registers are read after each interrupt, and before the next key-scan cycle.

Reading any of the four debounced registers clears the IRQ output. If a key is pressed and held down, the key is reported as debounced (and IRQ issued) only once. The key must be detected as released by the key-scanning circuit, before it debounces again. If the debounced registers are being read in response to the IRQ being asserted, then the user should generally read all four registers to ensure that all the keys that were detected by the key-scanning circuit are discovered.

#### Key Pressed Registers

The Key\_A pressed, Key\_B pressed, Key\_C pressed, and Key\_D pressed read-only registers (Table 35) show which keys have been detected as pressed by the key-scanning circuit during the last test.

Each bit in the register corresponds to one key switch. The bit is set if the switch has been detected as pressed by the key-scanning circuit during the last test.



Figure 6. Multiplex Timing Diagram (OSC = 4MHz)



Figure 7. Key-Scanning Configuration



Figure 8. Key-Scan Timing Diagram

The bit is cleared if the switch has not been detected as pressed by the key-scanning circuit during the last test. Reading a pressed register does not clear that register or clear the IRQ output.

#### **Display Test Register**

The display test register (Table 36) operates in two modes: normal and display test. Display test mode turns all LEDs on (including DPs) by overriding, but not altering, all controls and digit registers (including the shutdown register), except for the digit-type register and the GPIO configuration register. The duty cycle, while in display test mode, is 7/16 (see the *Choosing Supply Voltage to Minimize Power Dissipation* section).

#### Selecting External Components RSET and CSET to Set Oscillator Frequency and Peak Segment Current

The RC oscillator uses an external resistor, RSET, and an external capacitor, CSET, to set the frequency, fOSC. The allowed range of fOSC is 1MHz to 8MHz. RSET also sets the peak segment current. The recommended values of RSET and CSET set the oscillator to 4MHz, which makes the blink frequencies selectable between 0.5Hz and 1Hz. The recommended value of RSET also sets the peak current to 40mA, which makes the segment current adjustable from 2.5mA to 37.5mA in 2.5mA steps.

 $ISEG = K_L / RSET mA$  $fOSC = K_F / (RSET \times CSET) MHz$ 

where:

 $K_L = 2240$ 

 $K_F = 5376$ 

 $RSET = external resistor in k\Omega$ 

CSFT = external capacitor in pF

CSTRAY = stray capacitance from OSC pin to GND in pF, typically 2pF

The recommended value of RSET is  $56k\Omega$  and the recommended value of CSET is 22pF.

The recommended value or R<sub>SET</sub> is the minimum allowed value, since it sets the display driver to the maximum allowed peak segment current. R<sub>SET</sub> can be set to a higher value to set the segment current to a lower peak value where desired. The user must also ensure that the peak current specifications of the LEDs connected to the driver are not exceeded.

The effective value of RSET includes not only the actual external capacitor used, but also the stray capacitance from OSC to GND. This capacitance is usually in the 1pF to 5pF range, depending on the layout used.

#### **Applications Information**

#### **Driving Bicolor LEDs**

Bicolor digits group a red and a green die together for each display element, so that the element can be lit red or green (or orange), depending on which die (or both) is lit. The MAX6954 allows each segment's current to be set individually from the 1/16th (minimum current and LED intensity) to 15/16th (maximum current and LED intensity), as well as off (zero current). Thus, a bicolor (red-green) segment pair can be set to 256 color/intensity combinations.

### **Choosing Supply Voltage to Minimize Power Dissipation**

The MAX6954 drives a peak current of 40mA into LEDs with a 2.2V forward-voltage drop when operated from a supply voltage of at least 3.0V. The minimum voltage drop across the internal LED drivers is therefore (3.0V - 2.2V) = 0.8V. If a higher supply voltage is used, the driver absorbs a higher voltage, and the driver's power dissipation increases accordingly. However, if the LEDs used have a higher forward voltage drop than 2.2V, the supply voltage must be raised accordingly to ensure that the driver always has at least 0.8V of headroom.

The voltage drop across the drivers with a nominal 5V supply (5.0V - 2.2V) = 2.8V is nearly 3 times the drop across the drivers with a nominal 3.3V supply (3.3V -2.2V) = 1.1V. In most systems, consumption is an important design criterion, and the MAX6954 should be operated from the system's 3.3V nominal supply. In other designs, the lowest supply voltage may be 5V. The issue now is to ensure the dissipation limit for the MAX6954 is not exceeded. This can be achieved by inserting a series resistor in the supply to the MAX6954. ensuring that the supply decoupling capacitors are still on the MAX6954 side of the resistor. For example, consider the requirement that the minimum supply voltage to a MAX6954 must be 3.0V, and the input supply range is 5V ±5%. Maximum supply current is 35mA +  $(40\text{mA} \times 17) = 715\text{mA}$ . Minimum input supply voltage is 4.75V. Maximum series resistor value is (4.75V - $3.0V)/0.715A = 2.44\Omega$ . We choose  $2.2\Omega \pm 5\%$ . Worstcase resistor dissipation is at maximum toleranced resistance, i.e.,  $(0.715A) 2 \times (2.2\Omega \times 1.05) = 1.18W$ . The maximum MAX6954 supply voltage is at maximum input supply voltage and minimum toleranced resistance, i.e.,  $5.25V - (0.715A \times 2.2\Omega \times 0.95) = 3.76V$ .

#### Low-Voltage Operation

The MAX6954 works over the 2.7V to 5.5V supply range. The minimum useful supply voltage is determined by the forward voltage drop of the LEDs at the

peak current ISEG, plus the 0.8V headroom required by the driver output stages. The MAX6954 correctly regulates ISEG with a supply voltage above this minimum voltage. If the supply drops below this minimum voltage, the driver output stages may brown out, and be unable to regulate the current correctly. As the supply voltage drops further, the LED segment drive current becomes effectively limited by the output driver's onresistance, and the LED drive current drops. The characteristics of each individual LED in a display digit are well matched, so the result is that the display intensity dims uniformly as supply voltage drops out of regulation and beyond.

#### **Computing Power Dissipation**

The upper limit for power dissipation (P<sub>D</sub>) for the MAX6954 is determined from the following equation:

 $P_D = (V + x 35mA) + (V + - V_{LED}) (DUTY \times ISEG \times N)$ where:

V+ = supply voltage

DUTY = duty cycle set by intensity register

N = number of segments driven (worst case is 17)

VLED = LED forward voltage at ISEG

ISEG = segment current set by RSET

P<sub>D</sub> = Power dissipation, in mW if currents are in mA Dissipation example:

ISEG = 30mA, N = 17, DUTY = 15/16,  $V_{IFD} = 2.4V$  at 30mA,  $V_{+} = 3.6V$ 

 $P_D = 3.6V (35mA) + (3.6V - 2.4V)(15/16 \times 30mA \times 17) = 0.700W$ 

Thus, for a 36-pin SSOP package ( $T_{JA} = 1 / 0.0118 = +85$ °C/W from Operating Ratings), the maximum allowed ambient temperature  $T_A$  is given by:

$$T_{J(MAX)} = T_A + (P_D \times T_{JA}) = +150$$
°C  
=  $T_A + (0.700 \times +85$ °C/W)

So  $T_A = +90.5$ °C. Thus, the part can be operated safely at a maximum package temperature of +85°C.

#### **Power Supplies**

The MAX6954 operates from a single 2.7V to 5.5V power supply. Bypass the power supply to GND with a  $0.1\mu F$  capacitor as close to the device as possible. Add a  $47\mu F$  capacitor if the MAX6954 is not close to the board's input bulk decoupling capacitor.

#### **Terminating the Serial Interface**

The MAX6954 uses fixed voltage thresholds of 0.6V and 1.8V for the 4-wire interface inputs. These fixed thresholds allow the MAX6954 to be controlled by a host operating from a lower supply voltage than the MAX6954; for example, 2.5V. The fixed thresholds also reduce the logic input noise margin when operating the MAX6954 from a higher supply voltage, such as 5V. At higher supply voltages, it may be necessary to fit termination components to the CLK, DIN, and  $\overline{\text{CS}}$  inputs to avoid signal reflections that the MAX6954 could respond to as multiple transitions. Suitable termination components can be either a 33pF capacitor or  $4.7 \text{k}\Omega$  resistor fitted from each of the CLK, DIN, and  $\overline{\text{CS}}$  inputs to GND.

**Table 7. 16-Segment Display Font Map** 



**Table 8. 14-Segment Display Font Map** 

| LSB MSB | x000 | x001 | x010     | x011 | x100 | x101 | x110 | x111 |
|---------|------|------|----------|------|------|------|------|------|
| 0000    |      |      |          |      |      |      |      |      |
| 0001    |      |      |          |      |      |      |      |      |
| 0010    |      |      |          |      |      |      |      |      |
| 0011    |      |      | 器        |      |      |      |      |      |
| 0100    |      |      |          |      |      |      |      |      |
| 0101    |      |      | 米        |      |      |      |      |      |
| 0110    |      |      | X        |      |      |      |      |      |
| 0111    |      |      |          |      |      | 黑    |      |      |
| 1000    |      |      |          |      |      | X    |      | X    |
| 1001    |      | X    |          |      |      |      |      | X    |
| 1010    |      |      | <b>*</b> |      |      |      |      |      |
| 1011    |      |      |          |      |      |      | X    |      |
| 1100    |      | X    |          |      |      |      | M    |      |
| 1101    |      |      |          |      |      |      | X    |      |
| 1110    |      | X    |          |      |      |      | 洲    |      |
| 1111    |      | X    |          |      |      |      |      |      |

20 \_\_\_\_\_\_ /VIXI/VI

**Table 9. Digit Plane Data Register Format** 

| MODE                                                                                            | ADDRESS                                      |    |      | R       | EGISTI  | ER DAT    | Ά       |          |     |
|-------------------------------------------------------------------------------------------------|----------------------------------------------|----|------|---------|---------|-----------|---------|----------|-----|
| MODE                                                                                            | CODE<br>(HEX)                                | D7 | D6   | D5      | D4      | D3        | D2      | D1       | D0  |
| 14-segment or 16-segment mode, writing digit data to use font map data with decimal place unlit | 0x20 to 0x2F<br>0x40 to 0x4F<br>0x60 to 0x6F | 0  | Bits | D6 to [ | D0 sele | ct font c | haracte | ers 0 to | 127 |
| 14-segment or 16-segment mode, writing digit data to use font map data with decimal place lit   | 0x20 to 0x2F<br>0x40 to 0x4F<br>0x60 to 0x6F | 1  | Bits | D6 to I | D0 sele | ct font c | haracte | ers 0 to | 127 |
| 7-segment decode mode, DP unlit                                                                 | 0x20 to 0x2F<br>0x40 to 0x4F<br>0x60 to 0x6F | 0  | 0    | 0       | 0       |           | D3 to   | o D0     |     |
| 7-segment decode mode, DP lit                                                                   | 0x20 to 0x2F<br>0x40 to 0x4F<br>0x60 to 0x6F | 1  | 0    | 0       | 0       |           | D3 to   | o D0     |     |
| 7-segment no-decode mode                                                                        | 0x20 to 0x2F<br>0x40 to 0x4F<br>0x60 to 0x6F |    |      | Direct  | control | of 8 seç  | gments  |          |     |

### **Table 10. Segment Decoding for 7-Segment Displays**

|              | ADDRESS CODE                                 |    |    |    | REGISTI | ER DATA |    |    |    |
|--------------|----------------------------------------------|----|----|----|---------|---------|----|----|----|
| MODE         | (HEX)                                        | D7 | D6 | D5 | D4      | D3      | D2 | D1 | D0 |
| Segment Line | 0x20 to 0x2F<br>0x40 to 0x4F<br>0x60 to 0x6F | dp | а  | b  | С       | d       | е  | f  | g  |

**Table 11. 7-Segment Segment Mapping Decoder for Hexadecimal Font** 

| 7-SEGMENT |     |               | REGISTI<br>DATA |    |    |    | ON SEGMENTS = 1 |   |   |   |   |   |   |   |  |
|-----------|-----|---------------|-----------------|----|----|----|-----------------|---|---|---|---|---|---|---|--|
| CHARACTER | D7* | D6, D5,<br>D4 | D3              | D2 | D1 | D0 | DP*             | Α | В | С | D | Е | F | G |  |
| 0         |     | Χ             | 0               | 0  | 0  | 0  |                 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |  |
| 1         | _   | Χ             | 0               | 0  | 0  | 1  | _               | 0 | 1 | 1 | 0 | 0 | 0 | 0 |  |
| 2         | _   | Χ             | 0               | 0  | 1  | 0  | _               | 1 | 1 | 0 | 1 | 1 | 0 | 1 |  |
| 3         | l   | X             | 0               | 0  | 1  | 1  | l               | 1 | 1 | 1 | 1 | 0 | 0 | 1 |  |
| 4         | _   | Χ             | 0               | 1  | 0  | 0  | _               | 0 | 1 | 1 | 0 | 0 | 1 | 1 |  |
| 5         | _   | X             | 0               | 1  | 0  | 1  | _               | 1 | 0 | 1 | 1 | 0 | 1 | 1 |  |
| 6         |     | X             | 0               | 1  | 1  | 0  |                 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |  |
| 7         | _   | X             | 0               | 1  | 1  | 1  | _               | 1 | 1 | 1 | 0 | 0 | 0 | 0 |  |
| 8         | _   | X             | 1               | 0  | 0  | 0  | _               | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |
| 9         | _   | Х             | 1               | 0  | 0  | 1  | _               | 1 | 1 | 1 | 1 | 0 | 1 | 1 |  |
| А         | -   | Χ             | 1               | 0  | 1  | 0  |                 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |  |
| В         | I   | Χ             | 1               | 0  | 1  | 1  | I               | 0 | 0 | 1 | 1 | 1 | 1 | 1 |  |
| С         |     | Χ             | 1               | 1  | 0  | 0  |                 | 1 | 0 | 0 | 1 | 1 | 1 | 0 |  |
| D         | -   | Χ             | 1               | 1  | 0  | 1  |                 | 0 | 1 | 1 | 1 | 1 | 0 | 1 |  |
| E         | 1   | X             | 1               | 1  | 1  | 0  | 1               | 1 | 0 | 0 | 1 | 1 | 1 | 1 |  |
| F         | _   | Χ             | 1               | 1  | 1  | 1  | _               | 1 | 0 | 0 | 0 | 1 | 1 | 1 |  |

<sup>\*</sup>The decimal point is set by bit D7 = 1.

**Table 12. Digit-Type Register** 

| DIGIT-TYPE<br>REGISTER | ADDRESS<br>CODE (HEX) |        |     |        | REGISTE | R DATA |     |     |      |
|------------------------|-----------------------|--------|-----|--------|---------|--------|-----|-----|------|
| HEGISTER               | CODE (IIEX)           | D7     | D6  | D5     | D4      | D3     | D2  | D1  | D0   |
| Output Drive Line      | 0x0C                  | CC7    | CC6 | CC5    | CC4     | CC3    | CC2 | CC1 | CC0  |
| Slot Identification    | UXUC                  | Slot 4 |     | Slot 3 |         | Slot 2 |     |     | ot 1 |

**Table 13. Example Configurations for Display Digit Combinations** 

| DIGIT-TYPE                                                                             | ADDRESS    |    |    |    | REGISTE | R DATA |    |    |    |
|----------------------------------------------------------------------------------------|------------|----|----|----|---------|--------|----|----|----|
| REGISTER SETTING                                                                       | CODE (HEX) | D7 | D6 | D5 | D4      | D3     | D2 | D1 | D0 |
| Digits 7 to 0 are 16-segment or 7-segment digits.                                      | 0x0C       | 0  | 0  | 0  | 0       | 0      | 0  | 0  | 0  |
| Digit 0 is a 14-segment digit, digits 7 to 1 are 16-segment or 7-segment digits.       | 0x0C       | 0  | 0  | 0  | 0       | 0      | 0  | 0  | 1  |
| Digits 2 to 0 are 14-segment digits, digits 7 to 3 are 16-segment or 7-segment digits. | 0x0C       | 0  | 0  | 0  | 0       | 0      | 1  | 1  | 1  |
| Digits 7 to 0 are 14-segment digits.                                                   | 0x0C       | 1  | 1  | 1  | 1       | 1      | 1  | 1  | 1  |

**Table 14. Decode-Mode Register Examples** 

| DECODE                                                                       | ADDRESS<br>CODE |    |    | R  | EGISTI | ER DAT | ΓΑ |    |    | HEX  |
|------------------------------------------------------------------------------|-----------------|----|----|----|--------|--------|----|----|----|------|
| MODE                                                                         | (HEX)           | D7 | D6 | D5 | D4     | D3     | D2 | D1 | D0 | CODE |
| No decode for digit pairs 7 to 0.                                            | 0x01            | 0  | 0  | 0  | 0      | 0      | 0  | 0  | 0  | 0x00 |
| Hexadecimal decode for digit pair 0, no decode for digit pairs 7 to 1.       | 0x01            | 0  | 0  | 0  | 0      | 0      | 0  | 0  | 1  | 0x01 |
| Hexadecimal decode for digit pairs 2 to 0, no decode for digit pairs 7 to 3. | 0x01            | 0  | 0  | 0  | 0      | 0      | 1  | 1  | 1  | 0x07 |
| Hexadecimal decode for digit pairs 7 to 0.                                   | 0x01            | 1  | 1  | 1  | 1      | 1      | 1  | 1  | 1  | 0xFF |

**Table 15. Initial Power-Up Register Status** 

|                    | POWER-UP                                              | ADDRESS       |    |    | RI | EGISTI | ER DA | TA |    |    |
|--------------------|-------------------------------------------------------|---------------|----|----|----|--------|-------|----|----|----|
| REGISTER           | CONDITION                                             | CODE<br>(HEX) | D7 | D6 | D5 | D4     | D3    | D2 | D1 | D0 |
| Decode Mode        | Decode mode enabled                                   | 0x01          | 1  | 1  | 1  | 1      | 1     | 1  | 1  | 1  |
| Global Intensity   | 1/16 (min on)                                         | 0x02          | Χ  | Χ  | Χ  | Χ      | 0     | 0  | 0  | 0  |
| Scan Limit         | Display 8 digits: 0, 1, 2, 3, 4, 5, 6, 7              | 0x03          | Χ  | Χ  | Χ  | Χ      | Χ     | 1  | 1  | 1  |
| Control Register   | Shutdown enabled, blink speed is slow, blink disabled | 0x04          | 0  | 0  | Х  | Х      | 0     | 0  | 0  | 0  |
| GPIO Data          | Outputs are low                                       | 0x05          | Χ  | Χ  | Χ  | 0      | 0     | 0  | 0  | 0  |
| Port Configuration | No key scanning, P0 to P4 are all inputs              | 0x06          | 0  | 0  | 0  | 1      | 1     | 1  | 1  | 1  |
| Display Test       | Normal operation                                      | 0x07          | Χ  | Χ  | Χ  | Χ      | Χ     | Χ  | Χ  | 0  |
| Key_A Mask         | None of the keys cause interrupt                      | 0x08          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Key_B Mask         | None of the keys cause interrupt                      | 0x09          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Key_C Mask         | None of the keys cause interrupt                      | 0x0A          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Key_D Mask         | None of the keys cause interrupt                      | 0x0B          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Digit Type         | All are 16 segment or 7 segment                       | 0x0C          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Intensity10        | 1/16 (min on)                                         | 0x10          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Intensity32        | 1/16 (min on)                                         | 0x11          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Intensity54        | 1/16 (min on)                                         | 0x12          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Intensity76        | 1/16 (min on)                                         | 0x13          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Intensity10a       | 1/16 (min on)                                         | 0x14          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Intensity32a       | 1/16 (min on)                                         | 0x15          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Intensity54a       | 1/16 (min on)                                         | 0x16          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Intensity76a       | 1/16 (min on)                                         | 0x17          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Digit 0            | Blank digit, both planes                              | 0x60          | 0  | 0  | 1  | 0      | 0     | 0  | 0  | 0  |
| Digit 1            | Blank digit, both planes                              | 0x61          | 0  | 0  | 1  | 0      | 0     | 0  | 0  | 0  |
| Digit 2            | Blank digit, both planes                              | 0x62          | 0  | 0  | 1  | 0      | 0     | 0  | 0  | 0  |
| Digit 3            | Blank digit, both planes                              | 0x63          | 0  | 0  | 1  | 0      | 0     | 0  | 0  | 0  |
| Digit 4            | Blank digit, both planes                              | 0x64          | 0  | 0  | 1  | 0      | 0     | 0  | 0  | 0  |
| Digit 5            | Blank digit, both planes                              | 0x65          | 0  | 0  | 1  | 0      | 0     | 0  | 0  | 0  |
| Digit 6            | Blank digit, both planes                              | 0x66          | 0  | 0  | 1  | 0      | 0     | 0  | 0  | 0  |
| Digit 7            | Blank digit, both planes                              | 0x67          | 0  | 0  | 1  | 0      | 0     | 0  | 0  | 0  |
| Digit 0a           | Blank digit, both planes                              | 0x68          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Digit 1a           | Blank digit, both planes                              | 0x69          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Digit 2a           | Blank digit, both planes                              | 0x6A          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Digit 3a           | Blank digit, both planes                              | 0x6B          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Digit 4a           | Blank digit, both planes                              | 0x6C          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Digit 5a           | Blank digit, both planes                              | 0x6D          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Digit 6a           | Blank digit, both planes                              | 0x6E          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Digit 7a           | Blank digit, both planes                              | 0x6F          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Key_A Debounced    | No key presses have been detected                     | 0x88          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Key_B Debounced    | No key presses have been detected                     | 0x89          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Key_C Debounced    | No key presses have been detected                     | 0x8A          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Key_D Debounced    | No key presses have been detected                     | 0x8B          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Key_A Pressed      | Keys are not pressed                                  | 0x8C          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Key_B Pressed      | Keys are not pressed                                  | 0x8D          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Key_C Pressed      | Keys are not pressed                                  | 0x8E          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| Key_D Pressed      | Keys are not pressed                                  | 0x8F          | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |

24 \_\_\_\_\_\_ **/\!**/\X**!/\!** 

### **Table 16. Configuration Register Format**

| MODE                      |    | REGISTER DATA |    |    |    |    |    |    |  |  |  |  |
|---------------------------|----|---------------|----|----|----|----|----|----|--|--|--|--|
| WIODL                     | D7 | D6            | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |  |
| Configuration<br>Register | Р  | I             | R  | Т  | Е  | В  | Χ  | S  |  |  |  |  |

### Table 17. Shutdown Control (S Data Bit DO) Format

| MODE                |    |    | RE | GISTE | R DA | TA | Α , , , , |    |  |  |  |  |  |  |  |  |
|---------------------|----|----|----|-------|------|----|-----------|----|--|--|--|--|--|--|--|--|
| WIODE               | D7 | D6 | D5 | D4    | D3   | D2 | D1        | D0 |  |  |  |  |  |  |  |  |
| Shutdown            | Р  | I  | R  | T     | Е    | В  | Χ         | 0  |  |  |  |  |  |  |  |  |
| Normal<br>Operation | Р  | _  | R  | Т     | Е    | В  | Х         | 1  |  |  |  |  |  |  |  |  |

#### Table 18. Blink Rate Selection (B Data Bit D2) Format

| MODE                                                                      |    |     | RE | EGISTI | ER DA | TA |    |    |
|---------------------------------------------------------------------------|----|-----|----|--------|-------|----|----|----|
| MODE                                                                      | D7 | D6  | D5 | D4     | D3    | D2 | D1 | D0 |
| Slow blinking. Segments blink on for 1s, off for 1s with fosc = 4MHz.     | Р  | - 1 | R  | Т      | Е     | 0  | Χ  | S  |
| Fast blinking. Segments blink on for 0.5s, off for 0.5s with fosc = 4MHz. | Р  | I   | R  | Т      | Е     | 1  | Χ  | S  |

#### Table 19. Global Blink Enable/Disable (E Data Bit D3) Format

| MODE                        |    |     |    | REGISTE | R DATA |    |    |    |
|-----------------------------|----|-----|----|---------|--------|----|----|----|
| MODE                        | D7 | D6  | D5 | D4      | D3     | D2 | D1 | D0 |
| Blink function is disabled. | Р  | - 1 | R  | Т       | 0      | В  | Χ  | S  |
| Blink function is enabled.  | Р  | I   | R  | T       | 1      | В  | Χ  | S  |

### Table 20. Digit Register Mapping with Blink Globally Enabled

| SEGMENT'S BIT SETTING<br>IN PLANE P1 | SEGMENT'S BIT SETTING<br>IN PLANE P0 | SEGMENT<br>BEHAVIOR                                       |
|--------------------------------------|--------------------------------------|-----------------------------------------------------------|
| 0                                    | 0                                    | Segment off.                                              |
| 0                                    | 1                                    | Segment on only during the 1st half of each blink period. |
| 1                                    | 0                                    | Segment on only during the 2nd half of each blink period. |
| 1                                    | 1                                    | Segment on.                                               |

### Table 21. Global Blink Timing Synchronization (T Data Bit D4) Format

| MODE                                                                           |   |    | F  | EGISTE | R DAT | A  |    |    |
|--------------------------------------------------------------------------------|---|----|----|--------|-------|----|----|----|
|                                                                                |   | D6 | D5 | D4     | D3    | D2 | D1 | D0 |
| Blink timing counters are unaffected.                                          | Р | I  | R  | 0      | Е     | В  | Χ  | S  |
| Blink timing counters are reset on the rising edge of $\overline{\text{CS}}$ . |   | I  | R  | 1      | Е     | В  | Χ  | S  |

#### Table 22. Global Clear Digit Data (R Data Bit D5) Format

| MODE                                                                       |    |     | RI | EGISTE | R DAT | ΓΑ |    |    |
|----------------------------------------------------------------------------|----|-----|----|--------|-------|----|----|----|
| MODE                                                                       | D7 | D6  | D5 | D4     | D3    | D2 | D1 | D0 |
| Digit data for both planes P0 and P1 are unaffected.                       | Р  | I   | 0  | Т      | Е     | В  | Χ  | S  |
| Digit data for both planes P0 and P1 are cleared on the rising edge of CS. | Р  | - 1 | 1  | Т      | Е     | В  | Χ  | S  |

**/**|/||X||/|| \_\_\_\_\_\_\_\_ 25

### Table 23. Global Intensity (I Data Bit D6) Format

| MODE                                                                                                        |    |    | RE | GIST | ER DA | TA |    |    |
|-------------------------------------------------------------------------------------------------------------|----|----|----|------|-------|----|----|----|
| MODE                                                                                                        | D7 | D6 | D5 | D4   | D3    | D2 | D1 | D0 |
| Intensity for all digits is controlled by one setting in the global intensity register.                     | Р  | 0  | R  | Т    | Е     | В  | Χ  | S  |
| Intensity for digits is controlled by the individual settings in the intensity10 and intensity76 registers. | Р  | 1  | R  | Т    | E     | В  | Χ  | S  |

### Table 24. Blink Phase Readback (P Data Bit D7) Format

| MODE           | ER DATA                 |  |   |   |   |   |   |   |  |  |  |  |
|----------------|-------------------------|--|---|---|---|---|---|---|--|--|--|--|
| MODE           | D7 D6 D5 D4 D3 D2 D1 D0 |  |   |   |   |   |   |   |  |  |  |  |
| P1 Blink Phase | 0                       |  | R | Т | Е | В | Χ | S |  |  |  |  |
| P0 Blink Phase | 1                       |  | R | T | Е | В | Χ | S |  |  |  |  |

### **Table 25. Scan-Limit Register Format**

| SCAN                           | ADDRESS CODE |    |    | R  | EGISTI | ER DAT | Ά  |    |    | HEX  |
|--------------------------------|--------------|----|----|----|--------|--------|----|----|----|------|
| LIMIT                          | (HEX)        | D7 | D6 | D5 | D4     | D3     | D2 | D1 | D0 | CODE |
| Display Digit 0 only           | 0x03         | Х  | Χ  | Χ  | Χ      | Χ      | 0  | 0  | 0  | 0x00 |
| Display Digits 0 and 1         | 0x03         | Х  | Χ  | Χ  | Χ      | Χ      | 0  | 0  | 1  | 0x01 |
| Display Digits 0 1 2           | 0x03         | Х  | Χ  | Χ  | Χ      | Χ      | 0  | 1  | 0  | 0x02 |
| Display Digits 0 1 2 3         | 0x03         | Х  | Χ  | Χ  | Χ      | Χ      | 0  | 1  | 1  | 0x03 |
| Display Digits 0 1 2 3 4       | 0x03         | Х  | Χ  | Χ  | Χ      | Χ      | 1  | 0  | 0  | 0x04 |
| Display Digits 0 1 2 3 4 5     | 0x03         | Х  | Χ  | Χ  | Χ      | Χ      | 1  | 0  | 1  | 0x05 |
| Display Digits 0 1 2 3 4 5 6   | 0x03         | Χ  | Χ  | Χ  | Χ      | Χ      | 1  | 1  | 0  | 0x06 |
| Display Digits 0 1 2 3 4 5 6 7 | 0x03         | Х  | Χ  | Χ  | Χ      | Χ      | 1  | 1  | 1  | 0x07 |

### **Table 26. Global Intensity Register Format**

| DUTY           | TYPICAL                 | ADDRESS    |    |    | RE | GISTE | R DATA | \  |    |    | HEX  |
|----------------|-------------------------|------------|----|----|----|-------|--------|----|----|----|------|
| CYCLE          | SEGMENT<br>CURRENT (mA) | CODE (HEX) | D7 | D6 | D5 | D4    | D3     | D2 | D1 | D0 | CODE |
| 1/16 (min on)  | 2.5                     | 0x02       | Χ  | Χ  | Χ  | Χ     | 0      | 0  | 0  | 0  | 0xx0 |
| 2/16           | 5                       | 0x02       | Х  | Х  | Х  | Χ     | 0      | 0  | 0  | 1  | 0xX1 |
| 3/16           | 7.5                     | 0x02       | Х  | Х  | Х  | Χ     | 0      | 0  | 1  | 0  | 0xX2 |
| 4/16           | 10                      | 0x02       | Х  | Х  | Х  | Χ     | 0      | 0  | 1  | 1  | 0xX3 |
| 5/16           | 12.5                    | 0x02       | Х  | Х  | Х  | Χ     | 0      | 1  | 0  | 0  | 0xX4 |
| 6/16           | 15                      | 0x02       | Х  | Х  | Х  | Χ     | 0      | 1  | 0  | 1  | 0xX5 |
| 7/16           | 17.5                    | 0x02       | Х  | Х  | Х  | Χ     | 0      | 1  | 1  | 0  | 0xX6 |
| 8/16           | 20                      | 0x02       | Х  | Х  | Х  | Χ     | 0      | 1  | 1  | 1  | 0xX7 |
| 9/16           | 22.5                    | 0x02       | Х  | Х  | Х  | Χ     | 1      | 0  | 0  | 0  | 0xX8 |
| 10/16          | 25                      | 0x02       | Х  | Х  | Х  | Χ     | 1      | 0  | 0  | 1  | 0xX9 |
| 11/16          | 27.5                    | 0x02       | Х  | Х  | Х  | Χ     | 1      | 0  | 1  | 0  | 0xXA |
| 12/16          | 30                      | 0x02       | Х  | Х  | X  | Χ     | 1      | 0  | 1  | 1  | 0xXB |
| 13/16          | 32.5                    | 0x02       | Х  | Х  | Х  | Χ     | 1      | 1  | 0  | 0  | 0xXC |
| 14/16          | 35                      | 0x02       | Х  | Х  | Х  | Χ     | 1      | 1  | 0  | 1  | 0xXD |
| 15/16          | 37.5                    | 0x02       | Х  | Х  | Х  | Χ     | 1      | 1  | 1  | 0  | 0xXE |
| 15/16 (max on) | 37.5                    | 0x02       | Х  | Х  | Х  | Χ     | 1      | 1  | 1  | 1  | 0xXF |

**Table 27. Individual Segment Intensity Registers** 

| REGISTER              | ADDRESS    |                                                      |              |           | REGIST                               | ER DATA |              |                            |     |  |  |
|-----------------------|------------|------------------------------------------------------|--------------|-----------|--------------------------------------|---------|--------------|----------------------------|-----|--|--|
| FUNCTION              | CODE (HEX) | D7                                                   | D6           | D5        | D4                                   | D3      | D2           | D1                         | D0  |  |  |
| Intensity10 Register  | 0x10       |                                                      | Dig          | jit 1     |                                      |         | Digit 0      |                            |     |  |  |
| Intensity32 Register  | 0x11       | 0x11 Digit 3                                         |              |           |                                      |         | Digit 2      |                            |     |  |  |
| Intensity54 Register  | 0x12       |                                                      | Dig          | jit 5     |                                      |         | Diç          | git 4                      |     |  |  |
| Intensity76 Register  | 0x13       |                                                      | Digit 7      |           |                                      |         | Diç          | git 6                      |     |  |  |
| Intensity10a Register | 0x14       | Digit 1a (7 segment only)                            |              |           |                                      | Di      | igit 0a (7 s | egment on                  | ly) |  |  |
| Intensity32a Register | 0x15       | D                                                    | igit 3a (7 s | egment on | nent only) Digit 2a (7 segment only) |         |              |                            |     |  |  |
| Intensity54a Register | 0x16       | Digit 5a (7 segment only)  Digit 4a (7 segment only) |              |           |                                      |         |              | ) Digit 4a (7 segment only |     |  |  |
| Intensity76a Register | 0x17       | Digit 7a (7 segment only)  Digit 6a (7 segment only) |              |           |                                      |         |              |                            | ly) |  |  |

**Table 28. Even Individual Segment Intensity Format** 

| DUTY           | TYPICAL                 | ADDRESS       |    |        | F       | REGISTI | ER DAT | A  |    |    | HEX  |
|----------------|-------------------------|---------------|----|--------|---------|---------|--------|----|----|----|------|
| CYCLE          | SEGMENT<br>CURRENT (mA) | CODE<br>(HEX) | D7 | D6     | D5      | D4      | D3     | D2 | D1 | D0 | CODE |
| 1/16 (min on)  | 2.5                     | 0x10 to 0x17  |    | ,      |         |         | 0      | 0  | 0  | 0  | 0xX0 |
| 2/16           | 5                       | 0x10 to 0x17  |    |        |         |         | 0      | 0  | 0  | 1  | 0xX1 |
| 3/16           | 7.5                     | 0x10 to 0x17  |    |        |         |         | 0      | 0  | 1  | 0  | 0xX2 |
| 4/16           | 10                      | 0x10 to 0x17  |    |        |         |         | 0      | 0  | 1  | 1  | 0xX3 |
| 5/16           | 12.5                    | 0x10 to 0x17  |    |        |         |         | 0      | 1  | 0  | 0  | 0xX4 |
| 6/16           | 15                      | 0x10 to 0x17  |    |        |         |         | 0      | 1  | 0  | 1  | 0xX5 |
| 7/16           | 17.5                    | 0x10 to 0x17  |    |        |         |         | 0      | 1  | 1  | 0  | 0xX6 |
| 8/16           | 20                      | 0x10 to 0x17  |    | See Ta | hla 20  |         | 0      | 1  | 1  | 1  | 0xX7 |
| 9/16           | 22.5                    | 0x10 to 0x17  |    | see ra | DIE 29. |         | 1      | 0  | 0  | 0  | 0xX8 |
| 10/16          | 25                      | 0x10 to 0x17  |    |        |         |         | 1      | 0  | 0  | 1  | 0xX9 |
| 11/16          | 27.5                    | 0x10 to 0x17  |    |        |         |         | 1      | 0  | 1  | 0  | 0xXA |
| 12/16          | 30                      | 0x10 to 0x17  |    |        |         |         | 1      | 0  | 1  | 1  | 0xXB |
| 13/16          | 32.5                    | 0x10 to 0x17  |    |        |         |         | 1      | 1  | 0  | 0  | 0xXC |
| 14/16          | 35                      | 0x10 to 0x17  |    |        |         |         | 1      | 1  | 0  | 1  | 0xXD |
| 15/16          | 37.5                    | 0x10 to 0x17  |    |        |         |         | 1      | 1  | 1  | 0  | 0xXE |
| 15/16 (max on) | 37.5                    | 0x10 to 0x17  |    |        |         |         | 1      | 1  | 1  | 1  | 0xXF |

**Table 29. Odd Individual Segment Intensity Format** 

| DUTY           | TYPICAL                 | ADDRESS       |    |    | F  | EGISTE | ER DAT | Ά      |          |    | HEX  |
|----------------|-------------------------|---------------|----|----|----|--------|--------|--------|----------|----|------|
| CYCLE          | SEGMENT<br>CURRENT (mA) | CODE<br>(HEX) | D7 | D6 | D5 | D4     | D3     | D2     | D1       | D0 | CODE |
| 1/16 (min on)  | 2.5                     | 0x10 to 0x17  | 0  | 0  | 0  | 0      |        |        | •        |    | 0x0X |
| 2/16           | 5                       | 0x10 to 0x17  | 0  | 0  | 0  | 1      |        |        |          |    | 0x1X |
| 3/16           | 7.5                     | 0x10 to 0x17  | 0  | 0  | 1  | 0      |        |        |          |    | 0x2X |
| 4/16           | 10                      | 0x10 to 0x17  | 0  | 0  | 1  | 1      |        |        |          |    | 0x3X |
| 5/16           | 12.5                    | 0x10 to 0x17  | 0  | 1  | 0  | 0      |        |        |          |    | 0x4X |
| 6/16           | 15                      | 0x10 to 0x17  | 0  | 1  | 0  | 1      |        |        |          |    | 0x5X |
| 7/16           | 17.5                    | 0x10 to 0x17  | 0  | 1  | 1  | 0      |        |        |          |    | 0x6X |
| 8/16           | 20                      | 0x10 to 0x17  | 0  | 1  | 1  | 1      |        | Caa Ta | .b.a. 00 |    | 0x7X |
| 9/16           | 22.5                    | 0x10 to 0x17  | 1  | 0  | 0  | 0      |        | See 18 | able 28. |    | 0x8X |
| 10/16          | 25                      | 0x10 to 0x17  | 1  | 0  | 0  | 1      |        |        |          |    | 0x9X |
| 11/16          | 27.5                    | 0x10 to 0x17  | 1  | 0  | 1  | 0      |        |        |          |    | 0xAX |
| 12/16          | 30                      | 0x10 to 0x17  | 1  | 0  | 1  | 1      |        |        |          |    | 0xBX |
| 13/16          | 32.5                    | 0x10 to 0x17  | 1  | 1  | 0  | 0      |        |        |          |    | 0xCX |
| 14/16          | 35                      | 0x10 to 0x17  | 1  | 1  | 0  | 1      |        |        |          |    | 0xDX |
| 15/16          | 37.5                    | 0x10 to 0x17  | 1  | 1  | 1  | 0      | 0      |        |          |    | 0xEX |
| 15/16 (max on) | 37.5                    | 0x10 to 0x17  | 1  | 1  | 1  | 1      |        |        |          |    | 0xFX |

### **Table 30. GPIO Data Register**

| MODE            | ADDRESS    |    |    |    | REGISTER         | DATA |    |    |    |
|-----------------|------------|----|----|----|------------------|------|----|----|----|
| MODE            | CODE (HEX) | D7 | D6 | D5 | D4               | D3   | D2 | D1 | D0 |
| Write GPIO Data | 0x05       | Χ  | Χ  | Χ  | P4               | P3   | P2 | P1 | P0 |
| Read GPIO Data  | 0x85       | 0  | 0  | 0  | P4 or IRQ status | P3   | P2 | P1 | P0 |

### **Table 31. Port Scanning Function Allocation**

| KEYS<br>SCANNED | PORTS<br>AVAILABLE | P0    | P1    | P2    | Р3    | P4   |
|-----------------|--------------------|-------|-------|-------|-------|------|
| None            | 5 pins             | GPIO  | GPIO  | GPIO  | GPIO  | GPIO |
| 1 to 8          | 3 pins             | Key_A | GPIO  | GPIO  | GPIO  | IRQ  |
| 9 to 16         | 2 pins             | Key_A | Key_B | GPIO  | GPIO  | IRQ  |
| 17 to 24        | 1 pin              | Key_A | Key_B | Key_C | GPIO  | IRQ  |
| 25 to 36        | None               | Key_A | Key_B | Key_C | Key_D | IRQ  |

**Table 32. Port Configuration Register Format** 

| MODE                                                               | ADDRESS        |          |               |        | REGISTI                                                         | ER DATA |       |       |       |  |  |
|--------------------------------------------------------------------|----------------|----------|---------------|--------|-----------------------------------------------------------------|---------|-------|-------|-------|--|--|
| MODE                                                               | CODE (HEX)     | D7       | D6            | D5     | D4                                                              | D3      | D2    | D1    | D0    |  |  |
| GPIO<br>Configuration<br>Register                                  | 0x06           | Set numb | er of keys so | canned | Set port direction for ports P0 to P4:<br>0 = output, 1 = input |         |       |       |       |  |  |
| PORT ALLOCATIO                                                     | N OPTIONS      |          |               |        |                                                                 |         |       |       |       |  |  |
| 0 Keys Scanned                                                     | 0x06           | 0        | 0             | 0      | P4                                                              | P3      | P2    | P1    | P0    |  |  |
| 8 Keys Scanned                                                     | 0x06           | 0        | 0             | 1      | IRQ                                                             | P3      | P2    | P1    | Key_A |  |  |
| 16 Keys Scanned                                                    | 0x06           | 0        | 1             | 0      | IRQ                                                             | P3      | P2    | Key_B | Key_A |  |  |
| 24 Keys Scanned                                                    | 0x06           | 0        | 1             | 1      | IRQ                                                             | P3      | Key_C | Key_B | Key_A |  |  |
| 32 Keys Scanned                                                    | 0x06           | 1        | Χ             | Χ      | IRQ                                                             | Key_D   | Key_C | Key_B | Key_A |  |  |
| EXAMPLE PORT C                                                     | ONFIGURATION S | SETTINGS |               |        | •                                                               |         | •     | •     |       |  |  |
| No Keys<br>Scanned, P4 and<br>P2 Are Outputs,<br>Others Are Inputs | 0x06           | 0        | 0             | 0      | 0                                                               | 1       | 0     | 1     | 1     |  |  |
| 8 Keys Scanned,<br>P3 and P1 Are<br>Outputs, P2 Is an<br>Input     | 0x06           | 0        | 0             | 1      | Х                                                               | 0       | 1     | 0     | Х     |  |  |
| 32 Keys<br>Scanned, No<br>GPIO Ports                               | 0x06           | 1        | Х             | Х      | Х                                                               | Х       | Х     | Х     | Х     |  |  |

**Table 33. Key Mask Register Format** 

| KEY<br>MASK            | ADDRESS<br>CODE |       | REGISTER DATA WITH APPROPRIATE SWITCH NAMED BELOW |       |       |       |       |       |       |  |  |  |  |
|------------------------|-----------------|-------|---------------------------------------------------|-------|-------|-------|-------|-------|-------|--|--|--|--|
| REGISTER               | (HEX            | D7    | D6                                                | D5    | D4    | D3    | D2    | D1    | D0    |  |  |  |  |
| Key_A Mask<br>Register | 0x08            | SW_A7 | SW_A6                                             | SW_A5 | SW_A4 | SW_A3 | SW_A2 | SW_A1 | SW_A0 |  |  |  |  |
| Key_B Mask<br>Register | 0x09            | SW_B7 | SW_B6                                             | SW_B5 | SW_B4 | SW_B3 | SW_B2 | SW_B1 | SW_B0 |  |  |  |  |
| Key_C Mask<br>Register | 0x0A            | SW_C7 | SW_C6                                             | SW_C5 | SW_C4 | SW_C3 | SW_C2 | SW_C1 | SW_C0 |  |  |  |  |
| Key_D Mask<br>Register | 0x0B            | SW_D7 | SW_D6                                             | SW_D5 | SW_D4 | SW_D3 | SW_D2 | SW_D1 | SW_D0 |  |  |  |  |

**Table 34. Key Debounced Register Format** 

|                                | -               | _     |       |       |         |         |       |       |       |
|--------------------------------|-----------------|-------|-------|-------|---------|---------|-------|-------|-------|
| KEY<br>DEBOUNCED               | ADDRESS<br>CODE |       |       |       | REGISTE | ER DATA |       |       |       |
| REGISTER                       | (HEX)           | D7    | D6    | D5    | D4      | D3      | D2    | D1    | D0    |
| Key_A<br>Debounced<br>Register | 0x88            | SW_A7 | SW_A6 | SW_A5 | SW_A4   | SW_A3   | SW_A2 | SW_A1 | SW_A0 |
| Key_B<br>Debounced<br>Register | 0x89            | SW_B7 | SW_B6 | SW_B5 | SW_B4   | SW_B3   | SW_B2 | SW_B1 | SW_B0 |
| Key_C<br>Debounced<br>Register | 0x8A            | SW_C7 | SW_C6 | SW_C5 | SW_C4   | SW_C3   | SW_C2 | SW_C1 | SW_C0 |
| Key_D<br>Debounced<br>Register | 0x8B            | SW_D7 | SW_D6 | SW_D5 | SW_D4   | SW_D3   | SW_D2 | SW_D1 | SW_D0 |

### **Table 35. Key Pressed Register Format**

| KEY<br>PRESSED               | ADDRESS<br>CODE | REGISTER DATA |       |       |       |       |       |       |       |  |  |  |  |
|------------------------------|-----------------|---------------|-------|-------|-------|-------|-------|-------|-------|--|--|--|--|
| REGISTER                     | (HEX            | D7            | D6    | D5    | D4    | D3    | D2    | D1    | D0    |  |  |  |  |
| Key_A<br>Pressed<br>Register | 0x8C            | SW_A7         | SW_A6 | SW_A5 | SW_A4 | SW_A3 | SW_A2 | SW_A1 | SW_A0 |  |  |  |  |
| Key_B<br>Pressed<br>Register | 0x8D            | SW_B7         | SW_B6 | SW_B5 | SW_B4 | SW_B3 | SW_B2 | SW_B1 | SW_B0 |  |  |  |  |
| Key_C<br>Pressed<br>Register | 0x8E            | SW_C7         | SW_C6 | SW_C5 | SW_C4 | SW_C3 | SW_C2 | SW_C1 | SW_C0 |  |  |  |  |
| Key_D<br>Pressed<br>Register | 0x8F            | SW_D7         | SW_D6 | SW_D5 | SW_D4 | SW_D3 | SW_D2 | SW_D1 | SW_D0 |  |  |  |  |

### **Table 36. Display Test Register**

| MODE             | ADDRESS<br>CODE            |   |   |   | REGISTI | ER DATA |   |   |   |
|------------------|----------------------------|---|---|---|---------|---------|---|---|---|
| MODE             | (HEX) D7 D6 D5 D4 D3 D2 D1 |   |   |   |         |         |   |   |   |
| Normal Operation | 0x07                       | Х | Х | Х | Х       | Х       | Х | Х | 0 |
| Display Test     | 0x07                       | Χ | Х | Х | Χ       | Χ       | Χ | Х | 1 |

**Table 37. Slot 1 Configuration** 

|               |                                             |                       | *************************************** |                                                                                                     |                                   |                       |                                                      |                       |                       |                       |                                             |                                                                  |  |  |  |
|---------------|---------------------------------------------|-----------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|------------------------------------------------------|-----------------------|-----------------------|-----------------------|---------------------------------------------|------------------------------------------------------------------|--|--|--|
| CH<br>Commo   | SURATION<br>OICE<br>n-Cathode<br>Digit Type | CC0: 16-seg monocolor | CC1: 16-seg monocolor                   | CC0 and CC1: (2) 7-seg bicolor or (4) 7-seg monocolor or (1) 7-seg bicolor and (2) 7-seg monocolor* | CC0 and CC1:<br>(1)16-seg bicolor | CC0: 16-seg monocolor | CCO: (2) 7-seg monocolor*<br><b>or</b> 7-seg bicolor | CC1: 14-seg monocolor | CC0: 14-seg monocolor | CC1: 16-seg monocolor | CC1: (2) 7-seg monocolor*  or 7-seg bicolor | CC0 and CC1: (2) 14-seg<br>monocolor <b>or</b> 14-seg<br>bicolor |  |  |  |
|               | 00                                          | CC0                   | _                                       | CC0                                                                                                 | CC0                               | CC0                   | CC0                                                  | _                     | CC0                   | _                     | _                                           | CC0                                                              |  |  |  |
|               | 01                                          | _                     | CC1                                     | CC1                                                                                                 | CC1                               | _                     | _                                                    | CC1                   |                       | CC1                   | CC1                                         | CC1                                                              |  |  |  |
|               | 02                                          | a1                    | a1                                      | 1a                                                                                                  | a1                                | a1                    | 1a                                                   | а                     | а                     | a1                    | 1a                                          | а                                                                |  |  |  |
|               | 03                                          | a2                    | a2                                      | _                                                                                                   | a2                                | a2                    | _                                                    | _                     |                       | a2                    | _                                           | _                                                                |  |  |  |
|               | 04                                          | b                     | b                                       | 1b                                                                                                  | b                                 | b                     | 1b                                                   | b                     | b                     | b                     | 1b                                          | b                                                                |  |  |  |
|               | 05                                          | С                     | С                                       | 1c                                                                                                  | С                                 | С                     | 1c                                                   | С                     | С                     | С                     | 1c                                          | С                                                                |  |  |  |
|               | 06                                          | d1                    | d1                                      | 1d                                                                                                  | d1                                | d1                    | 1d                                                   | d                     | d                     | d1                    | 1d                                          | d                                                                |  |  |  |
| (             | 07                                          | d2                    | d2                                      | 1dp                                                                                                 | d2                                | d2                    | 1dp                                                  | —                     |                       | d2                    | 1dp                                         | _                                                                |  |  |  |
| (             | 08                                          | е                     | е                                       | 1e                                                                                                  | е                                 | е                     | 1e                                                   | е                     | е                     | е                     | 1e                                          | е                                                                |  |  |  |
| (             | 09                                          | f                     | f                                       | 1f                                                                                                  | f                                 | f                     | 1f                                                   | f                     | f                     | f                     | 1f                                          | f                                                                |  |  |  |
| 0             | 10                                          | g1                    | g1                                      | 1g                                                                                                  | g1                                | g1                    | 1g                                                   | g1                    | g1                    | g1                    | 1g                                          | g1                                                               |  |  |  |
| 0             | )11                                         | g2                    | g2                                      | 2a                                                                                                  | g2                                | g2                    | 2a                                                   | g2                    | g2                    | g2                    | 2a                                          | g2                                                               |  |  |  |
| 0             | 12                                          | h                     | h                                       | 2b                                                                                                  | h                                 | h                     | 2b                                                   | h                     | h                     | h                     | 2b                                          | h                                                                |  |  |  |
| 0             | 113                                         | i                     | i                                       | 2c                                                                                                  | i                                 | i                     | 2c                                                   | i                     | i                     | i                     | 2c                                          | i                                                                |  |  |  |
|               | 14                                          | j                     | j                                       | 2d                                                                                                  | j                                 | j                     | 2d                                                   | j                     | j                     | j                     | 2d                                          | j                                                                |  |  |  |
|               | 15                                          | k                     | k                                       | 2e                                                                                                  | k                                 | k                     | 2e                                                   | k                     | k                     | k                     | 2e                                          | k                                                                |  |  |  |
|               | 16                                          | I                     | I                                       | 2f                                                                                                  | I                                 | I                     | 2f                                                   | I                     | ı                     | I                     | 2f                                          |                                                                  |  |  |  |
|               | )17                                         | m                     | m                                       | 2g                                                                                                  | m                                 | m                     | 2g                                                   | m                     | m                     | m                     | 2g                                          | m                                                                |  |  |  |
|               | )18                                         | dp                    | dp                                      | 2dp                                                                                                 | dp                                | dp                    | 2dp                                                  | dp                    | dp                    | dp                    | 2dp                                         | dp                                                               |  |  |  |
|               | RESS<br>E (HEX)                             |                       |                                         |                                                                                                     |                                   |                       | 0x0C                                                 |                       |                       |                       |                                             |                                                                  |  |  |  |
|               | D7                                          |                       | See Table 40.                           |                                                                                                     |                                   |                       |                                                      |                       |                       |                       |                                             |                                                                  |  |  |  |
| <b> </b>      | D6                                          |                       |                                         |                                                                                                     |                                   |                       |                                                      |                       |                       |                       |                                             |                                                                  |  |  |  |
| DA            | D5                                          |                       |                                         |                                                                                                     |                                   | See                   | Table 39.                                            |                       |                       |                       |                                             |                                                                  |  |  |  |
| 開             | D4                                          |                       |                                         |                                                                                                     |                                   |                       |                                                      |                       |                       |                       |                                             |                                                                  |  |  |  |
| REGISTER DATA | D3                                          | ]<br>]                |                                         |                                                                                                     |                                   | See                   | Table 38.                                            |                       |                       |                       |                                             |                                                                  |  |  |  |
|               | D2                                          |                       |                                         | 0                                                                                                   |                                   |                       |                                                      |                       |                       | -                     |                                             |                                                                  |  |  |  |
| "             | D1<br>D0                                    | 0 1 0 1               |                                         |                                                                                                     |                                   |                       |                                                      |                       |                       |                       |                                             |                                                                  |  |  |  |
|               | טט                                          |                       | 0 0 1 1                                 |                                                                                                     |                                   |                       |                                                      |                       |                       |                       |                                             |                                                                  |  |  |  |

<sup>\*7-</sup>segment digits can be replaced by directly controlled discrete LEDs according to settings in decode mode register (Table 11).

<sup>\*\*</sup>The highlighted row is used in Typical Operating Circuit 1 for display digits 0 and 1.

**Table 38. Slot 2 Configuration** 

|                |                                             |                       | 2 comiguration *_     |                                                                                                     |                                   |                       |                                            |                       |                       |                       |                                                   |                                                                  |  |  |  |
|----------------|---------------------------------------------|-----------------------|-----------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--------------------------------------------|-----------------------|-----------------------|-----------------------|---------------------------------------------------|------------------------------------------------------------------|--|--|--|
| CH<br>Commo    | GURATION<br>OICE<br>n-Cathode<br>Digit Type | CC2: 16-seg monocolor | CC3: 16-seg monocolor | CC2 and CC3: (2) 7-seg bicolor or (4) 7-seg monocolor or (1) 7-seg bicolor and (2) 7-seg monocolor* | CC2 and CC3:<br>(1)16-seg bicolor | CC2: 16-seg monocolor | CC2: (2) 7-seg monocolor* or 7-seg bicolor | CC3: 14-seg monocolor | CC2: 14-seg monocolor | CC3: 16-seg monocolor | CC3: (2) 7-seg monocolor* <b>or</b> 7-seg bicolor | CC2 and CC3: (2) 14-seg<br>monocolor <b>or</b> 14-seg<br>bicolor |  |  |  |
|                | 00                                          | a1                    | a1                    | 1a                                                                                                  | a1                                | a1                    | 1a                                         | а                     | а                     | a1                    | 1a                                                | а                                                                |  |  |  |
| (              | 01                                          | a2                    | a2                    | _                                                                                                   | a2                                | a2                    | _                                          | _                     | _                     | a2                    | _                                                 | _                                                                |  |  |  |
| (              | 02                                          | CC2                   | _                     | CC2                                                                                                 | CC2                               | CC2                   | CC2                                        | _                     | CC2                   | _                     | _                                                 | CC2                                                              |  |  |  |
| (              | 03                                          |                       | CC3                   | CC3                                                                                                 | CC3                               | _                     | _                                          | CC3                   | _                     | CC3                   | CC3                                               | CC3                                                              |  |  |  |
|                | 04                                          | b                     | b                     | 1b                                                                                                  | b                                 | b                     | 1b                                         | b                     | b                     | b                     | 1b                                                | b                                                                |  |  |  |
|                | 05                                          | С                     | С                     | 1c                                                                                                  | С                                 | С                     | 1c                                         | С                     | С                     | С                     | 1c                                                | С                                                                |  |  |  |
|                | 06                                          | d1                    | d1                    | 1d                                                                                                  | d1                                | d1                    | 1d                                         | d                     | d                     | d1                    | 1d                                                | d                                                                |  |  |  |
|                | 07                                          | d2                    | d2                    | 1dp                                                                                                 | d2                                | d2                    | 1dp                                        | _                     |                       | d2                    | 1dp                                               | _                                                                |  |  |  |
|                | 80                                          | Φ                     | е                     | 1e                                                                                                  | е                                 | е                     | 1e                                         | е                     | е                     | е                     | 1e                                                | е                                                                |  |  |  |
|                | 09                                          | f                     | f                     | 1f                                                                                                  | f                                 | f                     | 1f                                         | f                     | f                     | f                     | 1f                                                | f                                                                |  |  |  |
|                | )10                                         | g1                    | g1                    | 1g                                                                                                  | g1                                | g1                    | 1g                                         | g1                    | g1                    | g1                    | 1g                                                | g1                                                               |  |  |  |
|                | )11                                         | g2                    | g2                    | 2a                                                                                                  | g2                                | g2                    | 2a                                         | g2                    | g2                    | g2                    | 2a                                                | g2                                                               |  |  |  |
| 0              | )12                                         | h                     | h                     | 2b                                                                                                  | h                                 | h                     | 2b                                         | h                     | h                     | h                     | 2b                                                | h                                                                |  |  |  |
|                | )13                                         | ·                     | i                     | 2c                                                                                                  | i                                 | i                     | 2c                                         | i                     | i                     | i                     | 2c                                                | i                                                                |  |  |  |
|                | )14                                         | j                     | j                     | 2d                                                                                                  | j                                 | j                     | 2d                                         | j                     | j                     | j                     | 2d                                                | j                                                                |  |  |  |
|                | )15                                         | k                     | k                     | 2e                                                                                                  | k                                 | k                     | 2e                                         | k                     | k                     | k                     | 2e                                                | k                                                                |  |  |  |
|                | )16                                         | _                     |                       | 2f                                                                                                  | I                                 | I                     | 2f                                         | I                     | I                     | I                     | 2f                                                | 1                                                                |  |  |  |
|                | )17                                         | m                     | m                     | 2g                                                                                                  | m                                 | m                     | 2g                                         | m                     | m                     | m                     | 2g                                                | m                                                                |  |  |  |
|                | )18                                         | dp                    | dp                    | 2dp                                                                                                 | dp                                | dp                    | 2dp                                        | dp                    | dp                    | dp                    | 2dp                                               | dp                                                               |  |  |  |
|                | RESS<br>E (HEX)                             |                       |                       |                                                                                                     |                                   |                       | 0x0C                                       |                       |                       |                       |                                                   |                                                                  |  |  |  |
|                | D7                                          |                       | See Table 40.         |                                                                                                     |                                   |                       |                                            |                       |                       |                       |                                                   |                                                                  |  |  |  |
| ≰              | D6                                          |                       | See Table 40.         |                                                                                                     |                                   |                       |                                            |                       |                       |                       |                                                   |                                                                  |  |  |  |
| FA             | D5                                          |                       |                       |                                                                                                     |                                   | See                   | Table 39.                                  |                       |                       |                       |                                                   |                                                                  |  |  |  |
| REGISTER DATA  | D4                                          |                       |                       |                                                                                                     |                                   | 000                   | 14510 09.                                  |                       |                       |                       |                                                   |                                                                  |  |  |  |
| STE            | D3                                          |                       |                       | 0                                                                                                   |                                   |                       | 1                                          |                       |                       | 0                     |                                                   | 1                                                                |  |  |  |
| <u> </u>       | D2                                          |                       |                       | 0                                                                                                   |                                   |                       | 0                                          |                       |                       | 1                     |                                                   | 1                                                                |  |  |  |
| _ <del>c</del> | D1                                          | See Table 37.         |                       |                                                                                                     |                                   |                       |                                            |                       |                       |                       |                                                   |                                                                  |  |  |  |
|                | D0                                          | See Table 37.         |                       |                                                                                                     |                                   |                       |                                            |                       |                       |                       |                                                   |                                                                  |  |  |  |

<sup>\*7-</sup>segment digits can be replaced by directly controlled discrete LEDs according to settings in decode mode register (Table 11).

32 **/V**/X **/**/I

 $<sup>^{\</sup>star\star}$  The highlighted row is used in Typical Operating Circuit 1 for display digits 2 and 3.

**Table 39. Slot 3 Configuration** 

| CH<br>Commo   | URATION<br>OICE<br>n-Cathode<br>Digit Type | CC4: 16-seg monocolor | CC5: 16-seg monocolor | CC4 and CC5: (2) 7-seg bicolor or (4) 7-seg monocolor or (1) 7-seg bicolor and (2) 7-seg monocolor* | CC4 and CC5:<br>(1)16-seg bicolor | CC4: 16-seg monocolor | CC4: (2) 7-seg monocolor*<br><b>or</b> 7-seg bicolor | CC5: 14-seg monocolor | CC4: 14-seg monocolor | CC5: 16-seg monocolor | CC5: (2) 7-seg monocolor* <b>or</b> 7-seg bicolor | CC4 and CC5: (2) 14-seg<br>monocolor <b>or</b> 14-seg<br>bicolor |
|---------------|--------------------------------------------|-----------------------|-----------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|------------------------------------------------------|-----------------------|-----------------------|-----------------------|---------------------------------------------------|------------------------------------------------------------------|
| (             | 00                                         | a1                    | a1                    | 1a                                                                                                  | a1                                | a1                    | 1a                                                   | а                     | а                     | a1                    | 1a                                                | а                                                                |
|               | 01                                         | a2                    | a2                    | _                                                                                                   | a2                                | a2                    | _                                                    | _                     | _                     | a2                    | _                                                 | _                                                                |
|               | 02                                         | b                     | b                     | 1b                                                                                                  | b                                 | b                     | 1b                                                   | b                     | b                     | b                     | 1b                                                | b                                                                |
|               | 03                                         | С                     | С                     | 1c                                                                                                  | С                                 | С                     | 1c                                                   | С                     | С                     | С                     | 1c                                                | С                                                                |
|               | 04                                         | CC4                   | _                     | CC4                                                                                                 | CC4                               | CC4                   | CC4                                                  | _                     | CC4                   | _                     | _                                                 | CC4                                                              |
|               | 05                                         | _                     | CC5                   | CC5                                                                                                 | CC5                               | _                     | _                                                    | CC5                   | _                     | CC5                   | CC5                                               | CC5                                                              |
|               | 06                                         | d1                    | d1                    | 1d                                                                                                  | d1                                | d1                    | 1d                                                   | d                     | d                     | d1                    | 1d                                                | d                                                                |
|               | 07                                         | d2                    | d2                    | 1dp                                                                                                 | d2                                | d2                    | 1dp                                                  | _                     | _                     | d2                    | 1dp                                               | _                                                                |
|               | 08                                         | е                     | е                     | 1e                                                                                                  | е                                 | е                     | 1e                                                   | е                     | е                     | е                     | 1e                                                | е                                                                |
|               | 09                                         | f                     | f                     | 1f                                                                                                  | f                                 | f                     | 1f                                                   | f                     | f                     | f                     | 1f                                                | f                                                                |
| 0             | 10                                         | g1                    | g1                    | 1g                                                                                                  | g1                                | g1                    | 1g                                                   | g1                    | g1                    | g1                    | 1g                                                | g1                                                               |
| 0             | 11                                         | g2                    | g2                    | 2a                                                                                                  | g2                                | g2                    | 2a                                                   | g2                    | g2                    | g2                    | 2a                                                | g2                                                               |
| 0             | 12                                         | h                     | h                     | 2b                                                                                                  | h                                 | h                     | 2b                                                   | h                     | h                     | h                     | 2b                                                | h                                                                |
| 0             | 13                                         | i                     | i                     | 2c                                                                                                  | i                                 | i                     | 2c                                                   | i                     | i                     | i                     | 2c                                                | i                                                                |
| 0             | 14                                         | j                     | j                     | 2d                                                                                                  | j                                 | j                     | 2d                                                   | j                     | j                     | j                     | 2d                                                | j                                                                |
| 0             | 15                                         | k                     | k                     | 2e                                                                                                  | k                                 | k                     | 2e                                                   | k                     | k                     | k                     | 2e                                                | k                                                                |
| 0             | 16                                         | I                     | I                     | 2f                                                                                                  | I                                 | I                     | 2f                                                   | I                     | I                     | I                     | 2f                                                | 1                                                                |
| 0             | 17                                         | m                     | m                     | 2g                                                                                                  | m                                 | m                     | 2g                                                   | m                     | m                     | m                     | 2g                                                | m                                                                |
|               | 18                                         | dp                    | dp                    | 2dp                                                                                                 | dp                                | dp                    | 2dp                                                  | dp                    | dp                    | dp                    | 2dp                                               | dp                                                               |
|               | RESS<br>E (HEX)                            |                       | OxOC                  |                                                                                                     |                                   |                       |                                                      |                       |                       |                       |                                                   |                                                                  |
|               | D7                                         |                       |                       |                                                                                                     |                                   | See                   | Table 40.                                            |                       |                       |                       |                                                   |                                                                  |
| ≰             | D6                                         |                       |                       |                                                                                                     |                                   |                       |                                                      |                       |                       |                       |                                                   |                                                                  |
| _ PA.         | D5                                         |                       |                       | 0                                                                                                   |                                   |                       | 1                                                    |                       |                       | 0                     |                                                   | 1                                                                |
| E E           | D4                                         |                       |                       | 0                                                                                                   |                                   |                       | 0                                                    |                       |                       | 1                     |                                                   | 1                                                                |
| IST           | D3                                         |                       |                       |                                                                                                     |                                   | See                   | Table 38.                                            |                       |                       |                       |                                                   |                                                                  |
| REGISTER DATA | D2                                         |                       |                       |                                                                                                     |                                   |                       | . 22.0 30.                                           |                       |                       |                       |                                                   |                                                                  |
| _ <del></del> | D1                                         |                       | See Table 37.         |                                                                                                     |                                   |                       |                                                      |                       |                       |                       |                                                   |                                                                  |
|               | D0                                         |                       | See Table 37.         |                                                                                                     |                                   |                       |                                                      |                       |                       |                       |                                                   |                                                                  |

<sup>\*7-</sup>segment digits can be replaced by directly controlled discrete LEDs according to settings in decode mode register (Table 11).



<sup>\*\*</sup>The highlighted row is used in Typical Operating Circuit 1 for display digits 4 and 5.

**Table 40. Slot 4 Configuration** 

|                       |                                              |                       | 9                     |                                                                                                     |                                   |                       |                                            |                       |                       |                       |                                                   |                                                                  |
|-----------------------|----------------------------------------------|-----------------------|-----------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--------------------------------------------|-----------------------|-----------------------|-----------------------|---------------------------------------------------|------------------------------------------------------------------|
| CH<br>Commo           | GURATION<br>IOICE<br>n-Cathode<br>Digit Type | CC6: 16-seg monocolor | CC7: 16-seg monocolor | CC6 and CC7: (2) 7-seg bicolor or (4) 7-seg monocolor or (1) 7-seg bicolor and (2) 7-seg monocolor* | CC6 and CC7:<br>(1)16-seg bicolor | CC6: 16-seg monocolor | CC6: (2) 7-seg monocolor* or 7-seg bicolor | CC7: 14-seg monocolor | CC6: 14-seg monocolor | CC7: 16-seg monocolor | CC7: (2) 7-seg monocolor* <b>or</b> 7-seg bicolor | CC6 and CC7: (2) 14-seg<br>monocolor <b>or</b> 14-seg<br>bicolor |
|                       | 00                                           | a1                    | a1                    | 1a                                                                                                  | a1                                | a1                    | 1a                                         | а                     | а                     | a1                    | 1a                                                | а                                                                |
|                       | 01                                           | a2                    | a2                    | _                                                                                                   | a2                                | a2                    | _                                          |                       | _                     | a2                    | _                                                 | _                                                                |
|                       | 02                                           | b                     | b                     | 1b                                                                                                  | b                                 | b                     | 1b                                         | b                     | b                     | b                     | 1b                                                | b                                                                |
|                       | 03                                           | С                     | С                     | 1c                                                                                                  | С                                 | С                     | 1c                                         | С                     | С                     | С                     | 1c                                                | С                                                                |
|                       | 04                                           | d1                    | d1                    | 1d                                                                                                  | d1                                | d1                    | 1d                                         | d                     | d                     | d1                    | 1d                                                | d                                                                |
|                       | 05                                           | d2                    | d2                    | 1dp                                                                                                 | d2                                | d2                    | 1dp                                        | _                     | _                     | d2                    | 1dp                                               | _                                                                |
|                       | 06                                           | CC6                   | _                     | CC6                                                                                                 | CC6                               | CC6                   | CC6                                        | _                     | CC6                   | _                     | _                                                 | CC6                                                              |
| 07                    |                                              | —                     | CC7                   | CC7                                                                                                 | CC7                               | _                     | _                                          | CC7                   | _                     | CC7                   | CC7                                               | CC7                                                              |
| 08                    |                                              | е                     | е                     | 1e                                                                                                  | е                                 | е                     | 1e                                         | е                     | е                     | е                     | 1e                                                | е                                                                |
| 09                    |                                              | f                     | f                     | 1f                                                                                                  | f                                 | f                     | 1f                                         | f                     | f                     | f                     | 1f                                                | f                                                                |
| 010                   |                                              | g1                    | g1                    | 1g                                                                                                  | g1                                | g1                    | 1g                                         | g1                    | g1                    | g1                    | 1g                                                | g1                                                               |
| 011                   |                                              | g2                    | g2                    | 2a                                                                                                  | g2                                | g2                    | 2a                                         | g2                    | g2                    | g2                    | 2a                                                | g2                                                               |
| 012                   |                                              | h                     | h                     | 2b                                                                                                  | h                                 | h                     | 2b                                         | h                     | h                     | h                     | 2b                                                | h                                                                |
| 013                   |                                              | i                     | i                     | 2c                                                                                                  | i                                 | i                     | 2c                                         | i                     | i                     | i                     | 2c                                                | i                                                                |
| 014                   |                                              | j                     | j                     | 2d                                                                                                  | j                                 | j                     | 2d                                         | j                     | j                     | j                     | 2d                                                | j                                                                |
| (                     | )15                                          | k                     | k                     | 2e                                                                                                  | k                                 | k                     | 2e                                         | k                     | k                     | k                     | 2e                                                | k                                                                |
|                       | 016                                          | I                     | I                     | 2f                                                                                                  | I                                 | I                     | 2f                                         | I                     | I                     | I                     | 2f                                                | I                                                                |
|                       | 017                                          | m                     | m                     | 2g                                                                                                  | m                                 | m                     | 2g                                         | m                     | m                     | m                     | 2g                                                | m                                                                |
|                       | )18                                          | dp                    | dp                    | 2dp                                                                                                 | dp                                | dp                    | 2dp                                        | dp                    | dp                    | dp                    | 2dp                                               | dp                                                               |
| ADDRESS<br>CODE (HEX) |                                              | 0x0C                  |                       |                                                                                                     |                                   |                       |                                            |                       |                       |                       |                                                   |                                                                  |
|                       | D7                                           | 0                     |                       |                                                                                                     |                                   | 1                     |                                            |                       | 0                     |                       |                                                   | 1                                                                |
| REGISTER DATA         | D6                                           | 0 0 1                 |                       |                                                                                                     |                                   |                       |                                            | 1                     |                       |                       |                                                   |                                                                  |
|                       | D5                                           |                       |                       |                                                                                                     |                                   | 0                     | Table 22                                   |                       |                       |                       |                                                   |                                                                  |
|                       | D4                                           | See Table 39.         |                       |                                                                                                     |                                   |                       |                                            |                       |                       |                       |                                                   |                                                                  |
|                       | D3                                           | Con Table 20          |                       |                                                                                                     |                                   |                       |                                            |                       |                       |                       |                                                   |                                                                  |
|                       | D2                                           | See Table 38.         |                       |                                                                                                     |                                   |                       |                                            |                       |                       |                       |                                                   |                                                                  |
|                       | D1                                           | Soo Toble 27          |                       |                                                                                                     |                                   |                       |                                            |                       |                       |                       |                                                   |                                                                  |
|                       | D0                                           | See Table 37.         |                       |                                                                                                     |                                   |                       |                                            |                       |                       |                       |                                                   |                                                                  |
| * 7                   |                                              | · .                   |                       | !: +! + !!                                                                                          | -1 -1:                            |                       |                                            |                       | : 411-                |                       |                                                   | +- :: /T-I-I- dd\                                                |

<sup>\*7-</sup>segment digits can be replaced by directly controlled discrete LEDs according to settings in the decode mode register (Table 11).

34 **/VIXI/V**I

<sup>\*\*</sup>The highlighted row is used in Typical Operating Circuit 1 for display digits 6 and 7.

### **Typical Operating Circuits**



MIXIM

Typical Operating Circuits (continued)



**Pin Configurations** 



**Chip Information** 

PROCESS: CMOS

#### **Package Information**

For the latest package outline information and land patterns, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 36 SSOP      | A36-2        | <u>21-0040</u> |
| 40 PDIP      | P40-2        | 21-0044        |
| 40 TQFN      | T4066-5      | <u>21-0140</u> |

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                      | PAGES<br>CHANGED |
|--------------------|------------------|----------------------------------|------------------|
| 3                  | 6/08             | Added TQFN package option        | 1, 2, 6, 37      |
| 4                  | 3/09             | Corrected errors in Tables 37–40 | 31–34            |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_\_\_

\_ 39