## **General Description** The MX7545 is a 12-bit CMOS multiplying digital-toanalog converter (DAC) with internal data latches. Input data is loaded as a single 12-bit word and latched under the control of CS and WR inputs. When CS and WR are low, the input data latches are transparent and the DAC output responds to any changes in the digital input. MX7545 works with a single+5V or +15V power supply. Electrical characteristics are specified at both of these supply voltages. With a +5V supply, the digital inputs are +5V TTL and CMOS compatible while high voltage CMOS compatibility is maintained at +15V supply range. Maxim MX7545 uses low tempco thin-film resistors which are laser-trimmed to result in linearity errors that are typically $\pm \%$ LSB and gain errors of maximum $\pm 1$ LSB (G grade). The digital inputs are designed with improved protection against electrostatic discharge (ESD) damage and can typically withstand to over 6,000V of ESD voltages. The MX7545 is supplied in 20-lead narrow DIP and Small Outline packages. ## **Applications** Motion Control Systems Automatic Test Equipment µP Controlled Calibration Circuitry Programmable Gain Amplifiers Programmable Power Supplies ### **Functional Diagram** # 12-Bit Resolution - ♦ ±1 LSB Gain Accuracy (G Grade) - **♦ Single Supply Operation** - ♦ Improved ESD Protection - ◆ CMOS/TTL Compatible for V<sub>DD</sub> = +5V - ◆ CMOS Compatible for V<sub>DD</sub> = +15V ### Ordering Information | PART | TEMP RANGE | PACKAGE* | ERROR | |-------------|-----------------|---------------|--------| | MX7545JN | 0°C to +70°C | Plastic DIP | ±2 LSB | | MX7545KN | 0°C to +70°C | Plastic DIP | ±1 LSB | | MX7545LN | 0°C to +70°C | Plastic DIP | ±½ LSB | | MX7545GLN | 0°C to +70°C | Plastic DIP | ±% LSB | | MX7545JCWP | 0°C to +70°C | Small Outline | ±2 LSB | | MX7545KCWP | 0°C to +70°C | Small Outline | ±1 LSB | | MX7545LCWP | 0°C to +70°C | Small Outline | ±½ LSB | | MX7545GLCWP | 0°C to +70°C | Small Outline | ±½ LSB | | MX7545J/D | 0°C to +70°C | Dice | ±2 LSB | | MX7545AQ | -25°C to +85°C | CERDIP** | ±2 LSB | | MX7545BQ | -25°C to +85°C | CERDIP** | ±1 LSB | | MX7545CQ | -25°C to +85°C | CERDIP** | ±½ LSB | | MX7545GCQ | -25°C to +85°C | CERDIP** | ±½ LSB | | MX7545SD | -55°C to +125°C | Ceramic | ±2 LSB | | MX7545TD | -55°C to +125°C | Ceramic | ±1 LSB | | MX7545UD | -55°C to +125°C | Ceramic | ±½ LSB | | MX7545GUD | -55°C to +125°C | Ceramic | ±½ LSB | | MX7545SQ | -55°C to +125°C | CERDIP** | ±2 LSB | | MX7545TQ | -55°C to +125°C | CERDIP** | ±1 LSB | | MX7545UQ | -55°C to +125°C | CERDIP** | ±½ LSB | | MX7545GUQ | -55°C to +125°C | CERDIP** | ±½ LSB | <sup>\*</sup> All devices - 20 lead packages ## Pin Configuration MIXIM Maxim Integrated Products 1 For free samples & the latest literature: http://www.maxim-ic.com, or phone 1-800-998-8800 <sup>\*\*</sup>Maxim reserves the right to ship Ceramic packages in lieu of CERDIP packages. ## ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = +25°C unless otherwise stated.) | V <sub>DD</sub> to DGND0.3 to +17 | | |----------------------------------------------------|--------------------------------------------------| | Digital Input Voltage to DGND0.3 to V <sub>I</sub> | J, K, L, GL | | V <sub>RFB</sub> , V <sub>REF</sub> to DGND ±25 | V A, B, C, GC25°C to +85°C | | V <sub>OUT1</sub> to DGND0.3 to V <sub>I</sub> | S, T, U, GU55°C to +125°C | | AGND to DGND0.3 to V | Storage Temperature65°C to +150°C | | Power dissipation to +75°C (any package) 450m | W Lead Temperature (Soldering 10 seconds) +300°C | | Derate above 75°C by 6mW/° | | Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute Maximum ratings conditions for extended periods may affect the device reliability. ## \_ Typical Operating Characteristics # FULL-SCALE GAIN ERROR VS TEMPERATURE # LOGIC THRESHOLD VOLTAGE vs SUPPLY VOLTAGE # OUTPUT LEAKAGE CURRENT # SUPPLY CURRENT VS TEMPERATURE \_\_\_\_\_\_\_\_M/XI/M **ELECTRICAL CHARACTERISTICS** $(V_{DD} = +5V, V_{REF} = +10V, V_{OUT1} = 0V, AGND = DGND. Over specified temperature range unless otherwise specified.)$ | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | | |--------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------|-----|------|--------------------------|--------------------------| | STATIC PERFORMANCE | | | | * | | • | | | | Resolution | N | | | | | | 12 | Bits | | Relative Accuracy | INL | | J,A,S<br>K,B,T<br>L,C,U<br>GL,GC,GU | | | | ±2<br>±1<br>±1/2<br>±1/2 | LSB<br>LSB<br>LSB<br>LSB | | Differential Non-Linearity | DNL | 10-bit Monotonic<br>12-bit Monotonic<br>12-bit Monotonic<br>12-bit Monotonic | J,A,S<br>K,B,T<br>L,C,U<br>GL,GC,GU | | | | ±4<br>±1<br>±1<br>±1 | LSB<br>LSB<br>LSB<br>LSB | | Gain Error<br>(Note 1) | FSE | | J,A,S<br>K,B,T | | | | ±20<br>±10 | LSB<br>LSB | | | | | L,C,U | T <sub>A</sub> = +25°C<br>Over Temp. | | | ±5<br>±6 | LSB<br>LSB | | | | | GL,GC,GU | T <sub>A</sub> = +25°C<br>Over Temp. | | | ±1<br>±2 | LSB<br>LSB | | Gain Tempco<br>ΔGain/ΔTemp. (Note 2) | TCFS | | | | | ±2 | ±5 | ppm/°C | | DC Supply Rejection<br>ΔGain/ΔV <sub>DD</sub> (Note 2) | PSR | ΔV <sub>DD</sub> = ±5% | | T <sub>A</sub> = +25°C<br>Over Temp. | | | 0.015<br>0.03 | %/%<br>%/% | | DYNAMIC PERFORMANCE | Ē | | | | · | | | | | Current Settling Time (Note 2) | t <sub>S</sub> | $\frac{T_0}{CS}$ ±1/2 LSB. OUT $\frac{T_0}{CS}$ = 0V. DAC outpedge of WR. | | | | | 2 | μs | | Propagation Delay<br>(Note 2) | t <sub>PD</sub> | From digital inputs DB11-DB0, change to 0V or 0V to Voc final analog outputs: R = 100ohms/C | from V <sub>DD</sub><br>, to 90% of<br>t. OUT1 load | T <sub>A</sub> = +25°C | | | 300 | ns | | Digital to Analog<br>Glitch Impulse | Q | V <sub>REF</sub> = AGND | | T <sub>A</sub> = +25°C | | 400 | | nV-s | | AC Feedthrough at OUT1 (Note 3) | FTE | V <sub>REF</sub> = ±10V, 10kH<br>DB11-DB0 = 0V. | z sinewave, | | | 5 | | mVp-p | | REFERENCE INPUT | - | | | | | | | | | Input Resistance | R <sub>REF</sub> | V <sub>REF</sub> pin to AGND | | | 7 | 11 | 25' | kohms | | Input Resistance Tempco | TCR | | | | | -300 | | ppm/° C | Note 1: Using internal feedback resistor, RFB. DAC register loaded with 1111 1111 1111. Gain error is adjustable using the circuits of Figures 3, 4 and 8. Note 2: Guaranteed by design but not tested. Note 3: In ceramic packages the feedthrough can be further reduced by grounding the metal lid of the package. Note 4: Sample tested at 25°C to ensure compliance. Note 5: See timing diagram for definitions of the switching times. **ELECTRICAL CHARACTERISTICS (Continued)**(V<sub>DD</sub> = +5V, V<sub>REF</sub> = +10V, V<sub>QUT1</sub> = 0V, AGND = DGND. Over specified temperature range unless otherwise specified.) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | | |------------------------------------|-------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------|------------|------------|-----------------|----------------| | ANALOG OUTPUTS | | | | | | | | | | OUT1 Capacitance<br>(Note 2) | C <sub>OUT1</sub> | DB11-DB0 = 0V, WI<br>DB11-DB0 = V <sub>DD</sub> , V | DB11-DB0 = 0V, WR = CS = 0V<br>DB11-DB0 = V <sub>DD</sub> , WR = CS = 0V | | | | 70<br>200 | pF<br>pF | | OUT1 Leakage Current | ILKG | WR = CS = 0V<br>DB11-DB0 = 0V | J,K,L,GL | T <sub>A</sub> = +25°C<br>Over Temp. | | | 10<br>50 | nA<br>nA | | | | | A,B,C,GC | T <sub>A</sub> = +25°C<br>Over Temp. | | | 10<br>50 | nA<br>nA | | | | | S,T,U,GU | T <sub>A</sub> = +25°C<br>Over Temp. | | | 10<br>200 | nA<br>nA | | DIGITAL INPUTS | | | • | | | | _ | | | Input High Voltage | V <sub>IH</sub> | | | | 2.4 | | | V | | Input Low Voltage | V <sub>IL</sub> | | | - | | | 0.8 | ٧ | | Input Current | I <sub>IN</sub> | V <sub>IN</sub> = 0V or V <sub>DD</sub> | | T <sub>A</sub> = +25°C<br>Over Temp. | | ±0.001 | ±1<br>±10 | μΑ<br>μΑ | | Input Capacitance (Note 2) | C <sub>IN</sub> | V <sub>IN</sub> = 0V; <u>DB</u> 11 <u>-D</u> B<br>V <sub>IN</sub> = 0V; <u>WR</u> , <u>CS</u> | 0 | | | | 5<br>20 | pF<br>pF | | SWITCHING CHARACTE | RISTICS (No | tes 4, 5) | | | | | | | | Chip Select to Write<br>Setup Time | t <sub>CS</sub> | | | T <sub>A</sub> = +25°C<br>Over Temp. | 280<br>380 | 200<br>270 | | ns<br>ns | | Chip Select to Write<br>Hold Time | t <sub>CH</sub> | | | | 0 | | | ns | | Write Pulse Width | t <sub>wR</sub> | $t_{CS} \ge t_{WR}, t_{CH} \ge 0$ | | T <sub>A</sub> = +25°C<br>Over Temp. | 250<br>400 | 175<br>280 | | ns<br>ns | | Data Setup Time | t <sub>DS</sub> | | | T <sub>A</sub> = +25°C<br>Over Temp. | 140<br>210 | 100<br>150 | | ns<br>ns | | Data Hold Time | t <sub>DH</sub> | | | | 10 | | | ns | | POWER SUPPLY | • | • | | | | | | | | Supply Current | I <sub>DD</sub> | | <sub>IL</sub> or V <sub>IH</sub><br>V or V <sub>DD</sub> ,<br>V or V <sub>DD</sub> | T <sub>A</sub> = +25°C<br>Over Temp. | | 10<br>10 | 2<br>100<br>500 | mA<br>μA<br>μA | - Note 1: Using internal feedback resistor, RFB. DAC register loaded with 1111 1111. Gain error is adjustable using the circuits of Figures 3, 4 and 8. - Note 2: Guaranteed by design but not tested. Note 3: In ceramic packages the feedthrough can be further reduced by grounding the metal lid of the package. Note 4: Sample tested at 25°C to ensure compliance. Note 5: See timing diagram for definitions of the switching times. | 2D121212121 | | |-------------|--| | 771/3/01/7 | | **ELECTRICAL CHARACTERISTICS**(V<sub>DD</sub> = +15V, V<sub>REF</sub> = +10V, V<sub>OUT1</sub> = 0V, AGND = DGND. Over specified temperature range unless otherwise specified.) | PARAMETER | SYMBOL | C | ONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------|------|------|--------------------------|--------------------------| | STATIC PERFORMANCE | | | | | | | | | | Resolution | N | | | | | | 12 | Bits | | Relative Accuracy | INL | | J,A,S<br>K,B,T<br>L,C,U<br>GL,GC,GU | | | | ±2<br>±1<br>±1/2<br>±1/2 | LSB<br>LSB<br>LSB<br>LSB | | Differential Non-Linearity | DNL | 10-bit Monotonic<br>12-bit Monotonic<br>12-bit Monotonic<br>12-bit Monotonic | J,A,S<br>K,B,T<br>L,C,U<br>GL,GC,GU | | | | ±4<br>±1<br>±1<br>±1 | LSB<br>LSB<br>LSB<br>LSB | | Gain Error<br>(Note 1) | FSE | | J,A,S<br>K,B,T<br>L,C,U | | | | ±25<br>±15<br>±10 | LSB<br>LSB<br>LSB | | | | | GL,GC,GU | T <sub>A</sub> = +25°C<br>Over Temp. | | | ±6<br>±7 | LSB<br>LSB | | Gain Tempco<br>ΔGain/ΔTemp. (Note 2) | TCFS | | | | | ±2 | ±10 | ppm/°C | | DC Supply Rejection<br>ΔGain/ΔV <sub>DD</sub> (Note 2) | PSR | $\Delta V_{DD} = \pm 5\%$ | | T <sub>A</sub> = +25°C<br>Over Temp. | | | 0.01<br>0.02 | %/%<br>%/% | | DYNAMIC PERFORMANCE | <u> </u> | | | | | | | | | Current Settling Time (Note 2) | t <sub>S</sub> | To ±1/2 LSB OUT1 Load is 100ohms. CS = 0V. DAC output measured from falling edge of WR. | | | - | | 2 | μs | | Propagation Delay<br>(Note 2) | t <sub>PD</sub> | From digital inputs, DB11-DB0, change from V <sub>DD</sub> to 0V or 0V to V <sub>DD</sub> , to 90% of final analog output. OUT1 Load is: R = 100ohms/C = 13pF. | | | | | 250 | ns | | Digital to Analog<br>Glitch Impulse | Q | V <sub>REF</sub> = AGND | | T <sub>A</sub> = +25°C | | 250 | | nV-s | | AC Feedthrough at OUT1 (Note 3) | FTE | V <sub>REF</sub> = ±10V, 10kHz<br>DB11-DB0 = 0V. | sinewave, | | | 5 | | mVp-p | | REFERENCE INPUT | | | | | | | | | | Input Resistance | R <sub>REF</sub> | V <sub>REF</sub> pin to AGND | | | 7 | 11 | 25 | kohms | | Input Resistance Tempco | TCR | | | | | -300 | | ppm/° C | | ANALOG OUTPUTS | | | | | | | | | | OUT1 Capacitance<br>(Note 2) | C <sub>OUT1</sub> | DB11-DB0 = 0V, W<br>DB11-DB0 = V <sub>DD</sub> , V | | | | | 70<br>200 | pF<br>pF | | OUT1 Leakage Current | I <sub>LKG</sub> | WR = CS = 0V<br>DB11-DB0 = 0V | J,K,L,GL | T <sub>A</sub> = +25°C<br>Over Temp. | | | 10<br>50 | nA<br>nA | | | | | A,B,C,GC | T <sub>A</sub> = +25°C<br>Over Temp. | | | 10<br>50 | nA<br>nA | | | | | S,T,U,GU | T <sub>A</sub> = +25°C<br>Over Temp. | | | 10<br>200 | nA<br>nA | | DIGITAL INPUTS | | r | | | | , | | | | Input High Voltage | V <sub>IH</sub> | | | | 13.5 | | | V | | Input Low Voltage | V <sub>IL</sub> | | | | | | 1.5 | V | /N/IXI/N\_ **ELECTRICAL CHARACTERISTICS (Continued)**(V<sub>DD</sub> = +15V, V<sub>REF</sub> = +10V, V<sub>OUT1</sub> = 0V, AGND = DGND. Over specified temperature range unless otherwise specified.) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------------------|-----------------|-------------------------------------------------------------------------------|--------------------------------------|------------|------------|-----------------|----------------| | DIGITAL INPUTS (Cont | inued) | <del>1</del> | | | | | | | Input Current | I <sub>IN</sub> | V <sub>IN</sub> = 0V or V <sub>DD</sub> | T <sub>A</sub> = +25°C<br>Over Temp. | | ±0.001 | ±1<br>±10 | μA<br>μA | | Input Capacitance<br>(Note 2) | C <sub>IN</sub> | V <sub>IN</sub> = 0V; <u>DB11-DB0</u><br>V <sub>IN</sub> = 0V; <u>WR</u> , CS | | | | 5<br>20 | pF<br>pF | | SWITCHING CHARACTI | ERISTICS (No | tes 4, 5) | | | • | | | | Chip Select to Write<br>Setup Time | t <sub>cs</sub> | | T <sub>A</sub> = +25°C<br>Over Temp. | 180<br>200 | 120<br>150 | | ns<br>ns | | Chip Select to Write<br>Hold Time | t <sub>CH</sub> | | | 0 | | | ns | | Write Pulse Width | t <sub>WR</sub> | $t_{CS} \ge t_{WR}, t_{CH} \ge 0$ | T <sub>A</sub> = +25°C<br>Over Temp. | 160<br>240 | 100<br>170 | | ns<br>ns | | Data Setup Time | t <sub>DS</sub> | | T <sub>A</sub> = +25°C<br>Over Temp. | 90<br>120 | 60<br>80 | | ns<br>ns | | Data Hold Time | t <sub>DH</sub> | | - | 10 | | | ns | | POWER SUPPLY | | | | | . <b></b> | | <u> </u> | | Supply Current | I <sub>DD</sub> | All digital inputs: $V_{IL}$ or $V_{IH}$ : 0V or $V_{DD}$ , : 0V or $V_{DD}$ | T <sub>A</sub> = +25°C<br>Over Temp. | | 10<br>10 | 2<br>100<br>500 | mΑ<br>μΑ<br>μΑ | - Using internal feedback resistor, RFB. DAC register loaded with 1111 1111 1111. Gain error is adjustable using the circuits of Figures 3, 4 and 8. - Note 2: Guaranteed by design but not tested. - Note 3: In ceramic packages the feedthrough can be further reduced by grounding the metal lid of the package. - Note 4: Sample tested at 25°C to ensure compliance. - Note 5: See timing diagram for definitions of the switching times. ## **Detailed Description** D/A Converter The basic MX7545 DAC circuit consists of a laser trimmed, thin-film R-2R resistor array with NMOS current switches as shown in Figure 1. Binarily weighted currents are switched to either OUT1 or AGND depending on the status of each input bit. Although the current at OUT1 and AGND will depend on the digital input code, the sum of the two output currents is always equal to the input current at VREF. Either current output can be converted into a voltage externally by adding an output amplifier (Figure 3). The V<sub>REF</sub> input accepts a wide range of signals including fixed and time varying voltage or current cluding fixed and time varying voltage or current inputs. If a current source is used for the reference input, then a low temperature coefficient external resistor should be used for RFB to minimize gain variation with temperature. The internal feedback resistor $R_{\text{FB}}$ is compensated with an NMOS switch that matches the NMOS switches used in the R-2R array. This results in excellent supply rejection and gain temperature coefficient. The $I_{\rm OUT1}$ pin output capacitance, $C_{\rm OUT1}$ , is code dependent and is typically 70pF to 200pF, with all switches to AGND and $I_{\rm OUT1}$ , respectively. Figure 1. Simplified D/A Circuit of MX7545 #### Digital Circuit The digital circuit for one bit is shown in Figure 2. The digital CONTROL signal is HIGH when WR and CS are both low. When WR and CS are tied low, the digital input directly controls the D/A switches. NIXIN Figure 2. Digital Input Structure The input buffer inverters act as a level shifter converting TTL levels into CMOS logic levels. These input buffers are CMOS/TTL compatible (0.8V and 2.4V) at $V_{DD}$ = +5V. The MX7545 also works with $V_{DD}$ = +15V where the input buffers are CMOS compatible (1.5V and 13.5V) only. With the digital input voltages at 1V to 6V the input buffers work in their linear regions drawing current from the power supply. Therefore to minimize high supply currents the digital input voltages should be kept as close to the supply and ground voltages ( $V_{DD}$ and DGND) as possible. All digital inputs are ruggedized against electrostaticdischarge (ESD) sensitivity and can typically withstand ESD voltages of over 6kV. # Circuit Configurations Unipolar Operation The most common configuration for the MX7545 is shown in Figure 3. This circuit is used for unipolar binary operation or two-quadrant multiplication. The Figure 3. Unipolar Binary Operation Table 1. Unipolar Binary Code Table for Circuit of Figure 3 | DIGITAL INF | PUT<br>LSB | ANALOG OUTPUT | |-------------|------------|-------------------------------------------------------| | 1111 1111 | 1111 | $-V_{IN}\left(\frac{4095}{4096}\right)$ | | 1000 0000 | 0000 | $-V_{IN}\left(\frac{2048}{4096}\right) = -1/2 V_{IN}$ | | 0000 0000 | 0001 | $-V_{IN}\left(\frac{1}{4096}\right)$ | | 0000 0000 | 0000 | 0 | code table for this mode is given in Table 1. Note that the polarity of the output is the inverse of the reference voltage, $V_{\text{REF}}$ . In many applications the gain adjustment will not be necessary, especially when using the "G" suffix parts with guaranteed maximum $\pm 1$ LSB gain errors. In those cases and also when the gain is trimmed at the reference source, resistors R1 and R2 in Figure 3 can be omitted. However, if the trims are desired and the DAC is operated over a wide temperature range, then low tempco (<300ppm/°C) resistors should be used for R1 and R2. The capacitor C1 provides phase compensation and helps reduce the overshoot and ringing when using fast amplifiers at the output of the DACs. #### **Bipolar Operation** With the circuit configuration shown in Figure 4, the MX7545 operates in the bipolar, or 4-quadrant multiplying mode. A second amplifier and three matched resistors, R3, R4 and R5 are required. These resistors must be of the same material (preferably metal film or wire-wound) for good temperature characteristics, and they should match to 0.01% for 12-bit performance. Figure 4. Bipolar Operation (2's Complement Code) Table 2. 2's Complement Code Table for Circuit of Figure 4 | DIGITAL INPUT | | |-----------------|------------------------------------------------| | MSB LSB | ANALOG OUTPUT | | 0111 1111 1111 | +V <sub>IN</sub> ( 2047 ) | | 0000 0000 000 1 | +V <sub>IN</sub> $\left(\frac{1}{2048}\right)$ | | 0000 0000 0000 | 0 | | 1111 1111 1111 | $-V_{IN}\left(\frac{1}{2048}\right)$ | | 1000 0000 0000 | $-V_{IN}\left(\frac{2048}{2048}\right)$ | The code table for the output, which is 2's complement is listed in Table 2. In multiplying applications, the MSB determines output polarity while the other 11 bits control amplitude. The U1 inverter on the MSB line converts the 2's complement input code to offset-binary code. If this inversion is done in software using an exclusive-OR instruction or the input code is in offset binary, the U1 inverter can be omitted. Table 3 shows the code relationships to output voltage for the offset binary operation. To adjust the circuit with offset binary code, load the DAC with a code of 1000 0000 0000 and trim R1 for a 0V output. With R1 and R2 omitted, an alternative zero trim is to adjust the ratio of R3 and R4 for 0V out. Full scale can be trimmed by loading the DAC with all "zeros" or all "ones" and adjusting the amplitude of V<sub>REF</sub> or varying R5 until the desired positive or negative output is obtained. In many applications the gain adjustment will not be necessary, especially when using the "G" suffix parts with guaranteed maximum ±1 LSB gain errors. In those cases and also when the gain is trimmed at the reference source, resistors R1 and R2 in Figure 4 can be omitted. However,if the trims are desired and the DAC is operated over a wide temperature range, then low tempco (<300ppm/°C) resistors should be used for R1 and R2. ## (Voltage Mode) Single Supply The MX7545 can be conveniently used in single supply (voltage mode) operation with OUT1 and AGND biased at any voltage between DGND and V<sub>DD</sub>. This is possible since the ladder termination resistor is connected to AGND. OUT1 and AGND must not be allowed to go 0.3V lower or higher than the DGND or V<sub>DD</sub>, respectively. Otherwise, internal diodes would turn on and a heavy current flow from the supply, possibly destroying the device. Figure 5 shows the MX7545 connected as a voltage output DAC. OUT1 is connected to the reference input and AGND is grounded. V<sub>REF</sub> pin, now the DAC output, is a voltage source with a constant impedance equal to the reference input resistance (typically 11kohms). This output should be buffered with an op-amp when a lower output impedance is required. R<sub>FB</sub> pin is not used in this mode. Table 3. Offset Binary Code Table | DIGITAL INPUT | | | |---------------|-------|----------------------------------------------------| | MSB | LSB | ANALOG OUTPUT | | 11111111 | l 1 1 | +V <sub>REF</sub> $\left(\frac{2047}{2048}\right)$ | | 1000 0000 00 | 0 1 | +V <sub>REF</sub> ( 1/2048 ) | | 1000 0000 00 | 000 | 0 | | 0111 1111 1 | 111 | $-V_{REF}\left(\frac{1}{2048}\right)$ | | 0000 0000 00 | 000 | $-V_{REF}$ $\left(\frac{2048}{2048}\right)$ | The input impedance of the reference input (OUT1) for this mode is code dependent, and the response time of the circuit depends on the behaviour of the reference source with changing load conditions. Two advantages of the voltage mode operation are 8 single supply operation and that a negative reference is not required for a positive output. It should also be noted that the reference input (the voltage at OUT1) must always be positive and is limited to no more than 2.5V when $V_{\rm DD}$ is 15V. If the reference voltage is greater than 2.5V or $V_{\rm DD}$ is reduced, resistance mismatches in the DAC's internal NMOS switches result in degraded linearity and differential nonlinearity (DNL). Figures 6 and 7 show the typical dependence of DNL on supply voltage, $V_{\rm DD}$ , and the reference voltage, $V_{\rm REF}$ . If the DAC is offset from DGND by biasing OUT1 and AGND at a voltage above DGND, this will effect DNL and its effect will be the same as reducing $V_{\rm DD}$ by the amount of the offset. Figure 5. Single Supply Operating Using Voltage Switching Mode Figure 6. Differential Nonlinearity vs. V<sub>DD</sub> for Figure 4 Circuit. Reference Voltage = 2.5 Volts. Shaded Area Shows Range of Values of Differential Nonlinearity that Typically Occur for L, C and The unipolar and bipolar circuits in Figures 3 and 4 can all be converted to voltage output mode. For example, Figure 8 shows the 2's complement bipolar circuit of Figure 4 modified to work with an output range of +2V to +8V around an offset ground potential of +5V from a single supply, V<sub>DD</sub>, of +10V to 15V. The REF02 reference is used to bias the AGND at +5V. The R1 and R2 resistors form a voltage divider together Figure 7. Differential Nonlinearity vs. Reference Voltage for Figure 4 Circuit. V<sub>DD</sub> = 15 Volts. Shaded Area Shows Range of Values of Differential Nonlinearity that Typically Occur for L, C, and U Grades. Figure 8. Single Supply "Bipolar" 2's Complement D/A Converter /VIXI/VI\_ with the DAC reference input resistor, supplying the DAC with +2V input voltage. If the application requires a wide temperature range, the +2V should be generated with an op-amp to avoid drifts due to tempco matching of the DAC resistors to the external resistors. Output voltage ranges can be produced by changing R4 to change the offset, and (R1 + R2) to change the gain (slope) of the DAC transfer function. To ensure good linearity, the supply voltage, V<sub>DD</sub>, must be kept at least +5V above the OUT1 voltage. ### Microprocessor Interfacing The MX7545 directly interfaces to 8- and 16-bit microprocessors using standard WR and CS control signals and its 12-bit data latch. Figure 9 shows a typical interface circuit for an 8-bit processor. This application uses two memory addresses for the lower 8 bits and the upper 4 bits of data to the DAC. A 4-bit external latch is required to facilitate the interface. For processors with 16-bit wide address busses and 8-bit data busses, such as 6800, 8080 and Z80, the 12 lower address lines can be used to supply data to the DAC, as shown in Figure 10. The upper 4 bits contain the address of the DAC that is selected. This arrangement takes 4k bytes of address locations for each DAC and the data is written with a single instruction cycle into the DAC. Figure 9. 8-Bit Processor to MX7545 Interface ## \_ Application Information Output Amplifier Offset For best linearity, OUT1 and AGND should be terminated at exactly 0V. In most applications OUT1 is connected to the summing junction of an inverting op-amp. The input offset voltage of the amplifier can degrade the linearity of the DAC by causing OUT1 to be terminated to a non-zero voltage. The resulting error is: Error Voltage = VOS (1 + RFB/RO) where $V_{OS}$ is the op-amp's offset voltage and $R_O$ is the output resistance of the DAC. $R_O$ is a function of the digital input code and varies from approximately 11kohms to 33kohms. The error voltage range is then typically 4/3 $V_{OS}$ to 2 $V_{OS}$ , a change of 2/3 $V_{OS}$ . An amplifier with 3mV of offset will therefore degrade the Figure 10. Connecting the MX7545 to 8-Bit Processors via the Address Bus linearity by 2mV, almost a full LSB with a 10V reference voltage. For best linearity, a low-offset amplifier such as the MAX400 should be used, or the amplifier offset must be trimmed to zero. A good rule of thumb is that $\rm V_{OS}$ should be no more than 1/10 LSBs. The output amplifier input bias current ( $I_B$ ) can also limit performance since $I_B \times R_{FB}$ generates an offset error. $I_B$ should therefore be much less than the DAC output current for 1 LSB, typically 250nA with $V_{REF} = 10V$ . One tenth of this value, 25nA, is recommended. Offset and linearity can also be impaired if the output amplifier noninverting input is grounded through a "bias current compensation resistor". This resistor adds to the offset at this pin and should not be used. Best performance is obtained when the noninverting input is directly connected to ground. ### **Dynamic Considerations** In static or DC applications, the AC characteristics of the output amplifier are not critical. In higher speed applications, where either the reference input is an AC signal or the DAC output must quickly settle to a new programmed value, the AC parameters of the output op-amp must be considered. Another error source in dynamic applications is parasitic coupling of signal from the V<sub>REF</sub> pin to OUT1. This is normally a function of board layout and package lead-to-lead capacitance. Signals can also be injected into the DAC outputs when the digital inputs are switched. This digital feedthrough is usually dependent on circuit board layout and on-chip capacitive coupling. Layout induced feedthrough can be minimized with guard traces between digital inputs V<sub>REF</sub> and OUT1 pins. NINXINI The DAC output follows the digital inputs when the WR and CS pins are low. In those systems where the data is not valid for the full period where WR is low, invalid outputs and voltage glitches can appear at the DAC output. Adjusting the timing of the WR signal so that it is low only when data is valid eliminates this problem. #### Compensation A compensation capacitor, C1, may be needed when the DAC is used with a high-speed output amplifier. The purpose of the capacitor is to cancel the pole formed by the DAC output capacitance C<sub>OUT1</sub> and the internal feedback resistor, R<sub>FB</sub>. Its value depends on the type of op-amp used but typically ranges from 10pF to 3pF. Too small a value causes output ringing while excess capacitance overdamps the output. The size of C1 can be minimized and the output voltage settling time improved by keeping the circuit board trace and stray capacitance at OUT1 as small as possible. #### Grounding and Bypassing Since OUT1, AGND and noninverting input of the output amplifier are sensitive to offset voltages, nodes that are to be grounded should be connected directly to "single point" ground through a separate, low resistance (less than 0.20hms) connection. The current at OUT1 and AGND varies with input code, creating a code dependent error if these terminals are connected to ground (or a "virtual ground") through a resistive path. A 1 $\mu$ F bypass capacitor, in parallel with a 0.01 $\mu$ F ceramic capacitor, should be connected as close to the DAC V<sub>DD</sub> and DGND pins as possible. The MX7545 has high-impedance digital inputs. To minimize noise pick-up, they should be tied to either $V_{DD}$ or DGND when not used. It is also a good practice to connect active inputs to $V_{DD}$ or DGND through high valued resistors (1Mohms) to prevent static charge accumulation if these pins are left floating, such as when a circuit card is left unconnected. It is also recommended that two back-to-back diodes be connected between the DGND and AGND pins in those systems where these pins tie on the backplane. ## \_ Chip Topology