## 12-Bit 65 MSPS Quad A/D Converter with Integrated Signal Conditioning

## FEATURES

12-bit, 65 MSPS, quad, analog-to-digital converter
Differential input with $100 \Omega$ input impedance
Full-scale analog input: 296 mV p-p
200 MHz, 3 dB bandwidth
SNR @ -9 dBFS
64 dBFS ( 70 MHz AIN)
64 dBFS ( 140 MHz AIN)
SFDR @ -9 dBFS
81 dBFS ( 70 MHz AIN)
73 dBFS ( 140 MHz AIN)
475 mW per channel
Quad LVDS outputs
Data clock output provided
Offset binary output data format

## APPLICATIONS

Antijam GPS receivers
Wireless and wired broadband communications
Communications test equipment

## PRODUCT HIGHLIGHTS

1. Quad, 12-bit, 65 MSPS, analog-to-digital converter with integrated analog signal conditioning optimized for antijam global positioning system receiver (AJ-GPS) applications.
2. Packaged in a space saving 81 -lead, 10 mm x 10 mm chip scale package ball grid array (CSP_BGA) and specified over the industrial temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$.

## GENERAL DESCRIPTION

The AD15452 is a quad, 12 -bit, 65 MSPS, analog-to-digital converter (ADC). It features a differential front-end amplification circuit followed by a sample-and-hold amplifier and multistage pipeline analog-to-digital converter. It is designed to operate with a 3.3 V analog supply and a 3.3 V digital supply. Each input is fully differential. The input signals are ac-coupled and terminated in $100 \Omega$ input impedances. The full-scale differential signal input range is 296 mV p-p.

Four separate 12 -bit digital output signals provide data flow from the ADCs. The digital output data is presented in offset binary format. A single-ended clock input is used to control all internal conversion cycles. The AD15452 is optimized for applications in antijam global positioning receivers and is suited for communications applications.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

Rev. 0

## TABLE OF CONTENTS

$\qquad$
Applications. ..... 1
Product Highlights. .....  1
General Description .....  1
Functional Block Diagram .....  1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics ..... 3
Timing Diagram ..... 5
Absolute Maximum Ratings ..... 6
ESD Caution .....  .6
Pin Configuration and Function Descriptions. .....  7
Terminology .....  8
Typical Performance Characteristics ..... 10
Theory of Operation ..... 13
Analog Inputs ..... 13
Voltage Reference ..... 13
Clock Input and Considerations ..... 13
Digital Outputs ..... 13
Timing ..... 14
DTP Pin ..... 14
Power-Down Mode ..... 14
Power Supplies ..... 14
Outline Dimensions ..... 15
Ordering Guide ..... 15

## REVISION HISTORY

## 10/05-Rev. 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS

$@ \operatorname{AVDD}=\mathrm{DRVDD}=\mathrm{PLLVDD}=3.3 \mathrm{~V}$, Encode $=65 \mathrm{MSPS}, \mathrm{AIN}=-9 \mathrm{dBFS}$ differential input, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

| Parameter | Temp | Test Level | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESOLUTION |  |  |  | 12 |  | Bits |
| ACCURACY <br> No Missing Codes <br> Offset Error <br> Gain Error <br> Differential Nonlinearity (DNL) <br> Integral Nonlinearity (INL) | $\begin{aligned} & \text { Full } \\ & 25^{\circ} \mathrm{C} \\ & 25^{\circ} \mathrm{C} \\ & \text { Full } \\ & \text { Full } \end{aligned}$ | $\begin{aligned} & \text { IV } \\ & \text { I } \\ & \text { I } \\ & \text { V } \\ & \text { V } \end{aligned}$ | $\begin{aligned} & -5 \\ & -12.5 \end{aligned}$ | Guaranteed $\begin{aligned} & \pm 0.35 \\ & \pm 0.5 \end{aligned}$ | $\begin{aligned} & +5 \\ & +12.5 \end{aligned}$ | $\begin{aligned} & \text { \% FSR } \\ & \% \text { FSR } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| TEMPERATURE DRIFT <br> Offset Error <br> Gain Error | Full <br> Full | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |  | $\begin{aligned} & \pm 10 \\ & \pm 290 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \end{aligned}$ |
| MATCHING CHARACTERISTICS <br> Offset Error <br> Gain Error | Full <br> Full | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |  | $\begin{aligned} & \pm 2 \\ & \pm 1.2 \end{aligned}$ |  | $\begin{aligned} & \% \text { FSR } \\ & \% ~ F S R \end{aligned}$ |
| INPUT REFERRED NOISE | Full | V |  | 0.82 |  | LSB rms |
| ANALOG INPUT <br> Input Range Input Resistance ${ }^{1}$ Input Capacitance ${ }^{1}$ | Full <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ | $\begin{aligned} & \text { IV } \\ & \text { V } \\ & \text { V } \end{aligned}$ |  | $\begin{aligned} & 296 \\ & 100 \\ & 2.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{mV} \text { p-p } \\ & \Omega \\ & \mathrm{pF} \end{aligned}$ |
| CLOCK INPUTS <br> High Level Input Voltage ( $\mathrm{V}_{\mathrm{IH}}$ ) <br> Low Level Input Voltage ( $\mathrm{V}_{\mathrm{IL}}$ ) <br> High Level Input Current ( $\mathrm{I}_{\mathrm{H}}$ ) <br> Low Level Input Current (IIL) <br> Input Capacitance (CIN) | Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & \text { IV } \\ & \text { IV } \\ & \text { IV } \\ & \text { IV } \\ & \text { V } \end{aligned}$ | $\begin{aligned} & 2 \\ & -10 \\ & -10 \end{aligned}$ | 2 | $\begin{aligned} & 0.8 \\ & +10 \\ & +10 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> pF |
| POWER-DOWN INPUT <br> Logic 1 Voltage <br> Logic 0 Voltage Input Capacitance | Full <br> Full <br> Full | $\begin{aligned} & \text { IV } \\ & \text { IV } \\ & \text { V } \end{aligned}$ | 2 | 2 | 0.8 | V <br> V <br> pF |
| DIGITAL OUTPUTS (LVDS) <br> Differential Output Voltage (Voo) <br> Output Offset Voltage (Vos) <br> Output Coding | Full Full | $\begin{aligned} & \mathrm{VI} \\ & \mathrm{VI} \end{aligned}$ | $\begin{aligned} & 260 \\ & 1.15 \end{aligned}$ | Offset binary | $\begin{aligned} & 440 \\ & 1.35 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{~V} \end{aligned}$ |
| CLOCK <br> Maximum Conversion Rate Minimum Conversion Rate Clock Pulse Width High ( $\mathrm{t}_{\mathrm{EH}}$ ) Clock Pulse Width Low ( $\mathrm{t}_{\mathrm{EL}}$ ) | Full <br> Full <br> Full <br> Full | $\begin{aligned} & \mathrm{VI} \\ & \mathrm{IV} \\ & \mathrm{VI} \\ & \mathrm{VI} \end{aligned}$ | $\begin{aligned} & 65 \\ & 6.2 \\ & 6.2 \end{aligned}$ |  | 10 | MSPS <br> MSPS <br> ns <br> ns |
| OUTPUT PARAMETERS <br> Propagation Delay (tpd) <br> Rise Time ( $\left.\mathrm{t}_{\mathrm{R}}\right)^{2}$ <br> Fall Time $\left(\mathrm{t}_{\mathrm{F}}\right)^{2}$ <br> FCO Propagation Delay (tfoo) <br> DCO Propagation Delay ( $\mathrm{t}_{\mathrm{Dco}}$ ) <br> DCO to Data Delay (tDATA) <br> DCO - FCO Delay (tframe) <br> Data to Data Skew <br> Wake-Up Time <br> Pipeline Latency | Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> $25^{\circ} \mathrm{C}$ <br> Full | $\begin{aligned} & \mathrm{VI} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{IV} \\ & \mathrm{IV} \\ & \mathrm{IV} \\ & \mathrm{~V} \\ & \mathrm{IV} \end{aligned}$ | 3.3 $\begin{aligned} & \mathrm{t}_{\text {SAMPLE }} / 24-250 \\ & \mathrm{t}_{\text {SAMPLE }} / 24-250 \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 250 \\ & 250 \\ & 6.5 \\ & \mathrm{t}_{\text {FCO }}+\mathrm{t}_{\text {SAMPLE }} / 24 \\ & \mathrm{t}_{\text {SAMPLE }} / 24 \\ & \mathrm{t}_{\text {SAMPLE }} / 24 \\ & \pm 100 \\ & 250 \\ & 10 \end{aligned}$ | 7.9 $\begin{aligned} & \mathrm{t}_{\text {SAMPLE }} / 24+250 \\ & \mathrm{t}_{\text {SAMPLE }} / 24+250 \\ & \pm 250 \end{aligned}$ | ns <br> ps <br> ps <br> ns <br> ns <br> ps <br> ps <br> ps <br> ns <br> Cycles |

## AD15452

| Parameter | Temp | Test Level | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| APERTURE <br> Aperture Delay ( $\mathrm{t}_{\mathrm{A}}$ ) <br> Aperture Uncertainty (Jitter) | $\begin{array}{r} 25^{\circ} \mathrm{C} \\ 25^{\circ} \mathrm{C} \\ \hline \end{array}$ | V |  | $\begin{aligned} & 1.8 \\ & <1 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ps rms } \end{aligned}$ |
| POWER SUPPLIES <br> Supply Voltages <br> AVDD <br> DRVDD <br> Supply Currents IAVDD IDRVDD <br> Total Power Dissipation Power-Down Dissipation | Full Full <br> Full <br> Full <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ | $\begin{aligned} & \text { IV } \\ & \text { IV } \\ & \text { I } \\ & \text { I } \\ & \text { V } \\ & \text { V } \end{aligned}$ | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 3.3 \\ & \\ & 540 \\ & 28 \\ & 1.9 \\ & 0.36 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 3.6 \\ & 592 \\ & 33 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{w} \\ & \mathrm{w} \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \text { SIGNAL-TO-NOISE RATIO } \\ & \mathrm{f}_{\text {INPUT }}=70 \mathrm{MHz} \\ & \mathrm{f}_{\text {IIPUT }}=110 \mathrm{MHz} \\ & \mathrm{f}_{\text {INPuT }}=140 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & \text { Full } \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \text { I } \\ & \text { v } \\ & \text { । } \end{aligned}$ | $\begin{aligned} & 62.7 \\ & 62.5 \end{aligned}$ | $\begin{aligned} & 64.8 \\ & 64.7 \\ & 64.6 \\ & \hline \end{aligned}$ |  | dBFS dBFS dBFS |
| SINAD $\begin{aligned} & f_{\text {finPut }}=70 \mathrm{MHz} \\ & f_{\text {fiPUT }}=110 \mathrm{MHz} \\ & f_{\text {inPUT }}=140 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & \text { Full } \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \text { I } \\ & \text { v } \\ & \text { । } \end{aligned}$ | $\begin{array}{r} 62.4 \\ 61.9 \\ \hline \end{array}$ | $\begin{aligned} & 64.7 \\ & 64.4 \\ & 64.0 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dBFS} \\ & \mathrm{dBFS} \\ & \mathrm{dBFS} \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \text { THD } \\ & f_{\text {finPut }}=70 \mathrm{MHz} \\ & f_{\text {IIPUT }}=110 \mathrm{MHz} \\ & \mathrm{f}_{\text {INPUT }}=140 \mathrm{MHz} \end{aligned}$ | Full <br> Full <br> Full | $\begin{aligned} & \text { v } \\ & \text { v } \\ & \text { v } \end{aligned}$ |  | $\begin{array}{r} -80.0 \\ -77.0 \\ -73.0 \\ \hline \end{array}$ |  | dBFS dBFS dBFS |
| SPURIOUS-FREE DYNAMIC RANGE $\begin{aligned} & \mathrm{finPUT}^{=} 70 \mathrm{MHz} \\ & \mathrm{f}_{\text {INPUT }}=110 \mathrm{MHz} \\ & \mathrm{f}_{\text {INPUT }}=140 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & \text { Full } \\ & 25^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { I } \\ & \text { v } \end{aligned}$ | $\begin{array}{r} 73.0 \\ 68.5 \\ \hline \end{array}$ | $\begin{aligned} & 81 \\ & 77 \\ & 73 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{dBFS} \\ & \mathrm{dBFS} \\ & \mathrm{dBFS} \\ & \hline \end{aligned}$ |
| CROSSTALK | Full | V |  | -60 |  | dB |

${ }^{1}$ Input resistance and capacitance are listed as differential values.
${ }^{2}$ Rise and fall times are defined from $20 \%$ to $80 \%$.

Table 2. Test Levels

| Test <br> Level | Description |
| :--- | :--- |
| I | $100 \%$ production tested. |
| II | $100 \%$ production tested at $25^{\circ} \mathrm{C}$, and sample tested at specified temperatures. |
| III | Sample tested only. |
| IV | Parameter is guaranteed by design and characterization testing. |
| V | Parameter is a typical value only. |
| VI | All devices are $100 \%$ production tested at $25^{\circ} \mathrm{C}$, guaranteed by design and characterization testing for industrial temperature <br> range, $100 \%$ production tested at temperature extremes for military devices. |

## TIMING DIAGRAM



Figure 2. Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| AVDD to AGND | -0.3 V to +3.9 V |
| DRVDD to DRGND | -0.3 V to +3.9 V |
| DRGND to AGND | -0.3 V to +0.3 V |
| DRVDD to AVDD | -3.9 V to +3.9 V |
| Analog Inputs | -0.3 V to AVDD |
| Digital Outputs | -0.3 V to DRVDD |
| CLK | -0.3 V to AVDD |
| LVDSBIAS | -0.3 V to DRVDD |
| PDWN, DTP | -0.3 V to AVDD |
| Operational Case Temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Lead Temperature: | $230^{\circ} \mathrm{C}$ |
| $\quad$ Infrared, 15 seconds |  |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| A2 | VIN+A | Channel A Positive Analog Input. |
| A1 | VIN-A | Channel A Negative Analog Input. |
| B2 | VIN+B | Channel B Positive Analog Input. |
| B1 | VIN-B | Channel B Negative Analog Input. |
| H2 | VIN+C | Channel C Positive Analog Input. |
| H1 | VIN-C | Channel C Negative Analog Input. |
| J2 | VIN+D | Channel D Positive Analog Input. |
| J1 | VIN-D | Channel D Negative Analog Input. |
| E8 | D+A | ADC A True Digital Out. |
| E9 | D-A | ADC A Complement Digital Out. |
| F8 | D+B | ADC B True Digital Out. |
| F9 | D-B | ADC B Complement Digital Out. |
| G8 | D+C | ADC C True Digital Out. |
| G9 | D-C | ADC C Complement Digital Out. |
| H8 | D+D | ADC D True Digital Out. |
| H9 | D-D | ADC D Complement Digital Out. |
| J6 | CLK | Clock Input. |
| A7 | PDWN | Power-Down Function Selection. |
| $\begin{aligned} & \text { B3, C3, D2, E1, E2, F2, F3, F4, G3, G4, H3 } \\ & \text { H7, J7 } \end{aligned}$ | AVDD | Analog Power Supply Connection. |
| A3, A4, A5, A6, B4, B5, B6, C1, C2, C4, C5, D1, D5, E5, F1, F5 G1, G2, G5, H4, H5, H6, J3, J4, J5 | AGND | Analog Ground Connection. |
| A8, A9, B8, B9, | DRVDD | Digital Output Driver Supply Connection. |
| C6, C7, D6, D7, E6, E7, F6, F7, G6, G7, J8 | DRGND | Digital Output Ground Connection. |
| D3 | VREF | Voltage Reference Input/Output. |
| D4 | SENSE | Reference Mode Selection. |
| E4 | REFT | Differential Reference (Top). |
| E3 | REFB | Differential Reference (Bottom). |
| C8 | DCO+ | Data Clock Output; True. |
| C9 | DCO- | Data Clock Output; Complement. |
| D8 | FCO+ | Frame Clock Indicator; True. |
| D9 | FCO- | Frame Clock Indicator Output; Complement. |
| B7 | DTP | Digital Test Pattern Enable. |
| J9 | LVDSBIAS | LVDS Output Current Set Resistor Pin. |

## AD15452

## TERMINOLOGY

## Analog Bandwidth

Analog bandwidth is the analog input frequency at which the spectral power of the fundamental frequency (as determined by the FFT analysis) is reduced by 3 dB from full scale.

## Aperture Delay

Aperture delay is a measure of the sample-and-hold amplifier (SHA) performance and is measured from the $50 \%$ point rising edge of the clock input to the time at which the input signal is held for conversion.

## Aperture Uncertainty (Jitter)

Aperture jitter is the variation in aperture delay for successive samples and can be manifested as frequency dependent noise on the ADC input.

## Clock Pulse Width and Duty Cycle

Pulse width high is the minimum amount of time that the clock pulse should be left in the Logic 1 state to achieve a rated performance. Pulse width low is the minimum time the clock pulse should be left in the low state. At a given clock rate, these specifications define an acceptable clock duty cycle.

## Common-Mode Rejection Ratio (CMRR)

CMRR is defined as the amount of rejection on the differential analog inputs over the entire full-scale signal range.

## Crosstalk

Crosstalk is defined as the coupling onto any other channel when one channel is driven by a full-scale signal.

## Gain Flatness

Gain flatness is the measured amount of fluctuation in the analog front-end input response to the bandwidth measured.

## Differential Analog Input Capacitance

The complex impedance simulated at each analog input port.

## Differential Analog Input Voltage Range

The peak-to-peak differential voltage that must be applied to the converter to generate a full-scale response. Peak differential voltage is computed by observing the voltage on a pin and subtracting the voltage from a second pin that is $180^{\circ}$ out of phase. Peak-to-peak differential is computed by rotating the input phase $180^{\circ}$ and taking the peak measurement again. The difference is computed between both peak measurements.

## Differential Nonlinearity (DNL, No Missing Codes)

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. Guaranteed no missing codes to an $n$-bit resolution indicates that all $2^{\text {n }}$ codes, respectively, must be present over all operating ranges.

## Effective Number of Bits (ENOB)

For a sine wave, SINAD can be expressed in terms of the number of bits. Using the following formula, it is possible to obtain a measure of performance expressed as $N$, the effective number of bits:

$$
N=(\mathrm{SINAD}-1.76) / 6.02
$$

Thus, the effective number of bits for a device for sine wave inputs at a given input frequency can be calculated directly from its measured SINAD.

## Gain Error

The largest gain error is specified and is considered the difference between the measured and ideal full-scale input voltage range.

## Gain Matching

Expressed in \%FSR. Computed using the following equation:

$$
\text { Gain Matching }=\frac{F S R_{\max }-F S R_{\min }}{\left(\frac{F S R_{\max }+F S R_{\min }}{2}\right)} \times 100 \%
$$

where:
$F S R_{M A X}$ is the most positive gain error of the ADCs.
$F S R_{\text {MIN }}$ is the most negative gain error of the ADCs.

## Second and Third Harmonic Distortion

The ratio of the rms signal amplitude to the rms value of the second or third harmonic component, reported in dBc .

## Integral Nonlinearity (INL)

INL refers to the deviation of each individual code from a line drawn from negative full scale through positive full scale. The point used as negative full scale occurs $1 / 2$ LSB before the first code transition. Positive full scale is defined as a level $11 / 2$ LSB beyond the last code transition. The deviation is measured from the middle of each particular code to the true straight line.

## Noise Power Ratio (NPR)

NPR is the rms noise power injected into the ADC vs. the rejected band of interest (notch depth measured).

## Offset Error

The largest offset error is specified and is considered the difference between the measured and ideal voltage at the analog input that produces the midscale code at the outputs.

## Offset Matching

Expressed in mV . Computed using the following equation:

$$
\text { OffsetMatching }=\text { OFF }_{\text {MAX }}-\text { OFF }_{\text {MIN }}
$$

where:
$O F F_{M A X}$ is the most positive offset error.
$O F F_{M I N}$ is the most negative offset error.

## Out-of-Range Recovery Time

Out-of-range recovery time is the time it takes for the ADC to reacquire the analog input after a transient from $10 \%$ above positive full scale to $10 \%$ above negative full scale, or from $10 \%$ below negative full scale to $10 \%$ below positive full scale.

## Output Propagation Delay

The delay between the clock logic threshold and the time when all bits are within valid logic levels.

## Power Supply Rejection Ratio (PSRR)

PSRR is the measure of change in a given supply relative to the amount of error seen on the ADC reconstructed output. This is measured in decibels based on the spurious feedthrough of the device.

## Signal-to-Noise and Distortion (SINAD) Ratio

SINAD is the ratio of the rms value of the measured input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for SINAD is expressed in decibels.

## Signal-to-Noise Ratio (SNR)

SNR is the ratio of the rms value of the measured input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding the first six harmonics and dc. The value for SNR is expressed in decibels.

## Spurious-Free Dynamic Range (SFDR)

SFDR is the difference in dB between the rms amplitude of the input signal and the peak spurious signal.

## Temperature Drift

The temperature drift for offset error and gain error specifies the maximum change from the initial $\left(25^{\circ} \mathrm{C}\right)$ value to the value at $\mathrm{T}_{\text {min }}$ or $\mathrm{T}_{\mathrm{Max}}$.

## Two-Tone SFDR

The ratio of the rms value of either input tone to the rms value of the peak spurious component. The peak spurious component can be an IMD product. It may be reported in dBc (that is, degrades as signal levels are lowered) or in dBFS (always related back to converter full scale).

## AD15452

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. FFT Plot with $f_{I N}=70 \mathrm{MHz}$


Figure 6. FFT Plot with $f_{I N}=110 \mathrm{MHz}$


Figure 7. FFT Plot with $f_{I N}=140 \mathrm{MHz}$


Figure 8. Gain Flatness 30 MHz Centered @ IF


Figure 9. Typical Crosstalk


Figure 10. SFDR vs. Backoff @ AIN with $f_{I N}=70 \mathrm{MHz}$


Figure 11. SFDR vs. Backoff @ AIN with $f_{I N}=110 \mathrm{MHz}$


Figure 12. SFDR vs. Backoff @ AIN with $f_{i N}=140 \mathrm{MHz}$


Figure 13. SNR/SFDR vs. Temperature with Fin $_{\text {I }}$-9dBFS


Figure 14. Typical INL


Figure 15. Typical DNL


Figure 16. Common-Mode Rejection Ratio

## THEORY OF OPERATION

The AD15452 consists of four high performance ADC channels. Each channel is independent of each other with the exception of a shared internal reference source, VREF, and sample clock. The channels consist of a differential front-end amplification circuit followed by a low-pass filter and a multistage pipeline ADC. The quantized outputs from each stage are combined into a 12 -bit result. The output staging block aligns the data, carries out the error correction, and passes the data to the output buffers; the data is then serialized and aligned to the frame and output clock.

## ANALOG INPUTS

Each analog input is fully differential, allowing sampling of differential input signals. The differential input signals are accoupled and terminated in $100 \Omega$ input impedances. The fullscale differential signal input range is 296 mV p-p.

## VOLTAGE REFERENCE

The AD15452 reference voltage is set internally to 0.5 V . The VREF pin and SENSE pin are used to decouple the 0.5 V reference. The VREF pin and SENSE pin must be shorted together and then decoupled with a $10 \mu \mathrm{~F}$ capacitor to AGND. Ideally, this capacitor should be placed as close to the pins as possible. The REFT pin and the REFB pin must have a $10 \mu \mathrm{~F}$ capacitor placed between the two pins.

## CLOCK INPUT AND CONSIDERATIONS

Typical high speed ADCs use both clock edges to generate a variety of internal timing signals, and as a result may be sensitive to clock duty cycle. Typically, a $5 \%$ tolerance is required on the clock duty cycle to maintain dynamic performance characteristics. The AD15452 has a self-contained clock duty cycle stabilizer that retimes the nonsampling edge, providing an internal clock signal with a nominal $50 \%$ duty cycle. This allows a wide range of clock input duty cycles without affecting the performance of the AD15452.

An on-board phase-locked loop (PLL) multiplies the input clock rate for shifting the serial data out. Consequently, any change to the sampling frequency requires a minimum of 100 clock periods to allow the PLL to reacquire and lock to the new rate.

High speed, high resolution ADCs are sensitive to the quality of the clock input. The degradation in SNR at a given full-scale input frequency $\left(f_{A}\right)$ due only to aperture jitter $\left(\mathrm{t}_{\mathrm{A}}\right)$ can be calculated with the following equation:

SNR degradation $=20 \times \log 10\left[1 / 2 \times \pi \times f_{A} \times t_{A}\right]$

In the equation, the rms aperture jitter, $t_{A}$, represents the root sum square of all jitter sources, which include the clock input, analog input signal, and ADC aperture jitter specification. Applications that require undersampling are particularly sensitive to jitter.

The clock input is treated as an analog signal in cases where aperture jitter can affect the dynamic range of the AD15452. Power supplies for clock drivers are separated from the ADC output driver supplies to avoid modulating the clock signal with digital noise. Low jitter, crystal-controlled oscillators make the best clock sources. If the clock is generated from another type of source (by gating, dividing, or other methods) then the original clock at the last step should retime it.

## DIGITAL OUTPUTS

The AD15452 differential outputs conform to the ANSI-644 LVDS standard. To set the LVDS bias current, place a resistor (RSET is nominally equal to $4.0 \mathrm{k} \Omega$ ) to ground at the LVDSBIAS pin. The RSET resistor current is derived on-chip and sets the output current at each output equal to a nominal 3.5 mA . A $100 \Omega$ differential termination resistor placed at the LVDS receiver inputs results in a nominal 350 mV swing at the receiver. To adjust the differential signal swing, simply change the resistor to a different value, as shown in Table 5.
Table 5. LVDSBIAS Differential Output Swing

| RSET | Differential Output Swing |
| :--- | :--- |
| $3.6 \mathrm{k} \Omega$ | $375 \mathrm{mV} \mathrm{p-p}$ |
| $3.9 \mathrm{k} \Omega$ (Default) | 350 mV p-p |
| $4.3 \mathrm{k} \Omega$ | 325 mV p-p |

The AD15452 LVDS outputs facilitate interfacing with LVDS receivers in custom ASICs and FPGAs that have LVDS capability for superior switching performance in noisy environments. Single point-to-point net topologies are recommended with a $100 \Omega$ termination resistor placed as close to the receiver as possible. It is recommended to keep the trace length no longer than 12 inches and to keep differential output traces close together and at equal lengths.

The format of the output data can be selected as offset binary. A quick example of the output coding format can be found in Table 6.
Table 6. Digital Output Coding

|  | (VIN+) - (VIN-) Input <br> Cpan $=\mathbf{2 9 6}$ V p-p (V) | Digital Output Offset <br> Binary (D11...D0) |
| :--- | :--- | :--- |
| 4095 | 0.147 | 111111111111 |
| 2048 | 0 | 100000000000 |
| 2047 | -0.000072 | 0111111111 |
| 0 | -0.148 | 000000000000 |

## AD15452

## TIMING

Data from each ADC is serialized and provided on a separate channel. The data rate for each serial stream is equal to 12 bits times the sample clock rate, with a maximum of 780 MHz ( 12 bits $\times 65 \mathrm{MSPS}=780 \mathrm{MHz}$ ). The lowest typical conversion rate is 10 MSPS .

Two output clocks are provided to assist in capturing data from the AD15452. The DCO is used to clock the output data and is equal to six times the sampling clock (CLK) rate. Data is clocked out of the AD15452 and can be captured on the rising and falling edges of the DCO that supports double-data rate (DDR) capturing. The frame clock out (FCO) is used to signal the start of a new output byte and is equal to the sampling clock rate. See the timing diagram shown in Figure 2 for more information.

## DTP PIN

The digital test pattern (DTP) pin can be enabled for two different types of test patterns. When the DTP is tied to AVDD/3, all the ADC channel outputs shift out the 100000000000 pattern. When the DTP is tied to $2 \times \mathrm{AVDD} / 3$, all the ADC channel outputs shift out the 101010101010 pattern. The FCO and DCO outputs still work as usual while all channels shift out the test pattern. This pattern allows the user to perform timing alignment adjustments between the DCO and the output data. For normal operation, this pin should be grounded to AGND.

## POWER-DOWN MODE

By asserting the PDWN pin high, the AD15452 is placed in power-down mode with a typical power dissipation of 360 mW . During power-down, the LVDS output drivers are placed in a high impedance state. To return the AD15452 to normal operating mode, reassert the PDWN pin low.

In power-down mode, low power dissipation is achieved by shutting down the reference, reference buffer, PLL, and biasing networks. The decoupling capacitors on REFT and REFB are discharged when entering standby mode and then must be recharged when returning to normal operation. As a result, the wake-up time is related to the time spent in the power-down mode and shorter cycles result in proportionally shorter wakeup times. With the recommended $0.1 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$ decoupling capacitors on REFT and REFB, it takes approximately one second to fully discharge the reference buffer decoupling capacitors and 3 ms to restore full operation.

## POWER SUPPLIES

The nominal setting for the AVDD, PLLVDD, and DRVDD supplies is 3.3 V . The AVDD and PLLVDD supplies (analog) should be kept separate from the DRVDD supply (digital). AVDD and PLLVDD can be tied together as long as clean supplies are used.

Power supply decoupling capacitors should be used to decouple the supplies at the board connections. Internal decoupling is present in the AD15452 and any external decoupling capacitors should be placed as close to the AD15452 supply pins as possible.

Both the analog and digital ground pins are used to dissipate power from the AD15452's package. These ground pins should be brought to a ground plane in order to maximize the thermal dissipation designed into the package.

Table 7. Digital Test Pattern Pin Settings

| Selected DTP | DTP Voltage | Resulting D1+, D1- | Resulting FCO and DCO |
| :--- | :--- | :--- | :--- |
| Normal Operation | AGND | Normal operation | Normal operation |
| DTP1 | AVDD/3 | 100000000000 | Normal operation |
| DTP2 | $2 \times$ AVDD/3 | 101010101010 | Normal operation |
| Restricted | AVDD | NA | NA |

## OUTLINE DIMENSIONS



COMPLIANT WITH JEDEC STANDARDS MO-192-ABC-1.
Figure 17. 81-Lead Chip Scale Package Ball Grid Array [CSP_BGA] (BC-81-1)
Dimensions shown in millimeters

## ORDERING GUIDE

$\left.\begin{array}{l|l|l|l}\hline \text { Model } & \text { Temperature Range } & \text { Package Description } & \text { Package Option } \\ \hline \text { AD15452BBC } & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} & \begin{array}{l}81 \text {-Lead Chip Scale Package Ball Grid Array (CSPBGA) } \\ \text { AD15452/PCB }\end{array} & \text { Evaluation Board }\end{array}\right]$ BC-81-1 $\quad$.

## AD15452

## NOTES

