# INTEGRATED CIRCUITS



Product specification File under Integrated Circuits, IC12 2000 Feb 15



Downloaded from Elcodis.com electronic components distributor

**Philips** 

#### **Product specification**

# $256\times8\text{-bit}$ CMOS EEPROMs with I²C-bus interface

## CONTENTS

| 1     | FEATURES                      |
|-------|-------------------------------|
| 2     | GENERAL DESCRIPTION           |
| 3     | QUICK REFERENCE DATA          |
| 4     | ORDERING INFORMATION          |
| 5     | DEVICE SELECTION              |
| 6     | BLOCK DIAGRAM                 |
| 7     | PINNING                       |
| 7.1   | Pin description PCF85102C-2   |
| 7.2   | Pin description PCF85103C-2   |
| 8     | I <sup>2</sup> C-BUS PROTOCOL |
| 8.1   | Bus conditions                |
| 8.2   | Data transfer                 |
| 8.3   | Device addressing             |
| 8.3.1 | Remark                        |
| 8.4   | Write operations              |
| 8.4.1 | Byte/word write               |
| 8.4.2 | Page write                    |
| 8.5   | Read operations               |
| 8.5.1 | Remark                        |

## PCF85102C-2; PCF85103C-2

9 LIMITING VALUES 10 CHARACTERISTICS 11 I<sup>2</sup>C-BUS CHARACTERISTICS WRITE CYCLE LIMITS 12 PACKAGE OUTLINES 13 14 SOLDERING 14.1 Introduction 14.2 Through-hole mount packages 14.2.1 Soldering by dipping or by solder wave 14.2.2 Manual soldering 14.3 Surface mount packages Reflow soldering 14.3.1 14.3.2 Wave soldering 14.3.3 Manual soldering 15 DEFINITIONS LIFE SUPPORT APPLICATIONS 16 17 PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS

# $256 \times 8$ -bit CMOS EEPROMs with I<sup>2</sup>C-bus interface

## PCF85102C-2; PCF85103C-2

## **1 FEATURES**

- Low power CMOS:
  - maximum operating current: 2.0 mA
  - maximum standby current 10  $\mu A$  (at 6.0 V), typical 4  $\mu A.$
- Non-volatile storage of:
  - 2 kbits organized as  $256 \times 8$ -bit.
- Single supply with full operation down to 2.5 V
- On-chip voltage multiplier
- Serial input/output I<sup>2</sup>C-bus
- Write operations:
  - byte write mode
  - 8-byte page write mode (minimizes total write time per byte).
- Read operations:
- sequential read
- random read.
- Internal timer for writing (no external components)
- Power-on reset
- High reliability by using a redundant storage code
- Endurance: 1000000 Erase/Write (E/W) cycles at  $T_{amb}$  = 22  $^{\circ}\text{C}$
- 10 years non-volatile data retention time
- Standard industrial pinning (pin 7 not connected)
- Up to sixteen EEPROMs addressable in one I<sup>2</sup>C-bus using both PCF85102 and PCF85103 in combination.



### 2 GENERAL DESCRIPTION

The PCF85102C-2 and PCF85103C-2 (further referred to as PCF8510xC-2) are 2 kbits ( $256 \times 8$ -bit) floating gate Electrically Erasable Programmable Read Only Memories (EEPROMs). Power consumption is low due to the full CMOS technology used. The programming voltage is generated on-chip, using a voltage multiplier. The PCF8510x-2 is pin compatible to widely used industrial pinning (pin 7 not connected).

As data bytes are received and transmitted via the serial I<sup>2</sup>C-bus, a package using eight pins is sufficient. Up to sixteen PCF8510xC-2 devices may be connected to the I<sup>2</sup>C-bus. This is possible with the introduction of a second device selection code. Chip select is accomplished by three address inputs (A0, A1 and A2) for each PCF8510xC-2 type.

| SYMBOL             | PARAMETER              | CONDITIONS                 | MIN. | MAX. | UNIT |
|--------------------|------------------------|----------------------------|------|------|------|
| V <sub>DD</sub>    | supply voltage         |                            | 2.5  | 6.0  | V    |
| I <sub>DDR</sub>   | supply current read    | f <sub>SCL</sub> = 100 kHz |      |      |      |
|                    |                        | V <sub>DD</sub> = 2.5 V    | -    | 60   | μA   |
|                    |                        | V <sub>DD</sub> = 6.0 V    | -    | 200  | μA   |
| I <sub>DDW</sub>   | supply current E/W     | f <sub>SCL</sub> = 100 kHz |      |      |      |
|                    |                        | V <sub>DD</sub> = 2.5 V    | -    | 0.6  | mA   |
|                    |                        | V <sub>DD</sub> = 6.0 V    | -    | 2.0  | mA   |
| I <sub>DDstb</sub> | standby supply current | V <sub>DD</sub> = 2.5 V    | -    | 3.5  | μA   |
|                    |                        | $V_{DD} = 6.0 V$           | -    | 10   | μA   |

### **3 QUICK REFERENCE DATA**

# $256\times8\text{-bit}$ CMOS EEPROMs with $I^2C\text{-bus}$ interface

## PCF85102C-2; PCF85103C-2

## **4 ORDERING INFORMATION**

| ТҮРЕ         |      | PACKAGE                                         |         |
|--------------|------|-------------------------------------------------|---------|
| NUMBER       | NAME | DESCRIPTION                                     | VERSION |
| PCF85102C-2P | DIP8 | plastic dual in-line package; 8 leads (300 mil) | SOT97-1 |
| PCF85103C-2P |      |                                                 |         |
| PCF85102C-2T | SO8  | plastic small outline package; 8 leads;         | SOT96-1 |
| PCF85103C-2T |      | body width 3.9 mm                               |         |

### 5 DEVICE SELECTION

 Table 1
 Device selection code

| SELECTION  | DEVICE CODE       |    |    |    | CHIP ENABLE |    |    | R/W |
|------------|-------------------|----|----|----|-------------|----|----|-----|
| Bit        | b7 <sup>(1)</sup> | b6 | b5 | b4 | b3          | b2 | b1 | b0  |
| PCF85102-C | 1                 | 0  | 1  | 0  | A2          | A1 | A0 | R/W |
| PCF85103-C | 0                 | 0  | 1  | 0  | A2          | A1 | A0 | R/W |

### Note

1. The Most Significant Bit (MSB) 'b7' is sent first.



# $256\times8\text{-bit}$ CMOS EEPROMs with $I^2C\text{-bus}$ interface

# PCF85102C-2; PCF85103C-2

## 7 PINNING

PCF8510xC-2 has standard industrial pinning which will be compatible for most applications.

### 7.1 Pin description PCF85102C-2

| SYMBOL          | PIN | DESCRIPTION                                     |
|-----------------|-----|-------------------------------------------------|
| A0              | 1   | address input 0                                 |
| A1 2            |     | address input 1                                 |
| A2              | 3   | address input 2                                 |
| V <sub>SS</sub> | 4   | negative supply voltage                         |
| SDA             | 5   | serial data input/output (I <sup>2</sup> C-bus) |
| SCL             | 6   | serial clock input (I <sup>2</sup> C-bus)       |
| n.c. 7 nc       |     | not connected                                   |
| V <sub>DD</sub> | 8   | positive supply voltage                         |

### 7.2 Pin description PCF85103C-2

| SYMBOL          | PIN | DESCRIPTION                                     |  |
|-----------------|-----|-------------------------------------------------|--|
| WP              | 1   | address input 0                                 |  |
| A1              | 2   | address input 1                                 |  |
| A2              | 3   | address input 2                                 |  |
| V <sub>SS</sub> | 4   | negative supply voltage                         |  |
| SDA             | 5   | serial data input/output (I <sup>2</sup> C-bus) |  |
| SCL             | 6   | serial clock input (I <sup>2</sup> C-bus)       |  |
| n.c.            | 7   | not connected                                   |  |
| V <sub>DD</sub> | 8   | positive supply voltage                         |  |



Fig.2 Pin configuration PCF85102C-2.



### 8 I<sup>2</sup>C-BUS PROTOCOL

The I<sup>2</sup>C-bus is designed for 2-way, 2-line communication between different ICs or modules. The serial bus consists of two bidirectional lines: one for data signals (SDA), and one for clock signals (SCL).

Both the SDA and SCL lines must be connected to a positive supply voltage via a pull-up resistor.

The following protocol has been defined:

- Data transfer may be initiated only when the bus is not busy
- During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is HIGH will be interpreted as control signals.

#### 8.1 Bus conditions

The following bus conditions have been defined:

- Bus not busy: both data and clock lines remain HIGH.
- Start data transfer: a change in the state of the data line, from HIGH-to-LOW, while the clock is HIGH, defines the START condition.
- Stop data transfer: a change in the state of the data line, from LOW-to-HIGH, while the clock is HIGH, defines the STOP condition.
- Data valid: the state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal. There is one clock pulse per bit of data.

#### 8.2 Data transfer

Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of the data bytes, transferred between the START and STOP conditions is limited to seven bytes in the E/W mode and eight bytes in the page E/W mode.

## PCF85102C-2; PCF85103C-2

Data transfer is unlimited in the read mode. The information is transmitted in bytes and each receiver acknowledges with a ninth bit.

Within the I<sup>2</sup>C-bus specifications, a low-speed mode (2 kHz clock rate) and a high speed mode (100 kHz clock rate) are defined. The PCF8510xC-2 operates in both modes.

By definition, a device that sends a signal is called a 'transmitter', and the device that receives the signal is called a 'receiver'. The device that controls the signal is called the 'master'. The devices that are controlled by the master are called 'slaves'.

Each byte is followed by one acknowledge bit, which is placed on the bus at a HIGH level by the transmitter. The master generates an extra acknowledge-related clock pulse. The slave receiver that is addressed is obliged to generate an acknowledge after the reception of each byte.

The master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.

The device that acknowledges has to pull the SDA line down during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge-related clock pulse.

Set-up and hold times must be taken into account. A master receiver must signal an end of data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master generation of the STOP condition.

### 8.3 Device addressing

Following a START condition, the bus master must output the address of the slave it is accessing. The four MSBs of the slave address are the device type identifier (see Fig.4 and Fig.5). For the PCF85102C-2, this is fixed to '1010', for the PCF85103C-2 to '0010'.

The next three significant bits address a particular device or memory page (page = 256 bytes of memory). A system could have up to sixteen PCF8510xC-2 devices on the bus. This can be achieved with eight PCF85102C devices and eight PCF85103C devices, combined on one l<sup>2</sup>C-bus. The eight addresses are defined by the state of the A0, A1 and A2 inputs per type.

The last bit of the slave address defines the operation to be performed. When set to logic 1, a read operation is selected.

Address bits must be connected to either V<sub>DD</sub> or V<sub>SS</sub>.





### 8.3.1 REMARK

The I<sup>2</sup>C-bus device select address '0010' is not exclusively reserved for device PCF85103C-2. Therefore, multiple use has to be checked in advance.

## PCF85102C-2; PCF85103C-2

#### 8.4 Write operations

#### 8.4.1 BYTE/WORD WRITE

For a write operation, the PCF8510xC-2 requires a second address field. This address field is a word address providing access to the 256 words of memory. On receipt of the word address, the PCF8510xC-2 responds with an acknowledge and awaits the next eight bits of data, again responding with an acknowledge. The word address is automatically incremented. The master can now terminate the transfer by generating a STOP condition or transmitting up to six more bytes of data and then terminating by generating a STOP condition.

After this STOP condition, the E/W cycle starts and the bus is free for another transmission. The duration of the E/W cycle is 10 ms per byte.

During the E/W cycle, the slave receiver does not send an acknowledge bit if addressed via the  $l^2C$ -bus.

#### 8.4.2 PAGE WRITE

The PCF8510xC-2 is capable of an 8-byte page write operation. It is initiated in the same manner as the byte write operation. The master can transmit eight data bytes within one transmission. After receipt of each byte, the PCF8510xC-2 will respond with an acknowledge. The typical E/W time in this mode is  $9 \times 3.5$  ms = 31.5 ms. Erasing a block of eight bytes in page mode takes a typical 3.5 ms and sequential writing of these eight bytes another typical 28 ms.

After the receipt of each data byte, the three low order bits of the word address are internally incremented. The five high order bits of the address remain unchanged. The slave acknowledges the reception of each data byte with an ACK. The I<sup>2</sup>C-bus data transfer is terminated by the master after the eighth byte with a STOP condition. If the master transmits more than eight bytes prior to generating the STOP condition, no acknowledge will be given on the ninth (and following) data bytes. Also, the whole transmission will be ignored and no programming will be done. As in the byte write operation, all inputs are disabled until completion of the internal write cycles.

# PCF85102C-2; PCF85103C-2





### 8.5 Read operations

The read operations are initiated in the same way as write operations, with the exception that the LSB of the slave address is set to logic 1.

There are three basic read operations; current address read, random read and sequential read sequential read.

## PCF85102C-2; PCF85103C-2

### 8.5.1 REMARK

The lower eight bits of the word address are incremented after each transmission of a data byte (read or write). The MSB of the word address, which is defined in the slave address, is not changed when the word address count overflows. Thus, the word address overflows from 255 to 0.





## PCF85102C-2; PCF85103C-2

## 9 LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER                   | CONDITIONS               | MIN.                  | MAX. | UNIT |
|------------------|-----------------------------|--------------------------|-----------------------|------|------|
| V <sub>DD</sub>  | supply voltage              |                          | -0.3                  | +6.5 | V    |
| VI               | input voltage on input pins | Z <sub>i</sub>   > 500 Ω | V <sub>SS</sub> – 0.8 | +6.5 | V    |
| lı               | input current on input pins |                          | -                     | 1    | mA   |
| l <sub>o</sub>   | output current              |                          | -                     | 10   | mA   |
| T <sub>stg</sub> | storage temperature         |                          | -65                   | +150 | °C   |
| T <sub>amb</sub> | ambient temperature         |                          | -40                   | +85  | °C   |

## **10 CHARACTERISTICS**

 $V_{DD}$  = 2.5 to 6.0 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = –40 to +85  $^\circ C$ ; unless otherwise specified.

| SYMBOL              | PARAMETER                | CONDITIONS                           | MIN.               | MAX.                | UNIT  |
|---------------------|--------------------------|--------------------------------------|--------------------|---------------------|-------|
| Supplies            |                          |                                      |                    |                     |       |
| V <sub>DD</sub>     | supply voltage           |                                      | 2.5                | 6.0                 | V     |
| I <sub>DDR</sub>    | supply current read      | f <sub>SCL</sub> = 100 kHz           |                    |                     |       |
|                     |                          | V <sub>DD</sub> = 2.5 V              | -                  | 60                  | μA    |
|                     |                          | V <sub>DD</sub> = 6.0 V              | -                  | 200                 | μA    |
| I <sub>DDW</sub>    | supply current E/W       | f <sub>SCL</sub> = 100 kHz           |                    |                     |       |
|                     |                          | V <sub>DD</sub> = 2.5 V              | -                  | 0.6                 | mA    |
|                     |                          | V <sub>DD</sub> = 6.0 V              | -                  | 2.0                 | mA    |
| I <sub>DDstb</sub>  | standby supply current   | V <sub>DD</sub> = 2.5 V              | -                  | 3.5                 | μA    |
|                     |                          | V <sub>DD</sub> = 6.0 V              | -                  | 10                  | μA    |
| SCL input           | (pin 6)                  |                                      | -                  |                     | -     |
| V <sub>IL</sub>     | LOW-level input voltage  |                                      | -0.8               | +0.3V <sub>DD</sub> | V     |
| V <sub>IH</sub>     | HIGH-level input voltage |                                      | 0.7V <sub>DD</sub> | 6.5                 | V     |
| I <sub>LI</sub>     | input leakage current    | $V_I = V_{DD} \text{ or } V_{SS}$    | -                  | ±1                  | μA    |
| f <sub>SCL</sub>    | clock frequency          |                                      | 0                  | 100                 | kHz   |
| Ci                  | input capacitance        | $V_{I} = V_{SS}$                     | -                  | 7                   | pF    |
| SDA input           | /output (pin 5)          |                                      | -                  |                     | -     |
| V <sub>IL</sub>     | LOW-level input voltage  |                                      | -0.8               | +0.3V <sub>DD</sub> | V     |
| V <sub>IH</sub>     | HIGH-level input voltage |                                      | 0.7V <sub>DD</sub> | 6.5                 | V     |
| V <sub>OL</sub>     | LOW-level output voltage | $I_{OL} = 3 \text{ mA}; V_{DD(min)}$ | _                  | 0.4                 | V     |
| I <sub>LO</sub>     | output leakage current   | $V_{OH} = V_{DD}$                    | -                  | 1                   | μA    |
| Ci                  | input capacitance        | $V_{I} = V_{SS}$                     | -                  | 7                   | pF    |
| Data reten          | tion time                |                                      |                    |                     |       |
| t <sub>D(ret)</sub> | data retention time      | T <sub>amb</sub> = 55 ℃              | 10                 | -                   | years |

# $256 \times 8$ -bit CMOS EEPROMs with I<sup>2</sup>C-bus interface

## PCF85102C-2; PCF85103C-2

### 11 I<sup>2</sup>C-BUS CHARACTERISTICS

All timing values are valid within the operating supply voltage and ambient temperature range and refer to  $V_{IL}$  and  $V_{IH}$  with an input voltage swing from  $V_{SS}$  to  $V_{DD}$ ; see Fig.10; unless otherwise specified.

| SYMBOL              | PARAMETER                                                            | CONDITIONS     | MIN. | MAX. | UNIT |
|---------------------|----------------------------------------------------------------------|----------------|------|------|------|
| f <sub>SCL</sub>    | clock frequency                                                      |                | 0    | 100  | kHz  |
| t <sub>BUF</sub>    | bus free time between a STOP and START condition                     |                | 4.7  | -    | μs   |
| t <sub>HD;STA</sub> | START condition hold time after which first clock pulse is generated |                | 4.0  | -    | μs   |
| t <sub>LOW</sub>    | LOW-level clock period                                               |                | 4.7  | -    | μs   |
| t <sub>HIGH</sub>   | HIGH-level clock period                                              |                | 4.0  | -    | μs   |
| t <sub>SU;STA</sub> | set-up time for START condition                                      | repeated start | 4.7  | -    | μs   |
| t <sub>HD;DAT</sub> | data hold time                                                       |                |      |      |      |
|                     | for bus compatible masters                                           |                | 5    | -    | μs   |
|                     | for bus devices                                                      | note 1         | 0    | -    | ns   |
| t <sub>SU;DAT</sub> | data set-up time                                                     |                | 250  | -    | ns   |
| t <sub>r</sub>      | SDA and SCL rise time                                                |                | -    | 1    | μs   |
| t <sub>f</sub>      | SDA and SCL fall time                                                |                | -    | 300  | ns   |
| t <sub>SU;STO</sub> | set-up time for STOP condition                                       |                | 4.0  | -    | μs   |

#### Note

1. The hold time required (not greater than 300 ns) to bridge the undefined region of the falling edge of SCL must be internally provided by a transmitter.

### 12 WRITE CYCLE LIMITS

Selection of the chip address is achieved by connecting the A0, A1 and A2 inputs to either  $V_{SS}$  or  $V_{DD}$ .

| SYMBOL           | PARAMETER          | CONDITIONS                | MIN.   | TYP.    | MAX. | UNIT   |  |  |  |
|------------------|--------------------|---------------------------|--------|---------|------|--------|--|--|--|
| E/W cycle timing |                    |                           |        |         |      |        |  |  |  |
| t <sub>E/W</sub> | E/W cycle time     | internal oscillator       | -      | 7       | -    | ms     |  |  |  |
| Endurance        |                    |                           |        |         |      |        |  |  |  |
| N <sub>E/W</sub> | E/W cycle per byte | $T_{amb} = -40$ to +85 °C | 100000 | _       | _    | cycles |  |  |  |
|                  |                    | T <sub>amb</sub> = 22 °C  | -      | 1000000 | -    | cycles |  |  |  |



PCF85102C-2; PCF85103C-2

# $256\times8\mbox{-bit}$ CMOS EEPROMs with $\mbox{I}^2\mbox{C-bus}$ interface

## **13 PACKAGE OUTLINES**

DIP8: plastic dual in-line package; 8 leads (300 mil)



|  | OUTLINE |        | REFER  | ENCES    | EUROPEAN   | ISSUE DATE                      |  |
|--|---------|--------|--------|----------|------------|---------------------------------|--|
|  | VERSION | IEC    | JEDEC  | EIAJ     | PROJECTION |                                 |  |
|  | SOT97-1 | 050G01 | MO-001 | SC-504-8 |            | <del>95-02-04</del><br>99-12-27 |  |

2000 Feb 15

SOT97-1

# PCF85102C-2; PCF85103C-2



### 14 SOLDERING

#### 14.1 Introduction

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "*Data Handbook IC26; Integrated Circuit Packages*" (document order number 9398 652 90011).

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mount components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

#### 14.2 Through-hole mount packages

#### 14.2.1 SOLDERING BY DIPPING OR BY SOLDER WAVE

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joints for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg(max)}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### 14.2.2 MANUAL SOLDERING

Apply the soldering iron (24 V or less) to the lead(s) of the package, either below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

#### 14.3 Surface mount packages

#### 14.3.1 REFLOW SOLDERING

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

## PCF85102C-2; PCF85103C-2

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

#### 14.3.2 WAVE SOLDERING

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 14.3.3 MANUAL SOLDERING

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300 \,^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ$ C.

# PCF85102C-2; PCF85103C-2

### 14.4 Suitability of IC packages for wave, reflow and dipping soldering methods

| MOUNTING           | PACKAGE                                         | SOLDERING METHOD                  |                       |          |  |
|--------------------|-------------------------------------------------|-----------------------------------|-----------------------|----------|--|
| WOONTING           | FACKAGE                                         | WAVE                              | REFLOW <sup>(1)</sup> | DIPPING  |  |
| Through-hole mount | DBS, DIP, HDIP, SDIP, SIL                       | suitable <sup>(2)</sup>           | -                     | suitable |  |
| Surface mount      | BGA, LFBGA, SQFP, TFBGA                         | not suitable                      | suitable              | -        |  |
|                    | HBCC, HLQFP, HSQFP, HSOP, HTQFP,<br>HTSSOP, SMS | not suitable <sup>(3)</sup>       | suitable              | -        |  |
|                    | PLCC <sup>(4)</sup> , SO, SOJ                   | suitable                          | suitable              | -        |  |
|                    | LQFP, QFP, TQFP                                 | not recommended <sup>(4)(5)</sup> | suitable              | -        |  |
|                    | SSOP, TSSOP, VSO                                | not recommended <sup>(6)</sup>    | suitable              | -        |  |

### Notes

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. For SDIP packages, the longitudinal axis must be parallel to the transport direction of the printed-circuit board.
- 3. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 4. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 5. Wave soldering is only suitable for LQFP, QFP and TQFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 6. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

# $256\times8\text{-bit}$ CMOS EEPROMs with $I^2C\text{-bus}$ interface

## PCF85102C-2; PCF85103C-2

### 15 DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                       |

### Application information

Where application information is given, it is advisory and does not form part of the specification.

### 16 LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

### 17 PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

# $256\times8\mbox{-bit}$ CMOS EEPROMs with $\mbox{I}^2\mbox{C-bus}$ interface

# PCF85102C-2; PCF85103C-2

NOTES

# Philips Semiconductors – a worldwide company

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Argentina: see South America Tel. +31 40 27 82785, Fax. +31 40 27 88399 Australia: 3 Figtree Drive, HOMEBUSH, NSW 2140, New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 Tel. +64 9 849 4160, Fax. +64 9 849 7811 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213. Tel. +43 1 60 101 1248, Fax. +43 1 60 101 1210 Norway: Box 1, Manglerud 0612, OSLO, Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA Tel. +359 2 68 9211, Fax. +359 2 68 9102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381, Fax. +1 800 943 0087 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V, Tel. +45 33 29 3333, Fax. +45 33 29 3905 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920 France: 51 Rue Carnot. BP317. 92156 SURESNES Cedex. Tel. +33 1 4099 6161, Fax. +33 1 4099 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 2353 60, Fax. +49 40 2353 6300 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: PT Philips Development Corporation, Semiconductors Division, Gedung Philips, JI. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501. Fax. +62 21 794 0080 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI), Tel. +39 039 203 6838, Fax +39 039 203 6800 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087 Middle East: see Italy

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

Tel. +47 22 74 8000, Fax. +47 22 74 8341 Pakistan: see Singapore Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

Poland: Al.Jerozolimskie 195 B, 02-222 WARSAW, Tel. +48 22 5710 000, Fax. +48 22 5710 001

Portugal: see Spain

Romania: see Italv

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762, Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria

Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 58088 Newville 2114, Tel. +27 11 471 5401, Fax. +27 11 471 5398

South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil Tel. +55 11 821 2333. Fax. +55 11 821 2382

Spain: Balmes 22, 08007 BARCELONA, Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 5985 2000, Fax. +46 8 5985 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2741 Fax. +41 1 488 3263

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2886, Fax. +886 2 2134 2874

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye, ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes,

MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381, Fax. +1 800 943 0087

Uruguay: see South America

Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 3341 299, Fax.+381 11 3342 553

Internet: http://www.semiconductors.philips.com

© Philips Electronics N.V. 2000

SCA69

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

465006/25/01/pp20

Date of release: 2000 Feb 15

Document order number: 9397 750 06682

Let's make things better.





Semiconductors

Philips