# **INTEGRATED CIRCUITS** # DATA SHEET # PCF2113x LCD controllers/drivers Product specification Supersedes data of 1997 Apr 04 File under Integrated Circuits, IC12 2001 Dec 19 **Philips** # PCF2113x | CONTENT | rs | 9.5<br>9.6 | Direct mode Voltage multiplier control | |---------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | 1 | FEATURES | 9.7 | Screen configuration | | 1.1 | Note | 9.8 | Display configuration | | 2 | APPLICATIONS | 9.9 | Temperature control | | 3 | GENERAL DESCRIPTION | 9.10<br>9.11 | Set V <sub>LCD</sub> Reducing current consumption | | 4 | ORDERING INFORMATION | 10 | INTERFACES TO MICROCONTROLLER | | 5 | BLOCK DIAGRAM | 10.1 | Parallel interface | | 6 | PINNING | 10.2 | I <sup>2</sup> C-bus interface | | 7 | FUNCTIONAL DESCRIPTION | 11 | LIMITING VALUES | | 7.1 | LCD supply voltage generator | 12 | HANDLING INSTRUCTIONS | | 7.2 | LCD bias voltage generator | 13 | DC CHARACTERISTICS | | 7.3<br>7.4 | Oscillator External clock | 14 | AC CHARACTERISTICS | | 7.5 | Power-on reset | 15 | DEVICE PROTECTION CIRCUITS | | 7.6 | Power-down mode | 16 | APPLICATION INFORMATION | | 7.7<br>7.8 | Registers Busy flag | 16.1 | General application information | | 7.9 | Address Counter (AC) | 16.2 | 4-bit operation, 1-line display using internal | | 7.10<br>7.11 | Display Data RAM (DDRAM) Character Generator ROM (CGROM) | 16.3 | reset 8-bit operation, 1-line display using internal reset | | 7.12<br>7.13<br>7.14 | Character Generator RAM (CGRAM) Cursor control circuit Timing generator | 16.4<br>16.5 | 8-bit operation, 2-line display I <sup>2</sup> C-bus operation, 1-line display | | 7.15 | LCD row and column drivers | 17 | BONDING PAD INFORMATION | | 7.16 | Reset function | 18 | TRAY INFORMATION | | 8 | INSTRUCTIONS | 19 | PACKAGE OUTLINE | | 8.1 | Clear display | 20 | SOLDERING | | 8.2<br>8.3 | Return home<br>Entry mode set | 20.1 | Introduction to soldering surface mount | | 8.4<br>8.5<br>8.6<br>8.7<br>8.8 | Display control (and partial Power-down mode) Cursor or display shift Function set Set CGRAM address Set DDRAM address | 20.2<br>20.3<br>20.4<br>20.5 | packages Reflow soldering Wave soldering Manual soldering Suitability of surface mount IC packages for wave and reflow soldering methods | | 8.9<br>8.10 | Read busy flag and read address Write data to CGRAM or DDRAM | 21 | DATA SHEET STATUS | | 8.11 | Read data from CGRAM or DDRAM | 22 | DEFINITIONS | | 9 | EXTENDED FUNCTION SET | 23 | DISCLAIMERS | | | INSTRUCTIONS AND FEATURES | 24 | BARE DIE DISCLAIMER | | 9.1<br>9.2<br>9.3<br>9.4 | New instructions Icon control Bit IM Bit IB | 25 | PURCHASE OF PHILIPS I <sup>2</sup> C COMPONENTS | ## LCD controllers/drivers PCF2113x ## 1 FEATURES - · Single-chip LCD controller/driver - 2-line display of up to 12 characters + 120 icons, or 1-line display of up to 24 characters + 120 icons - 5 x 7 character format plus cursor; 5 x 8 for kana (Japanese) and user defined symbols - Icon mode: reduced current consumption while displaying - · Icon blink function - On-chip: - Configurable 4, 3 or 2 voltage multiplier generating LCD supply voltage, independent of V<sub>DD</sub>, programmable by instruction (external supply also possible) - Temperature compensation of on-chip generated V<sub>LCD</sub>: -0.16 to -0.24 %/K (programmable by instruction) - Generation of intermediate LCD bias voltages - Oscillator requires no external components (external clock also possible). - Display data RAM: 80 characters - Character generator ROM: 240, 5 × 8 characters - Character generator RAM: 16, 5 × 8 characters; 3 characters used to drive 120 icons, 6 characters used if icon blink feature is used in application - 4 or 8-bit parallel bus and 2-wire I2C-bus interface - · CMOS compatible - 18 row and 60 column outputs - Multiplex rates 1:18 (for normal operation), 1:9 (for single line operation) and 1:2 (for icon only mode) - Uses common 11 code instruction set (extended) - Logic supply voltage range V<sub>DD1</sub> V<sub>SS1</sub> = 1.8 to 5.5 V (chip may be driven with two battery cells) - V<sub>LCD</sub> generator supply voltage range V<sub>DD2</sub> V<sub>SS2</sub> = 2.2 to 4.0 V - Display supply voltage range V<sub>LCD</sub> V<sub>SS2</sub> = 2.2 to 6.5 V - Direct mode to save current consumption for icon mode and Mux 1: 9 (depending on V<sub>DD2</sub> value and LCD liquid properties) - Very low current consumption (20 to 200 μA): - Icon mode: <25 μA</li> - Power-down mode: <2 μA. #### 1.1 Note Icon mode is used to save current. When only icons are displayed, a much lower operating voltage $V_{LCD}$ can be used and the switching frequency of the LCD outputs is reduced. In most applications it is possible to use $V_{DD}$ as $V_{LCD}$ . ## 2 APPLICATIONS - Telecom equipment - · Portable instruments - · Point-of-sale terminals. ## 3 GENERAL DESCRIPTION The PCF2113x is a low power CMOS LCD controller and driver, designed to drive a dot matrix LCD display of 2-line by 12 or 1-line by 24 characters with $5\times 8$ dot format. All necessary functions for the display are provided in a single chip, including on-chip generation of LCD bias voltages, resulting in a minimum of external components and lower system current consumption. The PCF2113x interfaces to most microcontrollers via a 4 or 8-bit bus or via the 2-wire $I^2$ C-bus. The chip contains a character generator and displays alphanumeric and kana (Japanese) characters. The letter 'x' in PCF2113x characterizes the built-in character set. Various character sets can be manufactured on request. # LCD controllers/drivers PCF2113x ## 4 ORDERING INFORMATION | TYPE NUMBER | | PACKAGE | | |-----------------|---------|-------------------------------------------------------------------------|----------| | I TPE NOWIBER | NAME | DESCRIPTION | VERSION | | PCF2113AU/10/F4 | _ | chip on flexible film carrier | - | | PCF2113DU/10/F4 | _ | chip on flexible film carrier | - | | PCF2113DU/F4 | _ | chip in tray | - | | PCF2113DH/F4 | LQFP100 | plastic low profile quad flat package; 100 leads; body 14 × 14 × 1.4 mm | SOT407-1 | | PCF2113DU/2/F4 | _ | chip with bumps in tray | - | | PCF2113EU/2/F4 | _ | chip with bumps in tray | - | | PCF2113WU/2/F4 | _ | chip with bumps in tray | - | PCF2113x ## 5 BLOCK DIAGRAM # LCD controllers/drivers PCF2113x ## 6 PINNING | SYMBOL | PIN<br>PCF2113DH | PAD <sup>(1)</sup><br>PCF2113XU | TYPE | DESCRIPTION | |-----------------------|------------------|---------------------------------|------|---------------------------------------------------------------------------------------| | V <sub>DD1</sub> | 1 | 1 | Р | supply voltage 1 for all except V <sub>LCD</sub> generator | | OSC | 2 | 2 | I | oscillator/external clock input; note 2 | | PD | 3 | 3 | I | power-down select input; for normal operation PD is LOW | | T3 | - | 4 | I | test pad; open circuit and not user accessible | | T1 | 4 | 5 | | test pin; must be connected to V <sub>SS1</sub> | | T2 | _ | 6 | I | test pad; must be connected to V <sub>SS1</sub> | | V <sub>SS1</sub> | 5 | 7 | Р | ground 1 for all except V <sub>LCD</sub> generator | | V <sub>SS2</sub> | 6 | 8 | Р | ground 2 for V <sub>LCD</sub> generator | | V <sub>LCD2</sub> | 7 | 9 | 0 | V <sub>LCD</sub> output if V <sub>LCD</sub> is generated internally; note 7 | | V <sub>LCDSENSE</sub> | _ | 10 | I | input (V <sub>LCD</sub> ) for voltage multiplier regulation; notes 3 and 7 | | V <sub>LCD1</sub> | 8 | 11 | I | input for generation of LCD bias levels; note 7 | | R9 to R16 | 9 to 16 | 12 to 19 | 0 | LCD row driver outputs 9 to 16 | | R18 | 17 | 20 | 0 | LCD row driver output 18 | | C60 to C53 | 18 to 25 | 21 to 28 | 0 | LCD column driver outputs 60 to 53 | | dummy pad | _ | 29 | _ | | | dummy pad | _ | 30 | _ | | | C52 to C28 | 26 to 50 | 31 to 55 | 0 | LCD column driver outputs 52 to 28 | | dummy pad | _ | 56 | _ | | | dummy pad | ı | 57 | _ | | | C27 to C3 | 51 to 75 | 58 to 82 | 0 | LCD column driver outputs 27 to 3 | | dummy pad | ı | 83 | _ | | | dummy pad | ı | 84 | _ | | | C2 | 76 | 85 | 0 | LCD column driver output 2 | | C1 | 77 | 86 | 0 | LCD column driver output 1 | | R8 to R1 | 78 to 85 | 87 to 94 | 0 | LCD row driver outputs 8 to 1 | | R17 | 86 | 95 | 0 | LCD row driver output 17 | | SCL | 87 | 96 | I | I <sup>2</sup> C-bus serial clock input; note 4 | | SDA | 88 | 97 | I/O | I <sup>2</sup> C-bus serial data input/output; note 4 | | Е | 89 | 98 | I | data bus clock input; note 4 | | RS | 90 | 99 | I | register select input | | R/W | 91 | 100 | I | read/write input | | DB7 | 92 | 101 | I/O | 8-bit bidirectional data bus bit 7; note 5 | | DB6 | 93 | 102 | I/O | 8-bit bidirectional data bus bit 6 | | DB5 | 94 | 103 | I/O | 8-bit bidirectional data bus bit 5 | | DB4 | 95 | 104 | I/O | 8-bit bidirectional data bus bit 4 | | DB3/SA0 | 96 | 105 | I/O | 8-bit bidirectional data bus bit 3 or I <sup>2</sup> C-bus address pin; notes 4 and 5 | | DB2 | 97 | 106 | I/O | 8-bit bidirectional data bus bit 2 | | DB1 | 98 | 107 | I/O | 8-bit bidirectional data bus bit 1 | ## LCD controllers/drivers PCF2113x | SYMBOL | PIN<br>PCF2113DH | PAD <sup>(1)</sup><br>PCF2113XU | TYPE | DESCRIPTION | |-----------|------------------|---------------------------------|------|----------------------------------------------------------------| | DB0 | 99 | 108 | I/O | 8-bit bidirectional data bus bit 0 | | $V_{DD2}$ | 100 | 109 | Р | supply voltage 2 for V <sub>LCD</sub> generator; note 6 | | $V_{DD3}$ | _ | 110 | Р | supply voltage 3 for V <sub>LCD</sub> generator; notes 3 and 6 | #### **Notes** - 1. Bonding pad location information is given in Chapter 17. - 2. When the on-chip oscillator is used this pad must be connected to V<sub>DD1</sub>. - 3. In the LQFP100 version this signal is connected internally and can not be accessed at any pin. - 4. When the I<sup>2</sup>C-bus is used, the parallel interface pin E must be LOW. In the I<sup>2</sup>C-bus read mode DB7 to DB0 should be connected to V<sub>DD1</sub> or left open-circuit. - When the parallel bus is used, the pins SCL and SDA must be connected to $V_{SS1}$ or $V_{DD1}$ ; they must not be left open-circuit. - When the 4-bit interface is used without reading out from the PCF2113x ( $R/\overline{W}$ is set permanently to logic 0), the unused ports DB0 to DB4 can either be set to $V_{SS1}$ or $V_{DD1}$ instead of leaving them open-circuit. - 5. DB7 may be used as the busy flag, signalling that internal operations are not yet completed. In 4-bit operations the four higher order lines DB7 to DB4 are used; DB3 to DB0 must be left open-circuit except for I<sup>2</sup>C-bus operations (see note 4). - 6. V<sub>DD2</sub> and V<sub>DD3</sub> should always be equal. - When V<sub>LCD</sub> is generated internally, pins V<sub>LCD1</sub>, V<sub>LCD2</sub> and V<sub>LCDSENSE</sub> must be connected together. When external V<sub>LCD</sub> is supplied, pin V<sub>LCD2</sub> should be left open-circuit to avoid any stray current, pins V<sub>LCD1</sub> and V<sub>LCDSENSE</sub> must be connected together. PCF2113x 2001 Dec 19 ## LCD controllers/drivers PCF2113x ## 7 FUNCTIONAL DESCRIPTION ## 7.1 LCD supply voltage generator The LCD supply voltage may be generated on-chip. The $V_{LCD}$ generator is controlled by two internal 6-bit registers: $V_A$ and $V_B$ . The nominal LCD operating voltage at room temperature is given by the relationship: $V_{OP(nom)}$ = (integer value of register × 0.08) + 1.82 #### 7.1.1 PROGRAMMING RANGES Programmed value: 1 to 63. Voltage: 1.90 to 6.86 V. $T_{ref} = 27 \,^{\circ}\text{C}$ . Values producing more than 6.5 V at operating temperature are not allowed. Operation above this voltage may damage the device. When programming the operating voltage the V<sub>LCD</sub> tolerance and temperature coefficient must be taken into account. Values below 2.2 V are below the specified operating range of the chip and are therefore not allowed. Value 0 for $V_A$ and $V_B$ switches the generator off (i.e. $V_A = 0$ in character mode, $V_B = 0$ in icon mode). Usually register $V_{\text{A}}$ is programmed with the voltage for character mode and register $V_{\text{B}}$ with the voltage for icon mode. When $V_{LCD}$ is generated on-chip the $V_{LCD}$ pins should be decoupled to $V_{SS}$ with a suitable capacitor. The generated $V_{LCD}$ is independent of $V_{DD}$ and is temperature compensated. When the $V_{LCD}$ generator and the direct mode are switched off, an external voltage may be supplied at connected pins $V_{LCD1}$ and $V_{LCD2}$ . $V_{LCD1}$ and $V_{LCD2}$ may be higher or lower than $V_{DD2}$ . During direct mode (program DM register bit) the internal $V_{LCD}$ generator is turned off and the $V_{LCD2}$ output voltage is directly connected to $V_{DD2}$ . This reduces the current consumption during icon mode and Mux 1 : 9 (depending on $V_{DD2}$ value and LCD liquid properties). The $V_{LCD}$ generator ensures that, as long as $V_{DD}$ is in the valid range (2.2 to 4 V), the required peak voltage $V_{OP} = 6.5$ V can be generated at any time. ## 7.2 LCD bias voltage generator The intermediate bias voltages for the LCD display are also generated on-chip. This removes the need for an external resistive bias chain and significantly reduces the system current consumption. The optimum value of $V_{LCD}$ depends on the multiplex rate, the LCD threshold voltage $(V_{th})$ and the number of bias levels. Using a 5-level bias scheme for 1 : 18 maximum rate allows $V_{LCD} < 5 \, \text{V}$ for most LCD liquids. The intermediate bias levels for the different multiplex rates are shown in Table 1. These bias levels are automatically set to the given values when switching to the corresponding multiplex rate. Table 1 Bias levels as a function of multiplex rate; note 1 | MULTIPLEX<br>RATE | NUMBER<br>OF LEVELS | V <sub>1</sub> | V <sub>2</sub> | V <sub>3</sub> | V <sub>4</sub> | V <sub>5</sub> | V <sub>6</sub> | |-------------------|---------------------|------------------|----------------|----------------|----------------|----------------|----------------| | 1 : 18 | 5 | V <sub>LCD</sub> | 3/4 | 1/2 | 1/2 | 1/4 | $V_{SS}$ | | 1:9 | 5 | V <sub>LCD</sub> | 3/4 | 1/2 | 1/2 | 1/4 | $V_{SS}$ | | 1:2 | 4 | $V_{LCD}$ | 2/3 | 2/3 | 1/3 | 1/3 | $V_{SS}$ | ## Note 1. The values in the table are given relative to $V_{LCD} - V_{SS}$ , e.g. $^{3}V_{4}$ means $^{3}V_{4} \times (V_{LCD} - V_{SS})$ . PCF2113x #### 7.3 Oscillator The on-chip oscillator provides the clock signal for the display system. No external components are required and the OSC pin must be connected to $V_{DD1}$ . #### 7.4 External clock If an external clock is to be used this input is at the OSC pin. The resulting display frame frequency is given by: $$f_{frame} = \frac{f_{OSC}}{3.072}$$ Only in the Power-down mode is the clock allowed to be stopped (OSC connected to $V_{SS}$ ), otherwise the LCD is frozen in a DC state. #### 7.5 Power-on reset The on-chip Power-on reset block initializes the chip after power-on or power failure. This is a synchronous reset and requires 3 oscillator cycles to be executed. #### 7.6 Power-down mode The chip can be put into Power-down mode by applying an external active HIGH level to the PD pin. In Power-down mode all static currents are switched off (no internal oscillator, no bias level generation and all LCD outputs are internally connected to $V_{SS}$ ). During power-down, information in the RAMs and the chip state are preserved. Instruction execution during power-down is possible when pin OSC is externally clocked. ## 7.7 Registers The PCF2113x has two 8-bit registers, an Instruction Register (IR) and a Data Register (DR). The Register Select (RS) signal determines which register will be accessed. The instruction register stores instruction codes such as 'display clear', 'cursor shift', and address information for the Display Data RAM (DDRAM) and Character Generator RAM (CGRAM). The instruction register can be written to but not read from by the system controller. The data register temporarily stores data to be read from the DDRAM and CGRAM. When reading, data from the DDRAM or CGRAM corresponding to the address in the instruction register is written to the data register prior to being read by the 'read data' instruction. ## 7.8 Busy flag The busy flag indicates the internal status of the PCF2113x. A logic 1 indicates that the chip is busy and further instructions will not be accepted. The busy flag is output to pin DB7 when bit RS = 0 and bit $R/\overline{W} = 1$ . Instructions should only be written after checking that the busy flag is at logic 0 or waiting for the required number of cycles. ## 7.9 Address Counter (AC) The address counter assigns addresses to the DDRAM and CGRAM for reading and writing and is set by the commands 'set CGRAM address' and 'set DDRAM address'. After a read/write operation the address counter is automatically incremented or decremented by 1. The address counter contents are output to the bus (DB6 to DB0) when bit RS = 0 and bit $R/\overline{W} = 1$ . ## 7.10 Display Data RAM (DDRAM) The DDRAM stores up to 80 characters of display data represented by 8-bit character codes. RAM locations which are not used for storing display data can be used as general purpose RAM. The basic RAM to display addressing scheme is shown in Fig.3. With no display shift the characters represented by the codes in the first 24 RAM locations starting at address 00H in line 1 are displayed. Figures 4 and 5 show the display mapping for right and left shift respectively. When data is written to or read from the DDRAM, wrap-around occurs from the end of one line to the start of the next line. When the display is shifted each line wraps around within itself, independently of the others. Thus all lines are shifted and wrapped around together. The address ranges and wrap-around operations for the various modes are shown in Table 2. Table 2 Address space and wrap-around operation | MODE | 1 × 24 | 2×12 | 1×12 | |-----------------------------------------------|----------|--------------------|----------| | Address space | 00 to 4F | 00 to 27; 40 to 67 | 00 to 27 | | Read/write wrap-around (moves to next line) | 4F to 00 | 27 to 40; 67 to 00 | 27 to 00 | | Display shift wrap-around (stays within line) | 4F to 00 | 27 to 00; 67 to 40 | 27 to 00 | # LCD controllers/drivers PCF2113x ## LCD controllers/drivers PCF2113x ## 7.11 Character Generator ROM (CGROM) The CGROM generates 240 character patterns in a $5\times 8$ dot format from 8-bit character codes. Figures 7, 8, 9 and 10 show the character sets that are currently implemented. ## 7.12 Character Generator RAM (CGRAM) Up to 16 user defined characters may be stored in the CGRAM. Some CGRAM characters (see Fig.16) are also used to drive icons (6 if icons blink and both icon rows are used in the application; 3 if no blink but both icon rows are used in the application; 0 if no icons are driven by the icon rows). The CGROM and CGRAM use a common address space, of which the first column is reserved for the CGRAM (see Fig.7). Figure 11 shows the addressing principle for the CGRAM. #### 7.13 Cursor control circuit The cursor control circuit generates the cursor underline and/or cursor blink as shown in Fig.6 at the DDRAM address contained in the address counter. When the address counter contains the CGRAM address the cursor will be inhibited. ## 7.14 Timing generator The timing generator produces the various signals required to drive the internal circuitry. Internal chip operation is not disturbed by operations on the data buses. #### 7.15 LCD row and column drivers The PCF2113x contains 18 row and 60 column drivers, which connect the appropriate LCD bias voltages in sequence to the display in accordance with the data to be displayed. R17 and R18 drive the icon rows. The bias voltages and the timing are selected automatically when the number of lines in the display is selected. Figures 12, 13, 14 and 15 show typical waveforms. Unused outputs should be left unconnected. 2001 Dec 19 12 Downloaded from Elcodis.com electronic components distributor # LCD controllers/drivers PCF2113x | lower<br>4 bits | upper<br>4 bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1 | |-----------------|-----------------|------|-------------|-----------|----------|------|------|----------|------------|------|------|------------|-------------|----------|------------------|--------------|---| | xxxx | 0000 | 1 | | | | | :::: | • | <b></b> | | | | | -:: | | | i | | xxxx | 0001 | 2 | | | 1 | | | .::: | -::: | | | <b>:::</b> | ::: | ::- | : <u></u> | | : | | xxxx | 0010 | 3 | | :: | | | | | <b></b> | | | :" | 4 | • | .:: <sup>2</sup> | | i | | xxxx | 0011 | 4 | 1 | | | | :: | : | :::. | | | | ::: | ::: | === | :::. | : | | xxxx | 0100 | 5 | | | <b>:</b> | | | | <b></b> | | | ٠. | | <b>!</b> | • | <b></b> : | : | | xxxx | 0101 | 6 | | ::<br>::: | | | | :::: | <b></b> | | | :: | | | | :::: | i | | xxxx | 0110 | 7 | | | | | I.,i | #" | i.,: | | | :::: | | | | <b>:::</b> : | : | | xxxx | 0111 | 8 | | : | : | | | | | :::- | | -;:: | | ::: | | | - | | xxxx | 1000 | 9 | | ŧ. | | | × | ŀ; | ::: | | | · ‡ | ::: | | Ļ | :" | : | | xxxx | 1001 | 10 | | : | | | • | | : | | | • | ÷ | Ŀ | | : | : | | xxxx | 1010 | 11 | <u>:</u> | : | :: | | :::: | | | | | | | | <u>.</u> | | : | | xxxx | 1011 | 12 | : | | :: | | | | | | :::- | :: | :: | | | ∷ | | | xxxx | 1100 | 13 | ••••• | : | | | | 1 | i | | | #:: | <b>∷</b> .: | : | ::: | :::: | i | | xxxx | 1101 | 14 | i | •••• | | | | <b>:</b> | | 1 | | | .:: | ••••• | <b>:</b> | # | | | xxxx | 1110 | 15 | <b>::</b> : | :: | | | | !·": | | | | | | | ••• | | | | xxxx | 1111 | 16 | :::- | | | | | :::: | - <u>:</u> | | | ::: | • .! | | | | | Fig.7 Character set 'A' in CGROM. # LCD controllers/drivers PCF2113x | lower<br>4 bits | upper<br>4 bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1 | |-----------------|-----------------|------|----------|----------|------|------|------|----------|---------|------|-------|------------|------------|-------------|----------------------------------------------|------------|---| | xxxx | 0000 | 1 | | | | | : | •• | <b></b> | | | | | | <b>:::</b> | :: | | | xxxx | 0001 | 2 | | | | | | | -::: | | | ::: | | | ₫: | • | | | xxxx | 0010 | 3 | | • | | | | <u></u> | ŀ | | | | .== | | <b>:::</b> : | <b>:::</b> | | | xxxx | 0011 | 4 | | | : | | :: | : | :::. | | | | <b>∷</b> . | | ::::::::::::::::::::::::::::::::::::::: | | | | xxxx | 0100 | 5 | | :::: | :: | | | | ÷ | | ::::: | ₽# | | | ::::: | :: | | | xxxx | 0101 | 6 | | <b>:</b> | | | | | <b></b> | | | *** | -# | <b>:</b> | ::::::::::::::::::::::::::::::::::::::: | ::: | | | xxxx | 0110 | 7 | | | | | I.,! | # | i.,.i | | | | | | <b>:</b> ::::::::::::::::::::::::::::::::::: | iii | | | xxxx | 0111 | 8 | ::: | : | :" | | | :::: | | :::- | | ::: | | ::: | <b>;</b> : | : | | | xxxx | 1000 | 9 | | | | | | ŀ; | ::: | | | | | | <b>:::</b> : | H | i | | xxxx | 1001 | 10 | | <u>;</u> | | | | | • | | | <b>.</b> ; | | <u>.</u> :≔ | <b>:::</b> : | iii | i | | xxxx | 1010 | 11 | | : | :: | | :::: | | | | | ٠. | ::::: | | :,:: | | | | xxxx | 1011 | 12 | : | | :: | | | | : | : | .‡. | • | ::: | | # | ∷ | | | xxxx | 1100 | 13 | **** | : | | | | 1 | | | | | | ••••• | | :::: | | | xxxx | 1101 | 14 | i | •••• | | | | <b> </b> | | | | | ::: | ::: | | | | | xxxx | 1110 | 15 | | :: | | | | F": | | | | ₽ŧ | | | | | | | xxxx | 1111 | 16 | <b>.</b> | | • | | | :::: | | | | | | | === | | | Fig.8 Character set 'D' in CGROM. # LCD controllers/drivers PCF2113x | lower<br>4 bits | upper<br>4 bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 11 | |-----------------|-----------------|------|------|----------|------|-----------|------------|------|------------|------|---------|----------------------------------------------|----------|---------|------|-------------|----| | xxxx | 0000 | 1 | | | | | | | | | | | | i | | € | Ë | | xxxx | 0001 | 2 | | | | -::: | ::: | | | | | i | | | | | : | | xxxx | 0010 | 3 | | | # | i. | • | | # | :::: | | :: | | | | | ŀ | | xxxx | 0011 | 4 | | - | | :::. | :: | | | | | | | | :: | : <u></u> . | : | | xxxx | 0100 | 5 | | | : | -:: | : <u>-</u> | | • | | | | <b>:</b> | | | | : | | xxxx | 0101 | 6 | | | | :::: | 1,:,1 | : | | | | <b>:</b> ::::::::::::::::::::::::::::::::::: | : | | | :::: | ŧ. | | xxxx | 0110 | 7 | | | | :::: | | | <u>:</u> | | | | | | ! | #" | ŧ. | | xxxx | 0111 | 8 | | | | :::: | | | | | - | : | : | | | -::: | ŧ. | | xxxx | 1000 | 9 | | | | ** | :::: | | <b>:</b> : | | | i. | | | | ŀ"; | : | | xxxx | 1001 | 10 | | | i, | 1 | | | | | | | | | | | : | | xxxx | 1010 | 11 | | | | ::: | | | | Ĭ. | •••• | : | :: | | ::: | | | | xxxx | 1011 | 12 | | | | H: | | | | | | | :: | | | i: | : | | xxxx | 1100 | 13 | | | | ٠. | | | | | | : | | <u></u> | | 1 | : | | xxxx | 1101 | 14 | | ii | | <b></b> . | -=== | | •• | | | •••• | | | | <br> | ÷ | | xxxx | 1110 | 15 | -:: | <b>!</b> | | •• | | # | ٠. | | <b></b> | :: | | | | l'": | i. | | xxxx | 1111 | 16 | | -# | | | | ::: | | | | | | | | :::: | : | Fig.9 Character set 'E' in CGROM. 2001 Dec 19 15 # LCD controllers/drivers PCF2113x | lower<br>4 bits | upper<br>4 bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 111 | |-----------------|-----------------|------|---------------|--------|-----------|------|------|---------|---------|------|------|-------|------|------|------|-------|-----| | xxxx | 0000 | 1 | <b>!</b> | | | | :::: | :: | <b></b> | | .· | | | | ::: | | | | xxxx | 0001 | 2 | -# | i | | | | | -::: | | | | | | | | | | xxxx | 0010 | 3 | | ::: | :::: | | | <u></u> | <b></b> | | | | | | | | : | | xxxx | 0011 | 4 | | | | | :::: | : | -::: | | | | ij | | | | -: | | xxxx | 0100 | 5 | | :::: | <b>.:</b> | | | : | <u></u> | | | | | | | | | | xxxx | 0101 | 6 | | #<br>: | | | | :::: | | | | | | ••• | | :::: | | | xxxx | 0110 | 7 | | | | | | | i: | | | | | | | | | | xxxx | 0111 | 8 | | : | | | | -::: | | :::: | | | - | | | | | | xxxx | 1000 | 9 | | : | | | | | ::: | | | | | | | | | | xxxx | 1001 | 10 | | | | | | | •• | | | | | - | | | | | xxxx | 1010 | 11 | | :4: | :: | | | | | | | | | 1. | | | | | xxxx | 1011 | 12 | | | # | | | | | | :::- | | | | :::: | | - | | xxxx | 1100 | 13 | . <b>ii</b> . | : | | | •••• | | | | | | | | | ::-:: | | | xxxx | 1101 | 14 | | •••• | | | | | | • | | :: :: | | | | | :: | | xxxx | 1110 | 15 | | :: | | | | | ••• | | : | | | | | :::. | :: | | xxxx | 1111 | 16 | | | • | | | :": | ::: | | | | | | :::: | | ::: | Fig.10 Character set 'W' in CGROM. ## LCD controllers/drivers PCF2113x | | | | racte<br>DRA | | | | | | | | GRA<br>ddre | | | | | | | | oatte<br>data | | | | nara<br>CGR | | | | |---|---------------------------|----|--------------|---|---|---------------------------|---|---|---------------------------|----|-------------|---------------------------------|--------------------------------------|---------------------------------|------------|------------------|-----------------------|-----------------------|----------------------------|-----------|----------------------------------------------|--------------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------| | | 6<br>high<br>orde<br>bits | er | 4 | 3 | 0 | 1<br>ower<br>rder<br>oits | | | 5<br>high<br>orde<br>bits | er | 3 | ( | 1<br>owe<br>order<br>bits | 0<br>r<br>r | higher<br> | 4 | 3 | О | 1<br>ower<br>order<br>bits | | | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | | 0 | 0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0 | 0 0 | 0 0 0 0 | character pattern example 1 cursor position | 1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | 1<br>0<br>0<br>1<br>0<br>0<br>0 | 1<br>0<br>0<br>1<br>1<br>0<br>0 | 1<br>0<br>0<br>1<br>0<br>1<br>0 | 0<br>1<br>1<br>0<br>0<br>0<br>1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | | 0<br>0<br>0<br>0 | 0 0 0 | 0 | 0 0 | 0 0 0 0 0 | character<br>pattern<br>example 2 | 1<br>0<br>1<br>0<br>1<br>0<br>0<br>0 | 0<br>1<br>1<br>0<br>1<br>0<br>0 | 0<br>0<br>1<br>1<br>1<br>1<br>1 | 0<br>1<br>1<br>0<br>1<br>0<br>0 | | | ) | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | | | | | | | MG | E9 | Character code bits 0 to 3 correspond to CGRAM address bits 3 to 6. CGRAM address bits 0 to 2 designate the character pattern line position. The 8th line is the cursor position and display is performed by logical OR with the cursor. Data in the 8th position will appear in the cursor position. Character pattern column positions correspond to CGRAM data bits 0 to 4, as shown in this figure. As shown in Figs 7 and 8, CGRAM character patterns are selected when character code bits 4 to 7 are all logic 0. CGRAM data = logic 1 corresponds to selection for display. Only bits 0 to 5 of the CGRAM address are set by the 'set CGRAM address' command. Bit 6 can be set using the 'set DDRAM address' command in the valid address range or by using the auto-increment feature during CGRAM write. All bits 0 to 6 can be read using the 'read busy flag' and 'address counter' command. Fig.11 Relationship between CGRAM addresses, data and display patterns. PCF2113x # PCF2113x PCF2113x PCF2113x 2001 Dec 19 # LCD controllers/drivers PCF2113x ## 7.16 Reset function The PCF2113x automatically initializes (resets) when power is turned on. The chip executes a reset sequence, including a 'clear display', requiring 165 oscillator cycles. After the reset the chip has the state shown in Table 3. Table 3 State after reset | STEP | FUNCTION | CONTROL BIT STATE | CONDITIONS | |------|------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------| | 1 | clear display | | | | 2 | entry mode set | I/D = 1 | +1 (increment) | | | | S = 0 | no shift | | 3 | display control | D = 0 | display off | | | | C = 0 | cursor off | | | | B = 0 | cursor character blink off | | 4 | function set | DL = 1 | 8-bit interface | | | | M = 0 | 1-line display | | | | H = 0 | normal instruction set | | | | SL = 0 | MUX 1 : 18 mode | | 5 | · · · · · · · · · · · · · · · · · · · | M; the Busy Flag (BF) indicates th<br>lasts 2 ms; the chip may also be in | • • • • • • • • • • • • • • • • • • • • | | 6 | icon control | IM = 0; IB = 0; DM = 0 | icons, icon blink and direct mode disabled | | 7 | display/screen configuration | L = 0; P = 0; Q = 0 | default configurations | | 8 | V <sub>LCD</sub> temperature coefficient | TC1 = 0; TC2 = 0 | default temperature coefficient | | 9 | set V <sub>LCD</sub> | $V_A = 0; V_B = 0$ | V <sub>LCD</sub> generator off | | 10 | I <sup>2</sup> C-bus interface reset | | | | 11 | Set HVgen stages | S1 = 1; S0 = 0 | V <sub>LCD</sub> generator voltage multiplier set at factor 4 | ## LCD controllers/drivers PCF2113x ## 8 INSTRUCTIONS Only two PCF2113x registers, the Instruction Register (IR) and the Data Register (DR) can be directly controlled by the microcontroller. Before internal operation, control information is stored temporarily in these registers, to allow interfacing to various types of microcontrollers which operate at different speeds or to allow interface to peripheral control ICs. The instruction set for I<sup>2</sup>C-bus commands is given in Table 4. The PCF2113x operation is controlled by the instructions shown in Table 5 together with their execution time. Details are explained in subsequent sections. Instructions are of 4 types, those that: - 1. Designate PCF2113x functions such as display format, data length, etcetera. - 2. Set internal RAM addresses - 3. Perform data transfer with internal RAM - 4. Others. In normal use, category 3 instructions are used most frequently. However, automatic incrementing by 1 (or decrementing by 1) of internal RAM addresses after each data write lessens the microcontroller program load. The display shift in particular can be performed concurrently with display data write, enabling the designer to develop systems in minimum time with maximum programming efficiency. During internal operation, no instructions other than the 'read busy flag' and 'read address' instructions will be executed. Because the busy flag is set to a logic 1 while an instruction is being executed, check to ensure it is a logic 0 before sending the next instruction or wait for the maximum instruction execution time, as given in Table 5. An instruction sent while the busy flag is logic 1 will not be executed. **Table 4** Instruction set for I<sup>2</sup>C-bus commands | | CONTROL BYTE | | | | | | | | | CC | I <sup>2</sup> C-BUS COMMANDS | | | | | | |----|--------------|---|---|---|---|---|---|-----|-----|-----|-------------------------------|-----|-----|-----|-----|--------| | Co | RS | 0 | 0 | 0 | 0 | 0 | 0 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | note 1 | #### Note 1. $R/\overline{W}$ is set together with the slave address. Philips Semiconductors 2001 Dec 19 PCF2113x Table 5 Instruction set with parallel bus commands | INSTRUCTION | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | DESCRIPTION | REQUIRE<br>CLOCK<br>CYCLES | |--------------------------------------------------|----|-----|-----|-----|-----------------|------|----------------|-----|---------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | H = 0 or 1 | 1 | | | | | | | | | | | | | NOP | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | no operation | 3 | | Function set | 0 | 0 | 0 | 0 | 1 | DL | 0 | М | SL | Н | sets interface Data Length (DL), number of display lines (M), single line/MUX 1 : 9 (SL) and extended instruction set control (H) | 3 | | Read busy flag<br>and address<br>counter | 0 | 1 | BF | | | | A <sub>C</sub> | | | | reads the Busy Flag (BF) indicating internal operating is being performed and reads Address counter ( $A_{\rm C}$ ) contents | 0 | | Read data | 1 | 1 | | | | read | data | | | | reads data from CGRAM or DDRAM | 3 | | Write data 1 0 write data writes data from CGRAM | | | | | | | | | writes data from CGRAM or DDRAM | 3 | | | | H = 0 | | | | | | | | | | | | | | Clear display | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | clears entire display and sets DDRAM address 0 in address counter | 165 | | Return home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | sets DDRAM address 0 in address counter; also returns shifted display to original position; DDRAM contents remain unchanged | 3 | | Entry mode set | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | sets cursor move direction (I/D) and specifies shift of display (S); these operations are performed during data write and read | 3 | | Display control | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В | sets entire display on/off (D), cursor on/off (C) and<br>blink of cursor position character (B); D = 0 (display<br>off) puts chip into the Power-down mode | 3 | | Cursor/display shift | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | 0 | 0 | moves cursor or shifts display (S/C) to right or left (R/L) without changing DDRAM contents | 3 | | Set CGRAM<br>address | 0 | 0 | 0 | 1 | A <sub>CG</sub> | | | | | | sets CGRAM address; bit DB6 is to be set by the command 'set DDRAM address'; look at the description of the commands | 3 | | Set DDRAM address | 0 | 0 | 1 | | | | | | | | sets DDRAM address | 3 | PCF2113x LCD controllers/drivers | INSTRUCTION | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | DESCRIPTION | REQUIRE<br>CLOCK<br>CYCLES | |-----------------------|----|-----|-----|-----|-----|-----------|-----|-----|-----|-----|---------------------------------------------------------------------------------------------------|----------------------------| | H = 1 | | • | | | | | | | | | | | | Reserved | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | do not use | - | | Screen configuration | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | L | set screen configuration (L) | 3 | | Display configuration | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Р | Q | set display configuration, columns (P) and rows (Q) | 3 | | Icon control | 0 | 0 | 0 | 0 | 0 | 0 | 1 | IM | IB | DM | set Icon Mode (IM), Icon Blink (IB),<br>Direct Mode (DM) | 3 | | Temperature control | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | TC1 | TC2 | set Temperature Coefficient (TCx) | 3 | | Set HVgen stages | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | S1 | S0 | set internal V <sub>LCD</sub> generator voltage multiplier stages (S1 = 1 and S0 = 1 not allowed) | 3 | | Set V <sub>LCD</sub> | 0 | 0 | 1 | V | | voltage s | | | | • | store V <sub>LCD</sub> in register V <sub>A</sub> or V <sub>B</sub> (V) | 3 | 25 2001 Dec 19 ## LCD controllers/drivers PCF2113x **Table 6** Explanations of symbols used in Tables 4 and 5. | LOGIC STATE 0 | LOGIC STATE 1 | | | | | | |-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | last control byte; see Table 4 | another control byte follows after data/command | | | | | | | 4 bits | 8 bits | | | | | | | 1-line by 24 display | 2-line by 12 display | | | | | | | MUX 1 : 18 (1 $\times$ 24 or 2 $\times$ 12 character display) | MUX 1:9 (1 × 12 character display) | | | | | | | use basic instruction set | use extended instruction set | | | | | | | decrement | increment | | | | | | | display freeze | display shift | | | | | | | display off | display on | | | | | | | cursor off | cursor on | | | | | | | cursor character blink off; character at cursor position does not blink | cursor character blink on; character at cursor position blinks | | | | | | | cursor move | display shift | | | | | | | left shift | right shift | | | | | | | left/right screen: standard connection | left/right screen; mirrored connection | | | | | | | 1st 12 characters of 24; columns are from 1 to 60 | 1st 12 characters of 24; columns are from 1 to 60 | | | | | | | 2nd 12 characters of 24; columns are from 1 to 60 | 2nd 12 characters of 24; columns are from 60 to 1 | | | | | | | column data: left to right; column data is displayed from 1 to 60 | column data; right to left; column data is displayed from 60 to 1 | | | | | | | row data; top to bottom; row data is displayed from 1 to 16 and icon row data is in 17 and 18 | row data; bottom to top; row data is displayed from 16 to 1 and icon row data is in 18 and 17 | | | | | | | character mode; full display | icon mode; only icons displayed | | | | | | | icon blink disabled | icon blink enabled | | | | | | | direct mode disabled | direct mode enabled | | | | | | | set V <sub>A</sub> | set V <sub>B</sub> | | | | | | | | last control byte; see Table 4 4 bits 1-line by 24 display MUX 1: 18 (1 × 24 or 2 × 12 character display) use basic instruction set decrement display freeze display off cursor off cursor character blink off; character at cursor position does not blink cursor move left shift left/right screen: standard connection 1st 12 characters of 24; columns are from 1 to 60 2nd 12 characters of 24; columns are from 1 to 60 column data: left to right; column data is displayed from 1 to 60 row data; top to bottom; row data is displayed from 1 to 16 and icon row data is in 17 and 18 character mode; full display icon blink disabled direct mode disabled | | | | | | ## 8.1 Clear display 'Clear display' writes character code 20H into all DDRAM addresses (the character pattern for character code 20H must be a blank pattern), sets the DDRAM address counter to logic 0 and returns the display to its original position, if it was shifted. Thus, the display disappears and the cursor or blink position goes to the left edge of the display. Sets entry mode I/D = 1 (increment mode). S of entry mode does not change. The instruction 'clear display' requires extra execution time. This may be allowed by checking the Busy Flag (BF) or by waiting until the 165 clock cycles have elapsed. The latter must be applied where no read-back options are foreseen, as in some Chip-On-Glass (COG) applications. ## 8.2 Return home 'Return home' sets the DDRAM address counter to logic 0 and returns the display to its original position if it was shifted. DDRAM contents do not change. The cursor or blink position goes to the left of the first display line. I/D and S of entry mode do not change. ## LCD controllers/drivers PCF2113x ## 8.3 Entry mode set ## 8.3.1 BIT I/D When I/D = 1 (0) the DDRAM or CGRAM address increments (decrements) by 1 when data is written into or read from the DDRAM or CGRAM. The cursor or blink position moves to the right when incremented and to the left when decremented. The cursor underline and cursor character blink are inhibited when the CGRAM is accessed. #### 8.3.2 BIT S When S=1, the entire display shifts either to the right (I/D=0) or to the left (I/D=1) during a DDRAM write. Thus it appears as if the cursor stands still and the display moves. The display does not shift when reading from the DDRAM, or when writing to or reading from the CGRAM. When S=0, the display does not shift. ## 8.4 Display control (and partial Power-down mode) #### 8.4.1 BIT D The display is on when D = 1 and off when D = 0. Display data in the DDRAM is not affected and can be displayed immediately by setting D = 1. When the display is off (D = 0) the chip is in partial Power-down mode: - . The LCD outputs are connected to VSS - The LCD generator and bias generator are turned off. Three oscillator cycles are required after sending the 'display off' instruction to ensure all outputs are at $V_{SS}$ , afterwards the oscillator can be stopped. If the oscillator is running during partial Power-down mode ('display off') the chip can still execute instructions. Even lower current consumption is obtained by inhibiting the oscillator (OSC = $V_{SS}$ ). To ensure $I_{DD}$ < 1 $\mu A$ , the parallel bus pins DB7 to DB0 should be connected to $V_{DD}$ ; pins RS and $R/\overline{W}$ to $V_{DD}$ or left open-circuit and pin PD to $V_{DD}$ . Recovery from Power-down mode: PD back to $V_{SS}$ , if necessary pin OSC back to $V_{DD}$ and send a 'display control' instruction with D=1. ## 8.4.2 BIT C The cursor is displayed when C=1 and inhibited when C=0. Even if the cursor disappears, the display functions I/D, etcetera, remain in operation during display data write. The cursor is displayed using 5 dots in the 8th line (see Fig.6). #### 8.4.3 BIT B The character indicated by the cursor blinks when B = 1. The cursor character blink is displayed by switching between display characters and all dots on with a period of approximately 1 second, with $$f_{blink} = \frac{f_{OSC}}{52224}$$ The cursor underline and the cursor character blink can be set to display simultaneously. ## 8.5 Cursor or display shift 'Cursor/display shift' moves the cursor position or the display to the right or left without writing or reading display data. This function is used to correct a character or move the cursor through the display. In 2-line displays, the cursor moves to the next line when it passes the last position (40) of the line. When the displayed data is shifted repeatedly all lines shift at the same time; displayed characters do not shift into the next line. The Address Counter (AC) content does not change if the only action performed is shift display, but increments or decrements with the 'cursor display shift'. ## 8.6 Function set #### 8.6.1 BIT DL (PARALLEL MODE ONLY) Sets interface data width. Data is sent or received in bytes (DB7 to DB0) when DL = 1 or in two nibbles (DB7 to DB4) when DL = 0. When 4-bit width is selected, data is transmitted in two cycles using the parallel bus. In a 4-bit application DB3 to DB0 should be left open-circuit (internal pull-ups). Hence in the first 'function set' instruction after power-on M, SL and H are set to logic 1. A second 'function set' must then be sent (2 nibbles) to set M, SL and H to their required values. 'Function set' from the I<sup>2</sup>C-bus interface sets the DL bit to logic 1. ## 8.6.2 BIT M Selects either 1-line by 24 display (M = 0) or 2-line by 12 display (M = 1). #### 8.6.3 BIT SL 27 Selects MUX 1: 9, 1-line by 12 display (independent of M and L). Only rows 1 to 8 and 17 are to be used. All other rows must be left open-circuit. The DDRAM map is the same as in the 2-line by 12 display mode, however, the second line cannot be displayed. 2001 Dec 19 ## LCD controllers/drivers PCF2113x #### 8.6.4 BIT H When H = 0 the chip can be programmed via the standard 11 instruction codes used in the PCF2116 and other LCD controllers. When H = 1 the extended range of instructions will be used. These are mainly for controlling the display configuration and the icons. ## 8.7 Set CGRAM address 'Set CGRAM address' sets bits DB5 to 0 of the CGRAM address A<sub>CG</sub> into the address counter (binary A5 to A0). Data can then be written to or read from the CGRAM. Attention: the CGRAM address uses the same address register as the DDRAM address and consists of 7 bits (binary A6 to A0). With the 'set CGRAM address' command, only bits DB5 to DB0 are set. Bit DB6 can be set using the 'set DDRAM address' command first, or by using the auto-increment feature during CGRAM write. All bits DB6 to DB0 can be read using the 'read busy flag' and 'read address' command. When writing to the lower part of the CGRAM, ensure that bit DB6 of the address is not set (e.g. by an earlier DDRAM write or read action). ## 8.8 Set DDRAM address 'Set DDRAM address' sets the DDRAM address $A_{DD}$ into the address counter (binary A6 to A0). Data can then be written to or read from the DDRAM. ## 8.9 Read busy flag and read address 'Read busy flag and address counter' read the Busy Flag (BF) and Address Counter (AC). BF = 1 indicates that an internal operation is in progress. The next instruction will not be executed until BF = 0. It is recommended that the BF status is checked before the next write operation is executed. At the same time, the value of the address counter expressed in binary A6 to A0 is read out. The address counter is used by both CGRAM and DDRAM, and its value is determined by the previous instruction. ## 8.10 Write data to CGRAM or DDRAM 'Write data' writes binary 8-bit data DB7 to DB0 to the CGRAM or the DDRAM. Whether the CGRAM or DDRAM is to be written into is determined by the previous 'set CGRAM address' or 'set DDRAM address' command. After writing, the address automatically increments or decrements by 1, in accordance with the entry mode. Only bits DB4 to DB0 of CGRAM data are valid, bits DB7 to DB5 are 'don't care'. ## 8.11 Read data from CGRAM or DDRAM 'Read data' reads binary 8-bit data DB7 to DB0 from the CGRAM or DDRAM. The most recent 'set address' command determines whether the CGRAM or DDRAM is to be read. The 'read data' instruction gates the content of the Data Register (DR) to the bus while pin E is HIGH. After pin E goes LOW again, internal operation increments (or decrements) the AC and stores RAM data corresponding to the new AC into the DR. There are only three instructions that update the data register: - · 'Set CGRAM address' - · 'Set DDRAM address' - 'Read data' from CGRAM or DDRAM. Other instructions (e.g. 'write data', 'cursor/display shift', 'clear display' and 'return home') do not modify the data register content. # 9 EXTENDED FUNCTION SET INSTRUCTIONS AND FEATURES ## 9.1 New instructions H = 1 sets the chip into alternate instruction set mode. ## 9.2 Icon control The PCF2113x can drive up to 120 icons. See Fig.16 for CGRAM to icon mapping. # LCD controllers/drivers PCF2113x | icon no. | phase | ROW/COL | | character codes | | | | | CGRAM address | | | | | | | | RAM | icon view | | | | | | |----------|-------------|----------|-------------|-----------------|---|---|---|---|---------------|-----|-------------|---|---|---|---|---|-----|-------------|---|---|---|-----|--------| | | | | 7 | - | 5 | 4 | 3 | 2 | 1 | 0 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 4 | 3 | 2 | 1 | 0 | | | | | | MS | В | | | | | | LSB | MS | 3 | | | | | LSB | MSE | 3 | | | LSB | | | 1-5 | even | 17/1-5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | | | 6-10 | even | 17/6-10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | | 11-15 | even | 17/11-15 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | | | | | | | | | | I | | | | !<br>!<br>! | | | I | | | | !<br>! | | I | | | | | 56-60 | even | 17/56-60 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | 61-65 | even | 18/1-5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | | 1 | | | | | | | I | | | | !<br>!<br>! | | | I | | | | !<br>!<br>! | | I | | | | | 116-120 | even | 18/56-60 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | | 1-5 | odd (blink) | 17/1-5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 1 | 1 | i i | !<br>!<br>! | | | | I | | | | !<br>!<br>! | | | I | | | | !<br>!<br>! | | I | | | | | 116-120 | odd (blink) | 18/56-60 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | MGG001 | CGRAM data bit = logic 1 turns the icon on, data bit = logic 0 turns the icon off. Data in character codes 0 to 3 define the icon state when icon blink is disabled or during the even phase when icon blink is enabled. Data in character codes 4 to 7 define the icon state during the odd phase when icon blink is enabled (not used for icons when icon blink is disabled). Fig.16 CGRAM to icon mapping. PCF2113x #### 9.3 Bit IM When IM = 0, the chip is in character mode. In the character mode characters and icons are driven (MUX 1 : 18). The $V_{LCD}$ generator, if used, produces the $V_{LCD}$ voltage programmed in register $V_A$ . When IM = 1, the chip is in icon mode. In the icon mode only the icons are driven (MUX 1 : 2) and the $V_{LCD}$ generator, if used, produces the $V_{LCD}$ voltage as programmed in register $V_{B}$ . Table 7 Normal/icon mode operation | IM | MODE | V <sub>LCD</sub> | |----|----------------|--------------------------| | 0 | character mode | generates V <sub>A</sub> | | 1 | icon mode | generates V <sub>B</sub> | ## 9.4 Bit IB Icon blink control is independent of the cursor/character blink function. When IB = 0, the icon blink is disabled. Icon data is stored in CGRAM character 0 to 2 ( $3 \times 8 \times 5 = 120$ bits for 120 icons). When IB = 1, the icon blink is enabled. In this case each icon is controlled by two bits. Blink consists of two half phases (corresponding to the cursor on and off phases called even and odd phases hereafter). Icon states for the even phase are stored in CGRAM characters 0 to 2 ( $3 \times 8 \times 5 = 120$ bits for 120 icons). These bits also define icon state when icon blink is not used (see Table 9). Icon states for the odd phase are stored in CGRAM character 4 to 6 (another 120 bits for the 120 icons). When icon blink is disabled CGRAM characters 4 to 6 may be used as normal CGRAM characters. ## 9.5 Direct mode When DM = 0, the chip is not in the direct mode. Either the internal $V_{LCD}$ generator or an external voltage may be used to achieve $V_{LCD}$ . When DM = 1, the chip is in direct mode. The internal $V_{LCD}$ generator is turned off and the $V_{LCD2}$ output is directly connected to the $V_{LCD}$ generator supply voltage $V_{DD2}$ . The direct mode can be used to reduce the current consumption when the required $V_{LCD2}$ output voltage is close to the $V_{DD2}$ supply voltage. This can be the case in icon mode or in Mux 1:9 (depending on LCD liquid properties). ## 9.6 Voltage multiplier control Bits S1 and S0 A software configurable voltage multiplier is incorporated in the $V_{\text{LCD}}$ generator and can be set via the 'Set HVgen stages' command. The voltage multiplier control can be used to reduce current consumption by disconnecting internal voltage multiplier stages, depending on the required V<sub>LCD</sub> output voltage (see Table 8). Table 8 S1 and S0 control of voltage multiplier | S1 | S0 | DESCRIPTION | |----|----|---------------------------------------------------------------------| | 0 | 0 | set V <sub>LCD</sub> generator stages to 1 (2 x voltage multiplier) | | 0 | 1 | set V <sub>LCD</sub> generator stages to 2 (3 x voltage multiplier) | | 1 | 0 | set V <sub>LCD</sub> generator stages to 3 (4 x voltage multiplier) | | 1 | 1 | do not use | ## 9.7 Screen configuration Bit L L = 0: the two halves of a split screen are connected in a standard way i.e. column 1/61, 2/62 to 60/120; default. L = 1: the two halves of a split screen are connected in a mirrored way i.e. column 1/120, 2/119 to 60/61. This allows single layer PCB or glass layout. Table 9 Blink effect for icons and cursor character blink | PARAMETER | EVEN PHASE | ODD PHASE | | | | | |------------------------|---------------------------------|---------------------------------|--|--|--|--| | Cursor character blink | block (all on) | normal (display character) | | | | | | Icons | state 1; CGRAM character 0 to 2 | state 2; CGRAM character 4 to 6 | | | | | ## LCD controllers/drivers PCF2113x ## 9.8 Display configuration Bit P P = 0: default. P = 1: mirrors the column data. Bit Q Q = 0: default. Q = 1: mirrors the row data. #### 9.9 Temperature control Default is TC1 = 0 and TC2 = 0. Selects the default temperature coefficient for the internally generated $V_{LCD}$ (see Table 10). The ranges for TC are given in Chapter 13. **Table 10** TC1 and TC2 selection of V<sub>LCD</sub> temperature coefficient | TC1 | TC2 | DESCRIPTION | |-----|-----|--------------------------------------------| | 0 | 0 | V <sub>LCD</sub> temperature coefficient 0 | | 1 | 0 | V <sub>LCD</sub> temperature coefficient 1 | | 0 | 1 | V <sub>LCD</sub> temperature coefficient 2 | | 1 | 1 | V <sub>LCD</sub> temperature coefficient 3 | ## 9.10 Set V<sub>LCD</sub> The $V_{LCD}$ value is programmed by instruction. Two on-chip registers, $V_A$ and $V_B$ hold $V_{LCD}$ values for the character mode and the icon mode respectively. The generated $V_{LCD}$ value is independent of $V_{DD}$ , allowing battery operation of the chip. V<sub>LCD</sub> programming: - 1. Send 'function set' instruction with H = 1 - 2. Send 'set V<sub>LCD</sub>' instruction to write to voltage register: - a) DB7, DB6 = 10: DB5 to DB0 are $V_{LCD}$ of character mode $(V_A)$ - b) DB7, DB6 = 11: DB5 to DB0 are V<sub>LCD</sub> of icon mode (V<sub>B</sub>) - DB5 to DB0 = 000000 switches V<sub>LCD</sub> generator off (when selected) - d) During 'display off' and power-down the V<sub>LCD</sub> generator is also disabled. - Send 'function set' instruction with H = 0 to resume normal programming. ## 9.11 Reducing current consumption Reducing current consumption can be achieved by one of the options given in Table 11. When $V_{LCD}$ lies outside the $V_{DD}$ range and must be generated, it is usually more efficient to use the on-chip generator than an external regulator. Table 11 Reducing current consumption | ORIGINAL MODE | ALTERNATIVE MODE | |--------------------------------------|-----------------------------| | Character mode | Icon mode (control bit IM) | | Display on | Display off (control bit D) | | V <sub>LCD</sub> generator operating | Direct mode | | Any mode | power-down (PD pin) | ## LCD controllers/drivers PCF2113x ## 10 INTERFACES TO MICROCONTROLLER #### 10.1 Parallel interface The PCF2113x can send data in either two 4-bit operations or one 8-bit operation and can thus interface to 4-bit or 8-bit microcontrollers. In 8-bit mode data is transferred as 8-bit bytes using the 8 data lines DB7 to DB0. Three further control lines E, RS and $R/\overline{W}$ are required (see Chapter 6). In 4-bit mode data is transferred in two cycles of 4 bits each using pins DB7 to DB4 for the transaction. The higher order bits (corresponding to DB7 to DB4 in 8-bit mode) are sent in the first cycle and the lower order bits (DB3 to DB0 in 8-bit mode) in the second cycle. Data transfer is complete after two 4-bit data transfers. It should be noted that two cycles are also required for the busy flag check. 4-bit operation is selected by instruction, see Figs 17 to 19 for examples of bus protocol. In 4-bit mode, pins DB3 to DB0 must be left open-circuit. They are pulled up to $V_{\text{DD}}$ internally. ## 10.2 I2C-bus interface The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are the Serial Data line (SDA) and the Serial Clock Line (SCL). Both lines must be connected to a positive supply via pull-up resistors. Data transfer may be initiated only when the bus is not busy. Each byte of eight bits is followed by an acknowledge bit. The acknowledge bit is a HIGH level signal put on the bus by the transmitter during which time the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). 2001 Dec 19 32 Downloaded from **Elcodis.com** electronic components distributor # LCD controllers/drivers PCF2113x ## LCD controllers/drivers PCF2113x A master receiver must signal an end of data to the transmitter by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a STOP condition. ## 10.2.1 I2C-BUS PROTOCOL Before any data is transmitted on the I<sup>2</sup>C-bus, the device which should respond is addressed first. The addressing is always carried out with the first byte transmitted after the START procedure. The I<sup>2</sup>C-bus configuration for the different PCF2113x read and write cycles is shown in Figs 24 to 26. The slow down feature of the I<sup>2</sup>C-bus protocol (receiver holds SCL LOW during internal operations) is not used in the PCF2113x. #### 10.2.2 DEFINITIONS - . Transmitter: the device which sends the data to the bus - Receiver: the device which receives the data from the bus - Master: the device which initiates a transfer generates clock signals and terminates a transfer - · Slave: the device addressed by a master - Multi-master: more than one master can attempt to control the bus at the same time without corrupting the message - Arbitration: procedure to ensure that if more than one master simultaneously tries to control the bus, only one is allowed to do so and the message is not corrupted - Synchronization: procedure to synchronize the clock signals of two or more devices. 2001 Dec 19 34 Downloaded from **Elcodis.com** electronic components distributor # LCD controllers/drivers PCF2113x Product specification Product specification # LCD controllers/drivers PCF2113x #### 11 LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 60134). | SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT | |--------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------|------|------------------------|------| | $V_{DD1}$ | logic supply voltage | | -0.5 | +5.5 | V | | V <sub>DD2</sub> , V <sub>DD3</sub> | V <sub>LCD</sub> generator supply voltages | | -0.5 | +4 | V | | $V_{LCD}$ | LCD supply voltage | | -0.5 | +6.5 | V | | V <sub>i/o(n)</sub> | voltage on | | | | | | | any V <sub>DD</sub> related input or output | | -0.5 | $V_{DD} + 0.5$ | V | | | any V <sub>LCD</sub> related input or output | | -0.5 | V <sub>LCD</sub> + 0.5 | V | | I <sub>I</sub> | DC input current | | -10 | +10 | mA | | Io | DC output current | | -10 | +10 | mA | | I <sub>DD</sub> , I <sub>SS</sub> and I <sub>LCD</sub> | V <sub>DD</sub> , V <sub>SS</sub> or V <sub>LCD</sub> supply current | | -50 | +50 | mA | | P <sub>tot</sub> | total power dissipation | | _ | 400 | mW | | Po | power dissipation per output | | _ | 100 | mW | | V <sub>es</sub> | electrostatic handling voltage | human body model;<br>C = 100 pF; R = 1.5 kΩ | _ | 2000 | V | | | electrostatic handling voltage | machine model;<br>C = 200 pF; L = 0.75 μH | _ | 150 | V | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | ### 12 HANDLING INSTRUCTIONS Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices"). # LCD controllers/drivers PCF2113x ### 13 DC CHARACTERISTICS $V_{DD1}$ = 1.8 to 5.5 V; $V_{DD2}$ = $V_{DD3}$ = 2.2 to 4.0 V; $V_{SS}$ = 0 V; $V_{LCD}$ = 2.2 to 6.5 V; $T_{amb}$ = -40 to +85 °C; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|------------------------|------| | Supplies | 1 | | 1 | • | • | | | V <sub>DD1</sub> | logic supply voltage | note 1 | 1.8 | _ | 5.5 | V | | $V_{DD2}, V_{DD3}$ | V <sub>LCD</sub> generator supply voltages | internal V <sub>LCD</sub> generation<br>(V <sub>DD2</sub> and V <sub>DD3</sub> < V <sub>LCD</sub> ) | 2.2 | _ | 4.0 | V | | V <sub>LCD</sub> | LCD supply voltage | | 2.2 | _ | 6.5 | V | | $V_{POR}$ | Power-on reset voltage | note 1 and 2 | 0.9 | _ | 1.6 | V | | GROUND SU | PPLY CURRENT; EXTERNAL $V_{LCD}$ ; i | note 3 | | | | | | I <sub>SS1</sub> | ground supply current 1 | | _ | 70 | 120 | μΑ | | I <sub>SS3</sub> | ground supply current 3 | V <sub>DD</sub> = 3 V; V <sub>LCD</sub> = 5 V; note 4 | _ | 45 | 80 | μΑ | | I <sub>SS4</sub> | ground supply current 4 | icon mode; $V_{DD} = 3 \text{ V}$ ; $V_{LCD} = 2.5 \text{ V}$ ; note 4 | _ | 25 | 45 | μΑ | | I <sub>SS5</sub> | ground supply current 5 | Power-down mode;<br>$V_{DD} = 3 \text{ V}; V_{LCD} = 2.5 \text{ V};$<br>DB7 to DB0, RS and R/ $\overline{W}$ = 1;<br>OSC = 0; PD = 1 | - | 2 | 5 | μΑ | | GROUND SU | PPLY CURRENT; INTERNAL V <sub>LCD</sub> ; n | otes 3 and 5 | | • | • | • | | I <sub>SS6</sub> | ground supply current 6 | | _ | 190 | 400 | μΑ | | I <sub>SS8</sub> | ground supply current 8 | V <sub>DD</sub> = 3 V; V <sub>LCD</sub> = 5 V; note 4 | _ | 160 | 400 | μΑ | | $I_{SS9}$ | ground supply current 9 | icon mode; $V_{DD} = 2.5 \text{ V}$ ; $V_{LCD} = 2.5 \text{ V}$ ; note 4 | _ | 120 | _ | μΑ | | Logic | | | | • | • | • | | V <sub>IL</sub> | LOW-level input voltage | | V <sub>SS1</sub> | _ | 0.3V <sub>DD1</sub> | V | | V <sub>IH</sub> | HIGH-level input voltage | | 0.7V <sub>DD1</sub> | - | V <sub>DD1</sub> | V | | V <sub>IL(OSC)</sub> | LOW-level input voltage on pin OSC | | V <sub>SS1</sub> | - | V <sub>DD1</sub> – 1.2 | V | | V <sub>IH(OSC)</sub> | HIGH-level voltage pin OSC | | V <sub>DD1</sub> – 0.1 | - | V <sub>DD1</sub> | V | | I <sub>OL(DB)</sub> | LOW-level output current on pins DB7 to DB0 | V <sub>OL</sub> = 0.4 V; V <sub>DD1</sub> = 5 V | 1.6 | 4 | - | mA | | I <sub>OH(DB)</sub> | HIGH-level output current on pins DB7 to DB0 | V <sub>OH</sub> = 4 V; V <sub>DD1</sub> = 5 V | -1 | -8 | _ | mA | | I <sub>pu</sub> | pull-up current at<br>pins DB7 to DB0 | $V_I = V_{SS1}$ | 0.04 | 0.15 | 1 | μА | | IL | leakage current | $V_I = V_{DD1}$ or $V_{SS1}$ | <b>-1</b> | - | +1 | μΑ | ## LCD controllers/drivers PCF2113x | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------------|--------------------------------------------------------|-----------------------------------------------------------------|---------------------|-------|---------------------|------| | I <sup>2</sup> C-bus; pi | ns SDA and SCL | | <u>'</u> | | .! | | | V <sub>IL</sub> | LOW-level input voltage | | 0 | _ | 0.3V <sub>DD1</sub> | V | | V <sub>IH</sub> | HIGH-level input voltage | | 0.7V <sub>DD1</sub> | _ | 5.5 | V | | ILI | input leakage current | $V_I = V_{DD1}$ or $V_{SS1}$ | -1 | _ | +1 | μΑ | | Ci | input capacitance | note 6 | _ | 5 | _ | pF | | I <sub>OL (SDA)</sub> | LOW-level output current on | V <sub>OL</sub> = 0.4 V; V <sub>DD1</sub> > 2 V | 3 | _ | _ | mA | | | pin SDA | V <sub>OL</sub> = 0.2 V <sub>DD1</sub> ; V <sub>DD1</sub> < 2 V | 2 | _ | _ | mA | | LCD outpu | its | | | • | | | | R <sub>O(ROW)</sub> | row output resistance of pins R1 to R18 | note 7 | _ | 10 | 30 | kΩ | | R <sub>O(COL)</sub> | column output resistance of pins C1 to C60 | note 7 | - | 15 | 40 | kΩ | | V <sub>bias(tol)</sub> | bias voltage tolerance on pins R1 to R18 and C1 to C60 | note 8 | _ | 20 | 130 | mV | | V <sub>LCD2(tol)</sub> | V <sub>LCD</sub> voltage tolerance | T <sub>amb</sub> = 25 °C; note 5 | | | | | | | | V <sub>LCD</sub> < 3 V | _ | _ | 160 | mV | | | | V <sub>LCD</sub> < 4 V | _ | _ | 200 | mV | | | | V <sub>LCD</sub> < 5 V | _ | _ | 260 | mV | | | | V <sub>LCD</sub> < 6 V | _ | _ | 340 | mV | | TC0 | V <sub>LCD</sub> temperature coefficient 0 | | _ | -0.16 | _ | %/K | | TC1 | V <sub>LCD</sub> temperature coefficient 1 | | _ | -0.18 | _ | %/K | | TC2 | V <sub>LCD</sub> temperature coefficient 2 | | _ | -0.21 | _ | %/K | | TC3 | V <sub>LCD</sub> temperature coefficient 3 | | _ | -0.24 | _ | %/K | ### **Notes** - 1. Spikes on $V_{DD1}$ or $V_{SS1}$ which cause $V_{DD1} V_{SS1} \le 1.6$ V can cause a Power-on reset. - 2. Resets all logic when $V_{DD1}$ < $V_{POR}$ ; 3 OSC cycles required. - 3. LCD outputs are open-circuit; inputs at $V_{DD1}$ or $V_{SS1}$ ; bus inactive. - 4. $T_{amb} = 25$ °C; $f_{OSC} = 200$ kHz. - 5. LCD outputs are open-circuit; $V_{LCD}$ generator is on; load current $I_{VLCD}$ = 5 $\mu$ A (at $V_{LCD}$ ). - 6. Tested on sample basis. - 7. Resistance of output pins (R1 to R18 and C1 to C60) with a load current of 10 $\mu$ A; outputs measured one at a time; external $V_{LCD} = 3 \text{ V}$ , $V_{DD1, 2, 3} = 3 \text{ V}$ . - 8. LCD outputs open-circuit; external V<sub>LCD</sub>. # LCD controllers/drivers PCF2113x ### 14 AC CHARACTERISTICS $V_{DD1}$ = 1.8 to 5.5 V; $V_{DD2}$ = $V_{DD3}$ = 2.2 to 4.0 V; $V_{SS}$ = 0 V; $V_{LCD}$ = 2.2 to 6.5 V; $T_{amb}$ = -40 to +85 °C; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------|-------------------------------------------------------------|--------------------------|-------------------------|------|------|------| | f <sub>FR</sub> | LCD frame frequency (internal clock) | V <sub>DD</sub> = 5.0 V | 45 | 95 | 147 | Hz | | f <sub>osc</sub> | oscillator frequency (not available at any pin) | | 140 | 250 | 450 | kHz | | f <sub>OSC(ext)</sub> | external clock frequency | | 140 | _ | 450 | kHz | | t <sub>osc(st)</sub> | oscillator start-up time after power-down | note 1 | _ | 200 | 300 | μs | | t <sub>W(PD)</sub> | power-down HIGH-level pulse width | | 1 | _ | _ | μs | | t <sub>SW(PD)</sub> | tolerable spike width on PD pin | note 1 | _ | _ | 90 | ns | | | aracteristics of parallel interface; note 2 | • | | 1 | 1 | 1 | | WRITE OPE | RATION (WRITING DATA FROM MICROCONTROLLER | то PCF2113x); s | ee Fig.27 | | | | | T <sub>cy(en)</sub> | enable cycle time | | 500 | _ | _ | ns | | t <sub>W(en)</sub> | enable pulse width | | 220 | _ | _ | ns | | t <sub>su(A)</sub> | address set-up time | | 50 | _ | _ | ns | | t <sub>h(A)</sub> | address hold time | | 25 | _ | _ | ns | | t <sub>su(D)</sub> | data set-up time | | 60 | _ | _ | ns | | t <sub>h(D)</sub> | data hold time | | 25 | _ | _ | ns | | READ OPER | RATION (READING DATA FROM PCF2113X TO MICR | OCONTROLLER); se | ee Fig.28 | 1 | 1 | 1 | | T <sub>cy(en)</sub> | enable cycle time | | 500 | _ | _ | ns | | t <sub>W(en)</sub> | enable pulse width | | 220 | _ | _ | ns | | t <sub>su(A)</sub> | address set-up time | | 50 | _ | _ | ns | | t <sub>h(A)</sub> | address hold time | | 25 | _ | _ | ns | | t <sub>d(D)</sub> | data delay time | V <sub>DD1</sub> > 2.2 V | _ | _ | 150 | ns | | | | V <sub>DD1</sub> > 1.5 V | _ | _ | 250 | ns | | t <sub>h(D)</sub> | data hold time | | 5 | _ | 100 | ns | | Timing ch | aracteristics of I <sup>2</sup> C-bus interface; see Fig.29 | ); note 2 | | | • | • | | f <sub>SCL</sub> | SCL clock frequency | | _ | _ | 400 | kHz | | t <sub>LOW</sub> | SCL clock LOW period | | 1.3 | _ | _ | μs | | t <sub>HIGH</sub> | SCL clock HIGH period | | 0.6 | _ | _ | μs | | t <sub>SU;DAT</sub> | data set-up time | | 100 | _ | _ | ns | | t <sub>HD;DAT</sub> | data hold time | | 0 | _ | _ | ns | | t <sub>r</sub> | SCL and SDA rise time | note 1 and 3 | 15 + 0.1 C <sub>b</sub> | - | 300 | ns | | t <sub>f</sub> | SCL and SDA fall time | note 1 and 3 | 15 + 0.1 C <sub>b</sub> | - | 300 | ns | | C <sub>b</sub> | capacitive bus line load | | _ | - | 400 | pF | | t <sub>SU;STA</sub> | set-up time for a repeated START condition | | 0.6 | - | _ | μs | | t <sub>HD;STA</sub> | START condition hold time | | 0.6 | _ | _ | μs | # LCD controllers/drivers PCF2113x | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------|------------------------------------------------|------------|------|------|------|------| | t <sub>SU;STO</sub> | set-up time for STOP condition | | 0.6 | _ | _ | μs | | t <sub>SW</sub> | tolerable spike width on bus | | _ | _ | 50 | ns | | t <sub>BUF</sub> | bus free time between STOP and START condition | | 1.3 | _ | _ | μs | #### Notes - 1. Tested on sample base. - 2. All timing values are valid within the operating supply voltage and ambient temperature range and are referenced to $V_{IL}$ and $V_{IH}$ with an input voltage swing of $V_{SS}$ to $V_{DD}$ . - 3. $C_b = total$ capacitance of one bus line in pF. # LCD controllers/drivers PCF2113x # LCD controllers/drivers PCF2113x ### 15 DEVICE PROTECTION CIRCUITS | PAD | INTERNAL CIRCUIT | |-----|------------------------------------------| | 1 | VDD1 VSS1 MGU200 | | 109 | V <sub>SS1</sub> V <sub>SS2</sub> MGU201 | | 110 | V <sub>DD3</sub> V <sub>SS1</sub> MGU202 | | 7 | - D | | 8 | V <sub>SS2</sub> V <sub>SS1</sub> MGU203 | | 10 | | | 11 | | | 9 | VSS1<br>MGU196 | | 96 | | | 97 | V <sub>DD1</sub> V <sub>SS1</sub> MGU198 | | | 1 109 110 11 9 96 | # LCD controllers/drivers PCF2113x | SYMBOL | PAD | |------------|------------| | OSC | 2 | | PD | 3 | | T1 | 5 | | T2 | 6 | | T3 | 4 | | E | 98 | | RS | 99 | | R/W | 100 | | DB0 to DB7 | 108 to 101 | | R1 to R8 | 94 to 87 | | R9 to R16 | 12 to 19 | | R17 | 95 | | R18 | 20 | | C1 to C2 | 86 to 85 | | C3 to 27 | 82 to 58 | | C28 to C52 | 55 to 31 | | C53 to C60 | 28 to 21 | ## LCD controllers/drivers PCF2113x #### 16 APPLICATION INFORMATION 2001 Dec 19 46 Downloaded from **Elcodis.com** electronic components distributor ## LCD controllers/drivers PCF2113x ### 16.1 General application information The required minimum value for the external capacitors in an application with the PCF2113x are: $C_{Ext}$ for $V_{LCD}/V_{SS} = 100$ nF min., for $V_{DD}/V_{SS} = 470$ nF. Higher capacitor values are recommended for ripple reduction. For COG applications the recommended ITO track resistance is to be minimized for the I/O and supply connections. Optimized values for these tracks are below 50 $\Omega$ for the supply and below 100 $\Omega$ for the I/O connections. Higher track resistance reduce performance and increase current consumption. To avoid accidental triggering of Power-on reset (especially in COG applications), the supplies must be adequately decoupled. Depending on power supply quality, $V_{DD1}$ may have to be risen above the specified minimum. ### LCD controllers/drivers PCF2113x # 16.2 4-bit operation, 1-line display using internal reset The program must set functions prior to a 4-bit operation (see Table 12). When power is turned on, 8-bit operation is automatically selected and the PCF2113x attempts to perform the first write as an 8-bit operation. Since nothing is connected to DB0 to DB3, a rewrite is then required. However, since one operation is completed in two accesses of 4-bit operation, a rewrite is required to set the functions (see Table 12 step 3). Thus, DB4 to DB7 of the function set' are written twice. # 16.3 8-bit operation, 1-line display using internal reset Tables 13 and 14 show an example of a 1-line display in 8-bit operation. The PCF2113x functions must be set by the 'function set' instruction prior to display. Since the DDRAM can store data for 80 characters, the RAM can be used for advertising displays when combined with display shift operation. Since the display shift operation changes display position only and the DDRAM contents remain unchanged, display data entered first can be displayed when the 'return home' operation is performed. ### 16.4 8-bit operation, 2-line display For a 2-line display the cursor automatically moves from the first to the second line after the 40th digit of the first line has been written. Thus, if there are only 8 characters in the first line, the DDRAM address must be set after the 8th character is completed (see Table 15). It should be noted that both lines of the display are always shifted together; data does not shift from one line to the other. ### 16.5 I<sup>2</sup>C-bus operation, 1-line display A control byte is required with most commands (see Table 16). Table 12 4-bit operation, 1-line display example using internal reset | STEP | | | INSTR | UCTION | N | | DISPLAY | OPERATION | |------|--------|-----------------------|-------|--------|------------|---------|---------|--------------------------------------------------------------------------------------------| | 1 | 1 - | r supply<br>ternal re | | F2113x | is initial | ized by | | initialized; no display appears | | 2 | functi | on set | | | | | | | | | RS | $R/\overline{W}$ | DB7 | DB6 | DB5 | DB4 | | sets to 4-bit operation; in this instance operation | | | 0 | 0 | 0 | 0 | 1 | 0 | | is handled as 8-bits by initialization and only this instruction completes with one write | | 3 | functi | on set | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | | sets to 4-bit operation, selects 1-line display and | | | 0 | 0 | 0 | 0 | 0 | 0 | | $V_{LCD} = V_0$ ; 4-bit operation starts from this point and resetting is needed | | 4 | displa | y contro | ol | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | _ | turns on display and cursor; entire display is | | | 0 | 0 | 1 | 1 | 1 | 0 | | blank after initialization | | 5 | entry | mode se | et | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | _ | sets mode to increment the address by 1 and to | | | 0 | 0 | 0 | 1 | 1 | 0 | | shift the cursor to the right at the time of write to the DD/CGRAM; display is not shifted | | 6 | 'write | data' to | CGRAI | M/DDRA | λM | | | | | | 1 | 0 | 0 | 1 | 0 | 1 | P_ | writes 'P'; the DDRAM has already been selected | | | 1 | 0 | 0 | 0 | 0 | 0 | | by initialization at power-on; the cursor is incremented by 1 and shifted to the right | 2001 Dec 19 Table 13 8-bit operation, 1-line display example; using internal reset (character set 'A') | STEP | | | | II | NSTRU | JCTIO | N | | | | DISPLAY | OPERATION | |----------|-----------------------------|------------------|----------|-------|---------|-----------|--------|----------|--------|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 1 | pow | er supp<br>et) | oly on ( | PCF2 | 113x is | s initial | ized b | y the ii | nterna | il | | initialized; no display appears | | 2 | func | tion se | t | | | | | | | | | | | | RS | $R/\overline{W}$ | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | sets to 8-bit operation, selects 1-line display and | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | $V_{LCD} = V_0$ | | 3 | disp | lay con | trol | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | _ | turns on display and cursor; entire display is blank after initialization | | 4 | entr | y mode | set | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | _ | sets mode to increment the address by 1 and to shift the cursor to the right at the time of the write to the DD/CGRAM; display is not shifted | | 5 | 'write data' to CGRAM/DDRAM | | | | | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | P_ | writes 'P'; the DDRAM has already been selected by initialization at power-on; the cursor is incremented by 1 and shifted to the right | | 6 | ʻwrit | e data' | to CG | RAM/D | DRAN | M | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | PH_ | writes 'H' | | 7 to 10 | | | | | | I | | | | | | writes 'ILIP' | | | | | | | | l | | | | | | | | 11 | ʻwrit | e data' | to CG | RAM/D | DRAN | M | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | PHILIPS_ | writes 'S' | | 12 | entr | y mode | set | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | PHILIPS_ | sets mode for display shift at the time of write | | 13 | 'writ | e data' | to CG | RAM/D | DRAN | M | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | HILIPS _ | writes space | | 14 | 'writ | e data' | to CG | RAM/E | DRAN | VI | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | ILIPS M_ | writes 'M' | | 15 to 19 | | | | | | l | | | | | | writes 'ICROK' | | | | | | | | ı | | | | | | | | 20 | 'write data' to CGRAM/DDRAM | | | | | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | міскоко | writes 'O' | PCF2113x Product specification | STEP | | | | | INST | RUCTI | ON | | | | DISPLAY | OPERATION | |------|-------|----------------------------|---------|------|--------|-------|----|---|---|---|-----------------|----------------------------------------------------------------------| | 21 | curs | or/disp | olay sh | nift | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | MICROK <u>O</u> | shifts only the cursor position to the left | | 22 | curs | cursor/display shift | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | MICROKO | shifts only the cursor position to the left | | 23 | ʻwrit | write data' to CGRAM/DDRAM | | | | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | ICROC <u>O</u> | writes 'C' correction; the display moves to the left | | 24 | curs | cursor/display shift | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | MICROCO | shifts the display and cursor to the right | | 25 | curs | or/disp | olay sh | nift | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | MICROCO_ | shifts only the cursor to the right | | 26 | ʻwrit | e data | ' to C | GRAM | I/DDR/ | AΜ | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | ICROCOM_ | writes 'M' | | 27 | retu | return home | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | PHILIPS M | returns both display and cursor to the original position (address 0) | 2001 Dec 19 Table 14 8-bit operation, 1-line display and icon example; using internal reset (character set 'A') | STEP | | | | II | NSTRU | JCTIO | N | | | | DISPLAY | OPERATION | |------|--------|---------------|----------|---------|---------|-----------|--------|----------|--------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 1 | pow | er supp<br>t) | oly on ( | PCF2 | 113x is | s initial | ized b | y the ii | nterna | I | | initialized; no display appears | | 2 | func | tion se | t | | | | | | | | | | | | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | sets to 8-bit operation, selects 1-line display and | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | $V_{LCD} = V_0$ | | 3 | disp | lay mo | de on/o | off con | trol | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | _ | turns on display and cursor; entire display is blank after initialization | | 4 | entr | y mode | set | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | _ | sets mode to increment the address by 1 and to shift the cursor to the right at the time of the write to the DD/CGRAM; display is not shifted | | 5 | set 0 | CGRAN | √ addr | ess | | | | | | | | | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | _ | sets the CGRAM address to position of character 0; the CGRAM is selected | | 6 | 'write | e data' | to CG | RAM/D | DRAN | Л | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | _ | writes data to CGRAM for icon even phase; icons appears | | 7 | | | | | | | | | | | | | | | | | | | | ı | | | | | | | | 8 | set ( | CGRAN | M addr | ess | | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | _ | sets the CGRAM address to position of character 4; the CGRAM is selected | | 9 | 'write | e data' | to CG | RAM/E | DRAN | Л | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | _ | writes data to CGRAM for icon odd phase | | 10 | | | | | | I | | | | | | | | | | | | | | ı | | | | | | | | 11 | func | tion se | t | | | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | _ | sets H = 1 | | 12 | icon | contro | ı | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | _ | icons blink | | 13 | func | tion se | t | | | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | _ | sets H = 0 | PCF211; PCF2113x Product specification LCD controllers/drivers | Ö | | |--------|--| | $\sim$ | | 2001 Dec 19 STEP 14 15 16 17 to 21 22 set DDRAM address return home 0 0 0 'write data' to CGRAM/DDRAM 'write data' to CGRAM/DDRAM 1 0 0 0 0 INSTRUCTION DISPLAY the right writes 'H' writes 'ILIPS' (address 0) $\mathbf{P}_{-}$ PH\_ **PHILIPS** 0 0 0 0 0 0 0 **OPERATION** sets the DDRAM address to the first position; DDRAM is writes 'P'; the cursor is incremented by 1 and shifted to returns both display and cursor to the original position 2001 Dec 19 PCF2113x Table 15 8-bit operation, 2-line display example; using internal reset | STEP | | | | II | NSTRI | JCTIO | N | | | | DISPLAY | OPERATION | |----------|----------------|------------------|----------------------|-------|---------|---------------|--------|----------|--------|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 1 | pow | er supp | oly on ( | PCF2 | 113x is | s initial | ized b | y the ii | nterna | ıl | | initialized; no display appears | | 2 | func | tion se | t | | | | | | | | | | | | RS | $R/\overline{W}$ | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | sets to 8-bit operation; selects 2-line display and V <sub>LCD</sub> | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | | generator off | | 3 | disp | lay on/ | off con | trol | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | _ | turns on display and cursor; entire display is blank after initialization | | 4 | entry mode set | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | _ | sets mode to increment the address by 1 and to shift the cursor to the right at the time of write to the CG/DDRAM; display is not shifted | | 5 | ʻwrit | e data' | data' to CGRAM/DDRAM | | | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | P_ | writes 'P'; the DDRAM has already been selected by initialization at power-on; the cursor is incremented by 1 and shifted to the right | | 6 to 10 | | | | | | I | | | | | | writes 'HILIP' | | | | | | | | I | | | | | | | | 11 | 'writ | e data' | to CG | RAM/D | DRA | M | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | PHILIPS_ | writes 'S' | | 12 | set [ | DDRAN | /I addre | ess | | | | | | | | | | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | PHILIPS | sets DDRAM address to position the cursor at the head of the 2nd line | | 13 | ʻwrit | e data' | to CG | RAM/ | DDRA | М | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | PHILIPS<br>M_ | writes 'M' | | 14 to 18 | | | | | | <br> | | | | | | writes 'ICROC' | | 19 | 'writ | e data' | to CG | RAM/F | DRA | <u>'</u><br>И | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | PHILIPS<br>MICROCO_ | writes 'O' | PCF2113x | STEP | INSTRUCTION | | | | | | | | | | DISPLAY | OPERATION | |------|-----------------------------|---|---|---|---------------------|--------------------------------------------------|---|---|---|---|---------------------|---------------------------------------------------------------------------------------| | 20 | 'write data' to CGRAM/DDRAM | | | | | | | | | | | | | | 0 0 0 0 0 0 0 1 1 1 | | | 1 | PHILIPS<br>MICROCO_ | sets mode for display shift at the time of write | | | | | | | | 21 | 'write data' to CGRAM/DDRAM | | | | | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | HILIPS<br>ICROCOM_ | writes 'M'; display is shifted to the left; the first and second lines shift together | | 23 | return home | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | PHILIPS<br>MICROCOM | returns both display and cursor to the original position (address 0) | 2001 Dec 19 2001 Dec 19 Product specification | STEP | | | | I <sup>2</sup> C-I | BUS E | YTE | | | | DISPLAY | OPERATION | | |------|--------------------|----------|----------|--------------------|----------|----------|----------|----------|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | I <sup>2</sup> C-b | us sta | rt | | | | | | | | initialized; no display appears | | | 2 | slave | addre | ss for | write | | | | | | | | | | | SA6<br>0 | SA5<br>1 | SA4<br>1 | SA3 | SA2<br>0 | SA1<br>1 | SA0<br>0 | R/W<br>0 | Ack<br>1 | | during the acknowledge cycle SDA will be pulled-down by the PCF2113x | | | 3 | send | a conf | trol byt | e for 'f | unctio | n seť | | | | | | | | | Со | RS | | 0 | 0 | 0 | 0 | 0 | Ack | | control byte sets RS for following data bytes | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | , , | | | 4 | functi | ion set | | | | | | | | | | | | | DB7 | DB6<br>0 | DB5<br>1 | DB4<br>X | DB3<br>0 | DB2<br>0 | DB1<br>0 | DB0<br>0 | Ack<br>1 | | selects 1-line display and V <sub>LCD</sub> = V <sub>0</sub> ; SCL pulse during acknowledge cycle starts execution of instruction | | | 5 | - | | off con | | 0 | 0 | 0 | - | ' | | | | | | | • | DB5 | | DB3 | DB2 | DB1 | DB0 | Ack | _ | turns on display and cursor; entire display shows character 20H | | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | | (blank in ASCII-like character sets) | | | 6 | entry | mode | set | | | | | | | | | | | | DB7<br>0 | DB6<br>0 | DB5<br>0 | DB4<br>0 | DB3<br>0 | DB2<br>1 | DB1<br>1 | DB0<br>0 | Ack<br>1 | - | sets mode to increment the address by 1 and to shift the cursor to the right at the time of write to the DDRAM or CGRAM; display is not shifted | | | 7 | I <sup>2</sup> C-b | us sta | rt | | | | | | | _ | for writing data to DDRAM, RS must be set to 1; therefore a control byte is needed | | | 8 | slave | addre | ss for | write | | | | | | | | | | | SA6 | SA5 | SA4 | SA3 | SA2 | SA1 | SA0 | R/W | Ack | _ | | | | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | | | | | 9 | send | a conf | trol byt | e for 'v | write d | ata' | | | | | | | | | Co | RS | 0 | 0 | 0 | 0 | 0 | 0 | Ack | _ | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | 10 | 'write | data' | to DDI | RAM | | | | | | | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Ack | P_ | writes 'P'; the DDRAM has been selected at power-up; the | | | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | cursor is incremented by 1 and shifted to the right | | | 11 | 'write | data' | to DDI | RAM | | | | | | | | | | | | DB6 | DB5 | | DB3 | | DB1 | DB0 | | PH_ | writes 'H' | | | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | | | 2001 Dec 19 PCF2113x | STEP | | | | I <sup>2</sup> C- | BUS E | SYTE | | | | DISPLAY | OPERATION | |----------|----------------------------|------------------------------------------------------------------------------------------------------------|----------|-------------------|--------|-------|--------|------------------|-----------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 to 15 | | | | | - | | | | | | | | | | | | | | | | | | | | | 16 | 'write | data' | to DD | RAM | | | | | | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Ack | PHILIPS_ | writes 'S' | | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | | | | 17 | | optional I <sup>2</sup> C-bus stop) I <sup>2</sup> C-bus start start + slave address for write (as step 8) | | | | | | slave | | PHILIPS_ | | | 18 | contr | ol byte | Э | | | | | | | | | | | Co | RS | 0 | 0 | 0 | 0 | 0 | 0 | Ack | PHILIPS_ | | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | 19 | retur | n hom | е | | | | | | | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Ack | PHILIPS | sets DDRAM address 0 in address counter (also returns shifted | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | display to original position; DDRAM contents unchanged); this instruction does not update the Data Register (DR) | | 20 | I <sup>2</sup> C-bus start | | | | | | | | <u>P</u> HILIPS | | | | 21 | slave | addre | ess for | read | | | | | | | | | | SA6 | SA5 | SA4 | SA3 | SA2 | SA1 | SA0 | $R/\overline{W}$ | Ack | P <u>H</u> ILIPS | during the acknowledge cycle the content of the DR is loaded | | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | | into the internal I <sup>2</sup> C-bus interface to be shifted out; in the previous instruction neither a 'set address' nor a 'read data' has been performed; therefore the content of the DR was unknown; the R/W has to be set to 1 while still in I <sup>2</sup> C-write mode | | 22 | contr | ol byte | e for re | ad | | | | | | | | | | Co | RS | 0 | 0 | 0 | 0 | 0 | 0 | Ack | PHILIPS | DDRAM content will be read from following instructions | | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | | | 23 | 'read | data': | 8 × S | CL + n | naster | ackno | wledge | e; note | 2 | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Ack | PHILIPS | 8 × SCL; content loaded into interface during previous | | | Х | Х | Χ | Χ | Х | Х | Х | Х | 0 | | acknowledge cycle is shifted out over SDA; MSB is DB7; during master acknowledge content of DDRAM address 01 is loaded into the I <sup>2</sup> C-bus interface | | 24 | 'read | data': | 8 × S | CL + n | naster | ackno | wledge | e; note | 2 | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Ack | PHI <u>L</u> IPS | 8 × SCL; code of letter 'H' is read first; during master | | | ٥ | 1 | Λ | Ω | 1 | Ω | Λ | Ω | Ω | | acknowledge code of 'l' is loaded into the I <sup>2</sup> C-bus interface | 2001 Dec 19 PCF2113x | STEP | | | | I <sup>2</sup> C- | BUS E | YTE | | | | DISPLAY | OPERATION | |------|--------------------|----------------------------------------------------|-----|-------------------|-------|-----|-----|-----|-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25 | 'read | ead data': 8 × SCL + no master acknowledge; note 2 | | | | | | | | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Ack | PHI <u>L</u> IPS | no master acknowledge; after the content of the I <sup>2</sup> C-bus | | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | | interface register is shifted out no internal action is performed;<br>no new data is loaded to the interface register, data register is<br>not updated, address counter is not incremented and cursor is<br>not shifted | | 26 | I <sup>2</sup> C-b | <sup>12</sup> C-bus stop | | | | | | | | PHI <u>L</u> IPS | | ### Notes - 1. X = don't care. - 2. SDA is left at high-impedance by the microcontroller during the read acknowledge. Product specification LCD controllers/drivers DESCRIPTION BF can be checked after the following instructions; when BF is not checked, the waiting time between instructions is the specified instruction time function set (interface is 8 bits long); specify the number of display lines BF cannot be checked before this instruction BF cannot be checked before this instruction BF cannot be checked before this instruction function set (interface is 8 bits long) function set (interface is 8 bits long) function set (interface is 8 bits long) 58 2001 Dec 19 Initialization ends Note 1. X = don't care. R/W 0 0 0 Table 17 Initialization by instruction, 8-bit interface (note 1) DB5 DB4 DB4 1 DB4 0 0 0 DB3 0 0 0 DB5 0 0 0 wait 2 ms after internal reset has been applied DB7 DB6 DB5 DB6 DB6 DB5 0 DB6 0 0 0 0 power-on or unknown state R/W R/W wait more than 40 $\mu s$ DB7 DB7 DB7 0 0 0 0 0 RS 0 0 RS 0 0 0 0 wait 2 ms **STEP** DB4 DB3 DB2 DB1 DB3 DB2 DB1 DB3 DB2 DB1 DB2 DB1 Μ 0 0 1 Χ 0 0 0 I/D S Χ Χ DB0 DB0 Χ DB0 display off clear display entry mode set 0 1 Χ 2001 Dec 19 PCF2113x $\textbf{Table 18} \ \ \textbf{Initialization by instruction, 4-bit interface; not applicable for } \ l^2C\text{-bus operation}$ | | | S | TEP | | | DESCRIPTION | |----------|-------------|------------|----------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | powe | r-on or unl | known sta | ate | | | | | | | | 1 | | | | | Wait 2 | 2 ms after | internal r | eset has | been app | lied | | | | | | 1 | | | | | RS | R/W | DB7 | DB6 | DB5 | DB4 | BF cannot be checked before this instruction | | 0 | 0 | 0 | 0 | 1 | 1 | function set (interface is 8 bits long) | | | | | 1 | | | | | Wait 2 | 2 ms | | | | | | | | | | 1 | | | | | RS | R/W | DB7 | DB6 | DB5 | DB4 | BF cannot be checked before this instruction | | 0 | 0 | 0 | 0 | 1 | 1 | function set (interface is 8 bits long) | | | | | 1 | | | | | Wait 4 | 40 μs | | | | | | | | | | 1 | | | | | RS | R/W | DB7 | DB6 | DB5 | DB4 | BF cannot be checked before this instruction | | 0 | 0 | 0 | 0 | 1 | 1 | function set (interface is 8 bits long) | | | | | I | | | BF can be checked after the following instructions; when BF is not checked, the waiting time between instructions is the specified instruction time (see Table 3) | | RS | R/W | DB7 | DB6 | DB5 | DB4 | function set (set interface to 4 bits long) | | 0 | 0 | 0 | 0 | 1 | 0 | interface is 8 bits long | | 0 | 0 | 0 | 0 | 1 | 0 | function set (interface is 4 bits long) | | 0 | 0 | 0 | M | 0 | Н | specify number of display lines | | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 1 | 0 | 0 | 0 | display off | | 0 | 0 | 0 | 0 | 0 | 0 | clear display | | 0 | 0 | 0 | 0 | 0 | 1 | | | 0 | 0 | 0 | 0 | 0 | 0 | entry mode set | | 0 | 0 | 0 | 1 | I/D | S | | | | | | 1 | | | | | Initiali | zation end | ds | | | | | # LCD controllers/drivers # PCF2113x ### 17 BONDING PAD INFORMATION | SYMBOL | DAD | COORDI | NATES <sup>(1)</sup> | |-----------------------|-----|--------|----------------------| | SYMBOL | PAD | Х | Υ | | $V_{DD1}$ | 1 | -1345 | -1550 | | OSC | 2 | -1155 | -1550 | | PD | 3 | -1 055 | -1550 | | T3 | 4 | -845 | -1550 | | T1 | 5 | -765 | -1550 | | T2 | 6 | -665 | -1550 | | V <sub>SS1</sub> | 7 | -525 | -1550 | | V <sub>SS2</sub> | 8 | -455 | -1550 | | V <sub>LCD2</sub> | 9 | -295 | -1550 | | V <sub>LCDSENSE</sub> | 10 | -145 | -1550 | | V <sub>LCD1</sub> | 11 | +15 | -1550 | | R9 | 12 | +175 | -1550 | | R10 | 13 | +245 | -1550 | | R11 | 14 | +315 | -1550 | | R12 | 15 | +385 | -1550 | | R13 | 16 | +455 | -1550 | | R14 | 17 | +525 | -1550 | | R15 | 18 | +595 | -1550 | | R16 | 19 | +665 | -1550 | | R18 | 20 | +735 | -1550 | | C60 | 21 | +805 | -1550 | | C59 | 22 | +875 | -1550 | | C58 | 23 | +995 | -1550 | | C57 | 24 | +1065 | -1550 | | C56 | 25 | +1135 | -1550 | | C55 | 26 | +1205 | -1550 | | C54 | 27 | +1275 | -1550 | | C53 | 28 | +1345 | -1550 | | dummy pad 1 | 29 | +1435 | -1550 | | dummy pad 2 | 30 | +1630 | -1395 | | C52 | 31 | +1630 | -1255 | | C51 | 32 | +1630 | -1155 | | C50 | 33 | +1630 | -1055 | | C49 | 34 | +1630 | -955 | | C48 | 35 | +1630 | -735 | | C47 | 36 | +1630 | -635 | | C46 | 37 | +1630 | -535 | | C45 | 38 | +1630 | -435 | | C44 | 39 | +1630 | -335 | | C43 | 40 | +1630 | -235 | | C42 | 41 | +1630 | -135 | | C41 | 42 | +1630 | -35 | | OVALDOL | D4.D | COORDI | NATES <sup>(1)</sup> | |-------------|------|--------|----------------------| | SYMBOL | PAD | Х | Υ | | C40 | 43 | +1630 | +65 | | C39 | 44 | +1630 | +165 | | C38 | 45 | +1630 | +265 | | C37 | 46 | +1630 | +365 | | C36 | 47 | +1630 | +465 | | C35 | 48 | +1630 | +565 | | C34 | 49 | +1630 | +665 | | C33 | 50 | +1630 | +765 | | C32 | 51 | +1630 | +865 | | C31 | 52 | +1630 | +965 | | C30 | 53 | +1630 | +1065 | | C29 | 54 | +1630 | +1165 | | C28 | 55 | +1630 | +1265 | | dummy pad 3 | 56 | +1630 | +1335 | | dummy pad 4 | 57 | +1435 | +1550 | | C27 | 58 | +1335 | +1550 | | C26 | 59 | +1225 | +1550 | | C25 | 60 | +1115 | +1550 | | C24 | 61 | +1005 | +1550 | | C23 | 62 | +765 | +1550 | | C22 | 63 | +665 | +1550 | | C21 | 64 | +565 | +1550 | | C20 | 65 | +465 | +1550 | | C19 | 66 | +365 | +1550 | | C18 | 67 | +265 | +1550 | | C17 | 68 | +165 | +1550 | | C16 | 69 | +65 | +1550 | | C15 | 70 | -35 | +1550 | | C14 | 71 | -135 | +1550 | | C13 | 72 | -235 | +1550 | | C12 | 73 | -335 | +1550 | | C11 | 74 | -435 | +1550 | | C10 | 75 | -535 | +1550 | | C9 | 76 | -635 | +1550 | | C8 | 77 | -735 | +1550 | | C7 | 78 | -835 | +1550 | | C6 | 79 | -965 | +1550 | | C5 | 80 | -1065 | +1550 | | C4 | 81 | -1165 | +1550 | | C3 | 82 | -1265 | +1550 | | dummy pad 5 | 83 | -1465 | +1550 | | dummy pad 6 | 84 | -1630 | +1355 | | C2 | 85 | -1630 | +1255 | # LCD controllers/drivers PCF2113x | SYMBOL | PAD | COORDI | NATES <sup>(1)</sup> | |---------|-----|--------|----------------------| | STWIBOL | PAU | Х | Y | | C1 | 86 | -1630 | +1185 | | R8 | 87 | -1630 | +1115 | | R7 | 88 | -1630 | +1045 | | R6 | 89 | -1630 | +975 | | R5 | 90 | -1630 | +905 | | R4 | 91 | -1630 | +835 | | R3 | 92 | -1630 | +765 | | R2 | 93 | -1630 | +695 | | R1 | 94 | -1630 | +625 | | R17 | 95 | -1630 | +555 | | SCL | 96 | -1630 | +375 | | SDA | 97 | -1630 | +305 | | Е | 98 | -1630 | +85 | | RS | 99 | -1630 | -15 | | R/W | 100 | -1630 | -115 | | SYMBOL | PAD | COORDINATES(1) | | | | |-------------|-----|----------------|-------------|--|--| | STWIBOL | PAD | Х | Y | | | | DB7 | 101 | -1630 | -215 | | | | DB6 | 102 | -1630 | -315 | | | | DB5 | 103 | -1630 | -415 | | | | DB4 | 104 | -1630 | <b>-515</b> | | | | DB3 | 105 | -1630 | -615 | | | | DB2 | 106 | -1630 | -715 | | | | DB1 | 107 | -1630 | -815 | | | | DB0 | 108 | -1630 | -915 | | | | $V_{DD2}$ | 109 | -1630 | -1015 | | | | $V_{DD3}$ | 110 | -1630 | -1235 | | | | dummy pad 7 | 111 | -1630 | -1395 | | | | dummy pad 8 | 112 | -1465 | -1550 | | | ### Note 1. All x and y coordinates are referenced to centre of chip and dimensions are in $\mu m$ (see Fig.34). PCF2113x PCF2113x ### **18 TRAY INFORMATION** Table 19 Tray dimensions | DIMENSION | DESCRIPTION | VALUE | |-----------|--------------------------|---------| | А | pocket pitch x direction | 6.35 mm | | В | pocket pitch y direction | 5.59 mm | | С | pocket width x direction | 3.82 mm | | D | pocket width y direction | 3.66 mm | | E | tray width x direction | 50.8 mm | | F | tray width y direction | 50.8 mm | | х | pockets in x direction | 7 | | У | pockets in y direction | 8 | Table 20 Bump size | PARAMETER | VALUE | UNIT | |------------------------------|------------------|------| | Туре | galvanic pure Au | - | | Bump width | 50 ±6 | μm | | Bump length | 90 ±6 | μm | | Bump height | 17.5 ±5 | μm | | Height difference in one die | <2 | μm | | Convex deformation | <5 | μm | | Pad size, aluminium | 62 × 100 | μm | | Passivation opening CBB | 36 × 76 | μm | | Wafer thickness | 380 ±25 | μm | 2001 Dec 19 63 Fig.36 Tray alignment. PCF2113x #### 19 PACKAGE OUTLINE LQFP100: plastic low profile quad flat package; 100 leads; body 14 x 14 x 1.4 mm SOT407-1 ### LCD controllers/drivers PCF2113x #### 20 SOLDERING # 20.1 Introduction to soldering surface mount packages This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011). There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. ### 20.2 Reflow soldering Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method. Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages. #### 20.3 Wave soldering Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed. If wave soldering is used the following conditions must be observed for optimal results: - Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave. - For packages with leads on two sides and a pitch (e): - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board; - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves at the downstream end. For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners. During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. #### 20.4 Manual soldering Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C. ### LCD controllers/drivers PCF2113x #### 20.5 Suitability of surface mount IC packages for wave and reflow soldering methods | PACKAGE | SOLDERING METHOD | | |----------------------------------------------|-----------------------------------|-----------------------| | PACKAGE | WAVE | REFLOW <sup>(1)</sup> | | BGA, LFBGA, SQFP, TFBGA | not suitable | suitable | | HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, SMS | not suitable <sup>(2)</sup> | suitable | | PLCC <sup>(3)</sup> , SO, SOJ | suitable | suitable | | LQFP, QFP, TQFP | not recommended <sup>(3)(4)</sup> | suitable | | SSOP, TSSOP, VSO | not recommended <sup>(5)</sup> | suitable | #### **Notes** - 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods". - 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version). - 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners. - 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm. - 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm. ### LCD controllers/drivers PCF2113x #### 21 DATA SHEET STATUS | DATA SHEET STATUS | PRODUCT<br>STATUS | DEFINITIONS (1) | | |---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Objective specification | Development | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. | | | Preliminary specification | Qualification | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | | Product specification | Production | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | #### Note 1. Please consult the most recently issued data sheet before initiating or completing a design. #### 22 DEFINITIONS **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### 23 DISCLAIMERS Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. #### 24 BARE DIE DISCLAIMER All die are tested and are guaranteed to comply with all data sheet limits up to the point of wafer sawing for a period of ninety (90) days from the date of Philips' delivery. If there are data sheet limits not guaranteed, these will be separately indicated in the data sheet. There are no post packing tests performed on individual die or wafer. Philips Semiconductors has no control of third party procedures in the sawing, handling, packing or assembly of the die. Accordingly, Philips Semiconductors assumes no liability for device functionality or performance of the die or systems after third party sawing, handling, packing or assembly of the die. It is the responsibility of the customer to test and qualify their application in which the die is used. # LCD controllers/drivers PCF2113x ### 25 PURCHASE OF PHILIPS I2C COMPONENTS Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011. PCF2113x **NOTES** PCF2113x **NOTES** PCF2113x **NOTES** # Philips Semiconductors – a worldwide company #### **Contact information** For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. © Koninklijke Philips Electronics N.V. 2001 under patent- or other industrial or intellectual property rights. SCA73 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license Printed in The Netherlands 403502/03/pp72 Date of release: 2001 Dec 19 Document order number: 9397 750 06995 Let's make things better. Philips Semiconductors