# **128-Bit Static Shift** Register

The MC14562B is a 128-bit static shift register constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. Data is clocked in and out of the shift register on the positive edge of the clock input. Data outputs are available every 16 bits, from 16 through bit 128. This complementary MOS shift register is primarily used where low power dissipation and/or high noise immunity is desired.

- Diode Protection on All Inputs
- Fully Static Operation
- Cascadable to Provide Longer Shift Register Lengths
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load Over the Rated Temperature Range



MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) (Note 1.)

Maximum Ratings are those values beyond which damage to the device 1. may occur.

2. Temperature Derating:

Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{\text{in}}$  and  $V_{\text{out}}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either V<sub>SS</sub> or V<sub>DD</sub>). Unused outputs must be left open.



#### **ON Semiconductor**

http://onsemi.com

#### MARKING DIAGRAMS



MC14562BCP AWLYYWW 1

= Assembly Location Α WL or L = Wafer Lot YY or Y = Year WW or W = Work Week

#### **ORDERING INFORMATION**

| Device     | Package | Shipping |  |  |
|------------|---------|----------|--|--|
| MC14562BCP | PDIP-14 | 25/Rail  |  |  |

#### **PIN ASSIGNMENT**

| Q64 [              | 1• | 14 | D V <sub>DD</sub> |  |  |  |
|--------------------|----|----|-------------------|--|--|--|
| Q96 [              | 2  | 13 | Q32               |  |  |  |
| Q128 [             | 3  | 12 | data              |  |  |  |
| NC [               | 4  | 11 | D NC              |  |  |  |
| сгоск [            | 5  | 10 | Q16               |  |  |  |
| Q112 [             | 6  | 9  | Q48               |  |  |  |
| v <sub>ss</sub> D  | 7  | 8  | 080               |  |  |  |
| NC = NO CONNECTION |    |    |                   |  |  |  |

#### **BLOCK DIAGRAM**





|                                                                                                                                                                                         |                |                 | V <sub>DD</sub>        | – 55°C                            |                      |                                   | 25°C                                      |                      | 125°C                             |                      |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                                                                          | ;              | Symbol          | Vdc                    | Min                               | Max                  | Min                               | Тур <sup>(3.)</sup>                       | Max                  | Min                               | Мах                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                                                                | "0" Level      | V <sub>OL</sub> | 5.0<br>10<br>15        |                                   | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0<br>0<br>0                               | 0.05<br>0.05<br>0.05 |                                   | 0.05<br>0.05<br>0.05 | Vdc  |
| $V_{in} = 0 \text{ or } V_{DD}$                                                                                                                                                         | "1" Level      | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             |                      | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                           |                      | 4.95<br>9.95<br>14.95             |                      | Vdc  |
| Input Voltage<br>$(V_O = 4.5 \text{ or } 05 \text{ Vdc})$<br>$(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$<br>$(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$                                    | "0" Level<br>) | V <sub>IL</sub> | 5.0<br>10<br>15        |                                   | 1.5<br>3.0<br>4.0    |                                   | 2.25<br>4.50<br>6.75                      | 1.5<br>3.0<br>4.0    |                                   | 1.5<br>3.0<br>4.0    | Vdc  |
| $(V_{O} = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_{O} = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_{O} = 1.5 \text{ or } 13.5 \text{ Vdc})$                                              | "1" Level<br>) | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                  |                      | 3.5<br>7.0<br>11                  | 2.75<br>5.50<br>8.25                      |                      | 3.5<br>7.0<br>11                  |                      | Vdc  |
| $\begin{array}{l} \text{Output Drive Current} \\ (V_{OH} = 2.5 \ \text{Vdc}) \\ (V_{OH} = 4.6 \ \text{Vdc}) \\ (V_{OH} = 9.5 \ \text{Vdc}) \\ (V_{OH} = 13.5 \ \text{Vdc}) \end{array}$ | Source         | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | <br><br>             | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8        | <br>                 | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | <br> <br> <br>       | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                                                            | Sink           | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                |                      | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                       |                      | 0.36<br>0.9<br>2.4                |                      | mAdc |
| Input Current                                                                                                                                                                           |                | l <sub>in</sub> | 15                     | —                                 | ±0.1                 | -                                 | ±0.00001                                  | ±0.1                 | —                                 | ±1.0                 | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                                                              |                | C <sub>in</sub> | _                      | _                                 | _                    | -                                 | 5.0                                       | 7.5                  | _                                 | _                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                                                      |                | I <sub>DD</sub> | 5.0<br>10<br>15        |                                   | 5.0<br>10<br>20      |                                   | 0.010<br>0.020<br>0.030                   | 5.0<br>10<br>20      |                                   | 150<br>300<br>600    | μAdc |
| Total Supply Current <sup>(4.) (4</sup><br>(Dynamic plus Quiesc<br>Per Package)<br>(C <sub>L</sub> = 50 pF on all out<br>buffers switching)                                             | ent,           | ΙŢ              | 5.0<br>10<br>15        |                                   | <u> </u>             | I <sub>T</sub> = (3               | .94 μA/kHz)<br>.81 μA/kHz)<br>.52 μA/kHz) | f + I <sub>DD</sub>  |                                   |                      | μAdc |

Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
 The formulas given are for the typical characteristics only at 25°C.

5. To calculate total supply current at loads other than 50 pF:

 $I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$ 

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.004.

## SWITCHING CHARACTERISTICS (6.) (CL = 50 pF, TA = 25 $^{\circ}\mathrm{C}$ )

| Characteristic                                                                                                                                                                                                                                    | Symbol                                 | V <sub>DD</sub> | Min               | Тур <sup>(7.)</sup>   | Max                | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|-------------------|-----------------------|--------------------|------|
| Output Rise and Fall Time<br>$t_{TLH}$ , $t_{THL} = (1.5 \text{ ns/pF}) C_L + 25 \text{ ns}$<br>$t_{TLH}$ , $t_{THL} = (0.75 \text{ ns/pF}) C_L + 12.5 \text{ ns}$<br>$t_{TLH}$ , $t_{THL} = (0.55 \text{ ns/pF}) C_L + 9.5 \text{ ns}$           | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 |                   | 100<br>50<br>40       | 200<br>100<br>80   | ns   |
| Propagation Delay Time<br>Clock to Q<br>$t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 515 \text{ ns}$<br>$t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 217 \text{ ns}$<br>$t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 145 \text{ ns}$ | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 |                   | 600<br>250<br>170     | 1200<br>500<br>340 | ns   |
| Clock Pulse Width<br>(50% Duty Cycle)                                                                                                                                                                                                             | t <sub>WH</sub>                        | 5.0<br>10<br>15 | 600<br>220<br>150 | 300<br>110<br>75      |                    | ns   |
| Clock Pulse Frequency                                                                                                                                                                                                                             | f <sub>cl</sub>                        | 5.0<br>10<br>15 |                   | 1.9<br>5.6<br>8.0     | 1.1<br>3.0<br>4.0  | MHz  |
| Data to Clock Setup Time                                                                                                                                                                                                                          | t <sub>su(1)</sub>                     | 5.0<br>10<br>15 | - 20<br>- 10<br>0 | - 170<br>- 64<br>- 60 |                    | ns   |
|                                                                                                                                                                                                                                                   | t <sub>su(0)</sub>                     | 5.0<br>10<br>15 | - 20<br>- 10<br>0 | - 91<br>- 58<br>- 48  |                    | ns   |
| Data to Clock Hold Time                                                                                                                                                                                                                           | t <sub>h(1)</sub>                      | 5.0<br>10<br>15 | 350<br>165<br>155 | 263<br>109<br>100     |                    | ns   |
|                                                                                                                                                                                                                                                   | t <sub>h(0)</sub>                      | 5.0<br>10<br>15 | 350<br>200<br>140 | 267<br>140<br>93      |                    | ns   |
| Clock Input Rise and Fall Times                                                                                                                                                                                                                   | t <sub>r</sub> , t <sub>f</sub>        | 5.0<br>10<br>15 |                   |                       | 15<br>5<br>4       | μs   |

6. The formulas given are for the typical characteristics only at 25°C.
7. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



Figure 1. Power Dissipation Test Circuit and Waveforms

#### TIMING DIAGRAM



#### AC TEST WAVEFORMS



NOTE: The remaining Data–Bit Outputs (Q32, Q48, Q64, Q80, Q96, Q112 and Q128) will occur at Clock Pulse 32, 48, 64, 80, 96, 112, 128 in the same relationship as Q16.

#### PACKAGE DIMENSIONS



NOTES:
 DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
 CONTROLLING DIMENSION: INCH.
 DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
 DIMENSION B DOES NOT INCLUDE MOLD FLASH.
 ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN   | ETERS |  |
|-----|-------|-------|----------|-------|--|
| DIM | MIN   | MAX   | MIN      | MAX   |  |
| Α   | 0.715 | 0.770 | 18.16    | 18.80 |  |
| В   | 0.240 | 0.260 | 6.10     | 6.60  |  |
| С   | 0.145 | 0.185 | 3.69     | 4.69  |  |
| D   | 0.015 | 0.021 | 0.38     | 0.53  |  |
| F   | 0.040 | 0.070 | 1.02     | 1.78  |  |
| G   | 0.100 | BSC   | 2.54 BSC |       |  |
| Н   | 0.052 | 0.095 | 1.32     | 2.41  |  |
| J   | 0.008 | 0.015 | 0.20     | 0.38  |  |
| К   | 0.115 | 0.135 | 2.92     | 3.43  |  |
| L   | 0.290 | 0.310 | 7.37     | 7.87  |  |
| Μ   |       | 10°   |          | 10°   |  |
| Ν   | 0.015 | 0.039 | 0.38     | 1.01  |  |

**ON Semiconductor** and **ON Semiconductor** components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

#### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303–675–2167 or 800–344–3810 Toll Free USA/Canada

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor – European Support German Phone: (+1) 303–308–7140 (M–F 1:00pm to 5:00pm Munich Time)

Email: ONlit-german@hibbertco.com

- French Phone: (+1) 303–308–7141 (M–F 1:00pm to 5:00pm Toulouse Time) Email: ONlit-french@hibbertco.com
- English Phone: (+1) 303–308–7142 (M–F 12:00pm to 5:00pm UK Time) Email: ONlit@hibbertco.com

EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, England, Ireland

#### CENTRAL/SOUTH AMERICA:

Spanish Phone: 303–308–7143 (Mon–Fri 8:00am to 5:00pm MST) Email: ONlit–spanish@hibbertco.com

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support Phone: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001–800–4422–3781 Email: ONlit–asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–8549 Phone: 81–3–5740–2745 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.