#### Introduction The LSI Logic LR33000 Self-Embedding™ Processor is a 32-bit RISC (Reduced Instruction Set Computer) microprocessor that has been optimized for use in high-performance embedded applications. The LR33000's CPU core is instruction-set compatible with the MIPS-1 architecture, and the LR33000 includes several features on-chip that significantly increase performance, reduce system component count, and ease the overall system design task. The MIPS-1 architecture incorporates traditional RISC elements such as instruction pipelining, a register-to-register instruction set, and a large, general purpose register file. In addition, the LR33000 has on-chip data and instruction cache memories, which provide a Harvard memory architecture. Separate instruction and data caches allow the LR33000 to perform a data access and fetch an instruction in a single processor cycle. A load or store operation costs most RISC designs several cycles, which significantly raises the average number of cycles per instruction. The LR33000's greater efficiency allows it to provide higher levels of performance than other RISC machines, even those that run at higher clock rates. In addition to its cache memories, the LR33000's on-chip features include a DRAM controller, #### LR33000 Die three timer/counters, enhanced debug support, and a simple I/O interface, all features that are commonly required in embedded applications. This combination of a MIPS-compatible CPU core and a high level of integration provides a processor that can execute up to 35 MIPS (million instructions per second) at 40 MHz and that is especially suited for embedded applications. #### **Features** - RISC architecture - MIPS-1 instruction set - Single-cycle instruction execution - LR2000 and LR3000 binary compatibility for user software - High on-chip integration - Eight-Kbyte instruction cache - One-Kbyte data cache - Three timer/counters - DRAM controller - One-word-deep write buffer - Simple I/O interface - Direct interface to industry-standard DRAMs - Eight- and 32-bit wide boot PROM support - Direct interface to other memories and peripherals - Direct memory access (DMA) support - Programmable wait-state generator - Simple 1X clock input - Enhanced debug capability - Hardware breakpoint registers - Instruction trace capability - High performance implementation - Five-stage pipeline - Efficient handling of pipeline stalls and exceptions - Both caches accessible during a single CPU cycle - Strong integrated software support includes high performance optimizing compilers for C, Pascal, FORTRAN, Ada, Cobol, and PL/1 - Development systems available to support native hardware, software, and applications design - Low power static CMOS design - Available in 25-, 33-, and 40-MHz versions - Available in two packages - 160-pin Metal Quad Flat Package (MQUAD) - 155-pin Ceramic Pin Grid Array (CPGA) ©1991, 1993 LSI Logic Corporation. All rights reserved. May 1993 1 Order Number J15005.B **Processor** #### **Block Diagram** The LR33000 provides several features that especially suit it for embedded applications. Figure 1 is a block diagram of the processor; descriptions of the blocks follow. MIPS CPU - The LR33000 implements the highperformance MIPS architecture. - Instruction Set Compatibility The LR33000 maintains full binary compatibility with the R2000 and R3000 microprocessors. - **Efficient Pipelining** The CPU's five-stage pipeline design assists in obtaining an execution rate approaching one instruction per cycle. Pipeline stalls and exceptional events are handled precisely and efficiently. - Full 32-bit Operation The LR33000 contains thirty-two 32-bit registers. All instructions and addresses are 32 bits wide to provide a 4-Gbyte address space. ■ Enhanced Debug Features – The LR33000 incorporates hardware breakpoint on program counter and data address registers to ease software debugging, and it incorporates program trace logic. On-Chip Cache Memory - The LR33000 contains a large 8-Kbyte instruction cache and a 1-Kbyte data cache. The processor can access both caches during a single clock cycle, which allows the processor to execute one instruction per cycle when executing from cache memory. Both caches employ direct address mapping and support bus snooping to maintain cache coherency. The data cache uses a writethrough technique to maintain main memory coherency. Figure 1. LR33000 Processor Block Diagram ## 5304804 0008821 1T9 MILLC LR33000 Self-Embedding Processor ## **Block Diagram** (Continued) **On-Chip DRAM Control** – The LR33000 has an integral DRAM Controller that supports most popular DRAMs. Its features include complete support for page-mode DRAMS, CAS-before-RAS refresh, and direct memory access (DMA) by separate I/O devices. Bus Interface Unit (BIU) — The LR33000's BIU provides a simple memory interface that is easily connected to I/O devices, supports both 8-and 32-bit PROMs and includes programmable wait-state generators. The BIU supports optional parity generation and parity checking. Checking may be suspended on a per-memory-access basis, and the LR33000 provides the PERR output to signal parity errors to external logic. **On-Chip Counter/Timers** – The LR33000 includes three counter/timers: two 24-bit general-purpose timers and a 12-bit refresh timer that can support an off-chip DRAM Controller. #### **MIPS CPU Core** The following subsections describe the essential features of the MIPS CPU Core, including its CPU registers, instruction set, system control processor (CPO), operating modes, and pipeline architecture. **CPU Registers** The LR33000 CPU provides 32 general-purpose 32-bit registers, a 32-bit Program Counter, and two 32-bit registers (HI and LO). The HI and LO registers hold the results of integer multiply and divide operations. The CPU registers are shown in Figure 2. Notice that the figure does not contain a Program Status Word (PSW) register; the functions traditionally provided by a PSW register are instead provided by the Status and Cause Registers incorporated within the system control coprocessor (CP0). #### **Instruction Set Overview** All LR33000 instructions are 32 bits long. As shown in Figure 3, instructions have three basic | 31 | General Purpose Registers | 0 | |----|---------------------------|---| | | r0 | | | | r1 | | | | r <b>2</b> | | | | • | | | | • | | | | • | | | | r29 | | | | r30 | | | | r31 | | Figure 2. LR33000 CPU Registers formats: I-type (immediate), J-type (jump), and R-type (register). Instruction decoding is simplified by this approach. More complicated (and less frequently used) operations and addressing modes can be synthesized by the compiler using sequences of simple RISC-type instructions. The assembler recognizes some CISC-type instructions for programming ease, but translates them into sequences of simple instructions. The LR33000 instruction set is divided into the following groups: ■ Load/Store instructions are the only instructions that move data between memory and general registers. These instructions are I-type, because the only addressing mode supported is base register plus 16-bit, signed immediate offset. | 31 | Multiply/Divide Registers | 0 | |----|---------------------------|---| | | Н | | | | LO | | | 31 | Program Counter | 0 | |----|-----------------|---| | | PC | | MD90.19A Figure 3. LR33000 Instruction Formats - Computational instructions perform arithmetic, logical, and shift operations on values in registers. These instructions are both R-type (both operands and the result are registers) and Itype (one operand is a 16-bit immediate). - Jump and Branch instructions change the control flow of a program. Jumps are always to a paged, absolute address formed by combining a 26-bit target with four bits of the program counter (J-type format, for subroutine calls), or 32-bit register byte addresses (R-type, for returns and dispatches). Branches have 16-bit offsets relative to the program counter (I-type). Jump and Link instructions save a return address in register r31. - Coprocessor instructions perform operations in the coprocessors, most of which are not implemented by the LR33000. See the section entitled "Compatibility with the R2000 and R3000 Microprocessors" on page 10 for details. - Coprocessor 0 instructions perform operations on the system control coprocessor (CP0) registers to manipulate the exception handling facilities of the processor. - Special instructions perform a variety of tasks including movement of data between special and general registers, system calls, and breakpoint. These instructions are always R-type. Table 1 lists the instruction set of the LR33000 processor. # MIPS CPU Core (Continued) **Table 1. LR33000 Instruction Summary** | 0p | Description | Ор | Description | |--------------|----------------------------------------|--------------|------------------------------------------------------| | Load/Store | Instructions | SLLV | Shift Left Logical Variable | | LB | Load Byte | SRLV | Shift Right Logical Variable | | LBU | Load Byte Unsigned | SRAV | Shift Right Arithmetic Variable | | LH | Load Halfword | Multiply/Dis | vide Instructions | | LHU | Load Halfword Unsigned | MULT | Multiply | | LW | Load Word | MULTU | Multiply Unsigned | | LWL | Load Word Left | DIV | Divide | | LWR | Load Word Right | טעום | Divide Unsigned | | SB | Store Byte | MFHI | Move From HI | | SH | Store Halfword | МТНІ | Move To HI | | SW | Store Word | MFLO | Move From LO | | SWL | Store Word Left | MTLO | Move To LO | | SWR | Store Word Right | | | | Arithmetic | Instructions: ALU Immediate | Jump and 6 | Branch Instructions | | ADDI | Add Immediate | JAL | Jump<br>Jump And Link | | ADDIU | Add Immediate Unsigned | JR | Jump Register | | SLTI | Set on Less Than Immediate | JALR | | | SLTIU | Set on Less Than Immediate Unsigned | BEO | Jump And Link Register<br>Branch on Equal | | ANDI | AND Immediate | BNE | Branch on Not Equal | | ORI | OR Immediate | BLEZ | Branch on Less than or Equal to Zero | | XORI | Exclusive OR Immediate | BGTZ | Branch on Greater Than Zero | | LUI | Load Upper Immediate | BLTZ | Branch on Greater than Zero Branch on Less Than Zero | | Arithmetic | Instructions: 3-Operand, Register-Type | BGEZ | Branch on Greater than or Equal to Zero | | ADD | Add | BLTZAL | Branch on Less Than Zero And Link | | ADDU | Add Unsigned | BGEZAL | Branch on Greater than or Equal to | | SUB | Subtract | DULZAL | Zero And Link | | SUBU | Subtract Unsigned | 2 111 | | | SLT | Set on Less Than | Special Inst | | | SLTU | Set on Less Than Unsigned | SYSCALL | System Call | | AND | AND | BREAK | Breakpoint | | OR | OR | Coprocesso | r Instructions | | XOR | Exclusive OR | BCzT | Branch on Coprocessor z True | | NOR | NOR | BCzF | Branch on Coprocessor z False | | Shift Instru | retione | System Con | trol Coprocessor (CPO) Instructions | | SLL | Shift Left Logical | MTCO | Move To CP0 | | SRL | Shift Right Logical | MFC0 | Move From CP0 | | SRA | Shift Right Arithmetic | RFE | Restore From Exception | | JIIA | anni riight Antimetic | | | #### System Control Coprocessor (CP0) The LR33000's system control coprocessor (CPO) supports exception handling functions of the LR33000. Figure 4 summarizes the register set. Figure 4. The CPO Exception-Handling Registers # MIPS CPU Core (Continued) #### **Operating Modes** To facilitate the separation of user and supervisory software, the LR33000 has two operating modes: user and kernel. Normally, the processor operates in the user mode until an exception is detected, which forces it into the kernel mode. It remains in the kernel mode until a Restore From Exception (RFE) instruction is executed. Figure 5 shows the address space for the two operating modes. **User Mode** – In user mode, a single, uniform address space (kuseg) of 2 Gbytes is available. **Kernel Mode** – Four separate segments are defined in kernel mode: - kuseg References to this 2-Gbyte segment are treated just like user mode references, thus streamlining kernel access to user data. - kseg0 References to this 512-Mbyte segment use cache memory and are hard-mapped to the first 512 Mbytes of memory. - kseg1 References to this 512-Mbyte segment do not use the cache and are hard-mapped into the same 512-Mbyte segment of memory space as kseg0. - kseg2—References to this 1-Gbyte segment are not mapped and the cacheability of data and instructions is controlled on a per access basis by the CACHD signal. Figure 5. LR33000 Address Space # MIPS CPU Core (Continued) #### **Pipeline Architecture** The execution of a single LR33000 instruction consists of five primary steps: - 1. **IF** Fetch the instruction from the instruction cache (I-Cache). - 2. **RD** Read any required operands from CPU registers while decoding the instruction. - 3. **ALU** Perform the required arithmetic or logical operation on instruction operands. - MEM Access memory from the data cache (D-Cache). - 5. **WB** Write results back to register file. Each of these steps requires approximately one CPU cycle as shown in Figure 6 (parts of some operations overlap into another cycle while other operations require only one half cycle). Figure 6. Instruction Execution Sequence The LR33000 uses a five-stage pipeline to achieve an instruction execution rate approaching one instruction per CPU cycle. Thus execution of five instructions at a time are overlapped as shown in Figure 7. Figure 7. LR33000 Instruction Pipeline LR33000 Self-Embedding Processor #### On-Chip Cache Memories The LR33000 contains an 8-Kbyte instruction cache and a 1-Kbyte data cache. Both caches are directly mapped to the LR33000's address space. The cache memories hold instructions and data that are repetitively accessed by the CPU (for example, within a program loop) and thus reduce the number of references that must be made to the slower main memory. Although the LR33000's caches are smaller than the caches commonly used for reprogrammable applications, simulations show a 95 percent hit rate for the 8-Kbyte instruction cache, and the ratio of instruction to data cache size (8 to 1) is ideal for most embedded applications. To provide an additional performance advantage, the LR33000 has separate data and instruction buses to allow the processor to access both caches during a single clock cycle when executing from cache memory. Figure 1 shows the buses. The dual buses allow the processor to execute one instruction per cycle, even during load and store operations. The LR33000 has several features that ensure coherency between its caches and main memory. The LR33000 uses bus snooping when another system device is performing DMA. During bus snooping, the LR33000 monitors the address bus and when it detects an address that matches the address for a valid entry in the cache, it invalidates that entry to ensure that the data therein does not become stale. To ensure that the main memory is consistent with the data cache, the LR33000 uses a write-through technique. Whenever the LR33000 executes a write and there is a data cache hit, that data is also written through to main memory. In addition to these automatic cache coherency features. software can invalidate cache entries by executing store instructions with the cache invalidate enable bits in the DCIC Register set to one. The LR33000 supports block refill for both caches. Refill block sizes can be set to 2, 4, 8, or 16 words, and the refill sizes can be set independently for each cache. #### **On-Chip DRAM Control** The LR33000 has an integral DRAM Controller that supports most popular DRAMs. The DRAM Controller is mapped to a fixed address space of from 0 to 0x0FFF.FFFF, which provides 256 Mbytes of address space for DRAM arrays. For accesses within that address space, the DRAM Controller generates RAS, CAS, OE, and the other control signals necessary to read and write DRAMs. The timing of both the RAS and CAS signals is programmable, and the Controller provides a data ready signal to the processor at the appropriate time in the DRAM access cycle. For small DRAM arrays, the only external logic required is an address multiplexer. Larger arrays require buffers for the control and data signals. Figure 8 shows a simple DRAM system. When the DRAM Controller is disabled, the DRAM address space can be used to access other types of memory or standard I/O devices. Figure 8. LR33000 Subsystem Interfaces ## On-Chip DRAM Control (Continued) To provide higher system performance, the DRAM Controller utilizes the page mode provided by some DRAMs to support block refills of cache. To provide a further performance boost, the DRAM Controller (with the addition of PALimplemented control logic) supports interleaved memories. The DRAM Controller uses the CAS-before-RAS technique to support DRAM refresh. The LR33000 provides a 12-bit Refresh Counter/ Timer to signal refresh intervals. The Refresh Counter/Timer can also be used to support external DRAM controllers, and the LR33000's DRAM Controller can be disabled by software. To provide designers with maximum flexibility, the DRAM Controller supports DMA by external devices and can directly support dual-port DRAMs for those systems that require them. #### **Bus Interface Unit (BIU)** The LR33000's BIU provides a simple memory interface that is easily connected to I/O devices, supports both 8- and 32-bit PROMs, and includes a programmable wait-state generator. In addition, the BIU includes a one-word-deep write buffer and parity logic. As shown in Figure 8, the LR33000's memory interface consists of a 32-bit address bus, a 32-bit data bus, a 4-bit parity bus, and the control signals necessary to manage transfers at the interface. The interface is directly compatible with industry standard I/O devices and memory devices such as UARTs, DMA controllers, SRAMs, etc. #### I/O Device Support To make connecting I/O devices to the LR33000 easy, the LR33000 provides an I/O select signal that it asserts for reads or writes in the range 0x1E00.0000 to 0x1EFF.FFFF. The I/O select signal simplifies the address decoders required for I/O devices that are mapped to this range. One of the LR33000's two wait-state generators further simplifies the connection of I/O devices within this address range. When enabled, the waitstate generator stalls the processor for a programmable number of cycles (from 0 to 15). During the last wait state, the wait-state generator asserts the data ready signal, terminating the memory transaction. To accommodate I/O devices of various speeds, software can reprogram the wait-state generator before each access, or faster devices can terminate an access cycle early by asserting the data ready signal before the programmed number of wait states has expired. The LR33000 also supports byte-wide devices by performing byte gathering during reads if an external device asserts the LR33000's BWIDE input. #### **PROM Support** To make connecting PROMs to the LR33000 easy, the LR33000 provides a PROM select sig- nal that it asserts for reads or writes in the range 0x1F00.0000 to 0x1FFF.FFFF. The LR33000 supports byte-wide devices by performing byte gathering when the LR33000's BWIDE input is asserted. One of the LR33000's two wait-state generators further simplifies the connection of PROMs within this address range. When enabled, the wait-state generator stalls the processor for a programmable number of cycles (from 0 to 15). During the last wait state, the wait-state generator asserts the data ready signal, terminating the memory transaction. To accommodate PROMs of various speeds, software can reprogram the wait-state generator before each access, or faster devices can terminate an access cycle early by asserting the data ready signal before the programmed number of wait states has expired. The LR33000's bootstrap vector falls within the PROM select signal's address range (0x1F00.0000 to 0x1FFF.FFFF), and the LR33000 maps its exception vectors into the PROM select address range when the Bootstrap Exception Vector (BEV) bit in the Status Register is set to one. The BEV bit is automatically set to one on reset and power-up. #### Write Buffer To eliminate processor stalls during write accesses, the LR33000 includes a one-word-deep write buffer. The write buffer captures data (and the associated address) output by the processor and ensures that the data are passed on to main memory. If the write buffer is full during a write access, the BIU stalls the processor until the buffer empties. #### **Parity Logic** The BIU supports optional parity generation and checking. Checking may be enabled on a permemory-access basis, and the LR33000 provides the PERR output to signal parity errors to external logic. #### On-Chip Counter/Timers The LR33000 has two 24-bit counter/timers, Timer 1 and Timer 2, that software can use to time events. These two decrementing timers are clocked by the system clock, and they may interrupt the processor when they reach zero. When they reach zero, the Timer hardware reloads the counter with the initial value and continues decrementing. Timer 1 is wire-ORed to Interrupt 0 and Timer 2 is wire-ORed to Interrupt 1. When the Timers decrement to zero, they assert the interrupt signals until software resets the interrupt bits in the appropriate Timer Control Register. To allow software to time external events, Timer 2 has an enable input, Timer-2-Enable, and a timeout signal, Timer-2-Timeout, which toggles each time the counter decrements to zero. Each Timer is initialized and controlled by two memory-mapped registers: an Initial Count Register and a Control Register. #### Compatibility with the R2000 and R3000 Microprocessors The LR33000 Self-Embedding Processor provides instruction set compatibility with the R2000 and R3000 microprocessors. Therefore, software developed for the R2000 and R3000 can be easily ported to systems based on the LR33000, significantly reducing software development time and resource requirements. However, the LR33000 does not support external coprocessors and does not implement the R2000/R3000 memory management unit (MMU). In addition, the internal cache memories are managed differently and two hardware breakpoint registers have been added to facilitate software debugging. These differences are further described below. #### **Coprocessor Support** The LR33000 does not support external coprocessors. To prevent unpredictable results should a coprocessor instruction be decoded, all external coprocessors should be disabled by setting the appropriate coprocessor usability bits in CPO's Status Register to zero. When the coprocessors are disabled in this way, the detection of a coprocessor instruction causes a Coprocessor Unusable Exception. Table 2 lists the unsupported coprocessor instructions. **Table 2. Unimplemented Instructions** | Op | Description | | | | | | |-------------|------------------------------------|--|--|--|--|--| | Coprocessor | Coprocessor Instructions | | | | | | | LWCz | Load Word from Coprocessor | | | | | | | SWCz | Store Word to Coprocessor | | | | | | | MTCz | Move To Coprocessor <sup>1</sup> | | | | | | | MFCz | Move From Coprocessor <sup>1</sup> | | | | | | | CTCz | Move Control To Coprocessor | | | | | | | CFCz | Mave Control From Coprocessor | | | | | | | COPz | Coprocessor Operation | | | | | | | System Cont | rol Coprocessor (CPO) Instructions | | | | | | | TLBR | Read indexed TLB entry | | | | | | | TLBWI | Write Indexed TLB entry | | | | | | | TLBWR | Write Random TLB entry | | | | | | | TLBP | Probe TLB for matching entry | | | | | | Note: 1. Implemented for CPO only. The LR33000 provides four coprocessor condition signals that software can test using the Branch on Coprocessor z True and Branch on Coprocessor z False (BCzT and BCzF) instructions. This facility allows software to poll hardware that is connected to the condition signals. The corresponding coprocessor must be enabled to use the test instruction. #### **Memory Management Unit Support** The LR33000 does not implement the R2000/R3000 memory management unit, which includes the Translation Lookaside Buffer (TLB). Consequently, the LR33000 does not implement any of the instructions designed to maintain and use the TLB. If the processor detects a TLB instruction, it causes a Reserved Instruction Exception. Table 3 lists the unimplemented instructions. In addition, the LR33000 does not implement the TLB registers in CPO: EntryHi, EntryLo, Index, Random, and Context. References to those registers cause a Reserved Instruction Exception. #### The System Control Processor: CP0 In addition to the removal of the TLB registers, the LR33000's implementation of CP0 includes additional debug and control registers, which are summarized in Figure 4 on page 5. **Debug Registers** – The LR33000 includes program counter and data address breakpoint registers to simplify software debugging. These registers have been incorporated into CPO, and software accesses them using Move from Coprocessor and Move to Coprocessor (MFCO and MTCO) instructions. #### Debug and Cache Invalidate Control Register - This register contains the enable and status bits for the LR33000's debug mechanism and the control bits for the Cache Controller's invalidate mechanism. (The LR33000 does not implement the R2000/R3000 cache control bits, which are located in the Status Register.) #### **Signal Definitions** This section describes the signals that comprise the LR33000's bit-level interface to other devices. This section is divided into five sections: - Memory Interface Signals - Bus Arbitration Signals - Peripheral Interface Signals - Status Signals - Miscellaneous Signals #### **Memory Interface Signals** This section describes the LR33000's memory interface, which consists of a 32-bit Address Bus, a 32-bit Data Bus, and the control signals required to regulate transactions with memory and I/O subsystems. The memory interface also contains the signals required to control DRAM arrays directly. #### A[31:0] Address Bus [31:0] – When it is bus master, the LR33000 uses A [31:0] to transmit instruction and data addresses to the memory and peripherals. When another device owns the bus, the LR33000 snoops addresses generated by the bus master (if CACHD is asserted). #### AS Address Strobe – $\overline{AS}$ indicates that a valid address is present on the Address Bus. During memory transactions as bus master, the LR33000 asserts $\overline{AS}$ one half cycle after it asserts $\overline{MXS}$ . #### **BERR** **Bus Error** – External logic asserts this signal to indicate that an exceptional condition has occurred. When BERR is asserted, the LR33000 terminates the current memory transaction and takes a Bus Error Exception. #### **BFREQ** **Block Fetch Request** – The LR33000 asserts this signal to indicate that it wants to perform a block-fetch transaction. The LR33000 asserts BFREQ whenever a cache miss occurs. #### **BFTCH** **Block Fetch** – In response to the LR33000's assertion of BFREQ, external memory control logic asserts this signal to indicate that the LR33000 can expect a block transfer from memory. When the LR33000's DRAM Controller is used to manage memory, the DRAM Controller acknowledges the BFREQ signal internally and automatically. Unless there is an external device that is capable of block-fetch transactions, BFTCH should be tied to VDD when using the internal DRAM Controller. #### RWINE Byte-Wide Port – External logic asserts BWIDE to indicate that the memory interface is eight bits wide. When BWIDE is asserted, the LR33000 executes four memory cycles with sequential byte addresses, beginning with the effective address. (The byte-wide feature supports partial-word accesses, but always performs four memory cycles.) If the effective address is not modulo four, the LR33000 wraps around to get all of the bytes in the word in which the effective address falls. For byte-wide transactions, the LR33000 always takes data from bits D[7:0]. #### **CACHD** Cacheable Data – External logic asserts this signal to indicate that the instruction or data fetched during the current cycle may be stored in the LR33000's on-chip cache. If CACHD is not asserted, the LR33000 does not cache the instruction or data fetched during the current transaction. #### D[31:0] **Data Bus [31:0]** – The LR33000 uses D[31:0] to transfer data and instructions to and from memory and peripherals. When another device owns the bus, it may drive or sample these signals. #### **DCAS** **DRAM Column Address Strobe** – During a DRAM memory transaction, the LR33000's DRAM Controller asserts this signal to indicate that the address presented to the DRAM array is the column address. #### **DMXS** DRAM Mux Select – The LR33000's DRAM controller outputs DMXS for the Data Select input of the multiplexers required to multiplex the row and column address from the Address Bus onto the DRAMs' address bus. When HIGH, DMXS indicates that the row address should be selected. When LOW, DMXS indicates that the column address should be selected. #### DOE **DRAM Output Enable** – The LR33000's DRAM Controller asserts this signal to enable DRAM data outputs. #### **Signal Definitions** (Continued) #### DP[3:0] Data Parity [3:0] - DP[3:0] allow the LR33000 to check and transmit parity bits for the four data bus bytes. The LR33000 uses even parity. #### DRAS **DRAM Row Address Strobe** – During a DRAM memory transaction, the LR33000's DRAM Controller asserts DRAS to indicate that the address presented to the DRAM array is the row address. #### DRDY Data Ready - External logic asserts this signal to indicate that it can accept or is providing data. The assertion of DRDY terminates the memory transaction. Because the LR33000 must wait for external logic to assert DRDY before it can complete a memory transaction, slow devices can use DRDY to stall the processor. However, when the automatic wait state generator is enabled, the LR33000 asserts an internal version of DRDY to end transactions. EPROM Select - The LR33000 asserts this signal to indicate that it is accessing the EPSEL address space (0x1F00.0000 to 0x1FFF.FFFF). EPSEL can be used as a chip select. If automatic wait state generation is enabled, the LR33000 generates an internal DRDY signal a programmable number of cycles after the transaction begins. The external PROM logic may override the internal wait-state generator by asserting the DRDY signal before the programmed number of wait states have passed. I/O Select - The LR33000 asserts this signal to indicate that it is accessing the TOSEL address space (0x1E00.000 to 0x1EFF.FFFF). TOSEL can be used as a chip select. If automatic wait state generation is enabled, the LR33000 generates its own DRDY signal a programmable number of cycles after the transaction begins. The external I/O logic may override the internal wait-state generator and use the DRDY signal to control the number of wait states. #### MXS **Memory Transaction Start** – The LR33000 asserts MXS for one clock cycle at the beginning of a memory transaction to indicate the start of the transaction. #### PEN Parity Enable – When asserted by external logic during a read transaction, the LR33000 performs byte-wise checking for even parity on the Data and Data Parity Buses. When deasserted, the LR33000 does not check parity. External logic that is connected to the LR33000's byte-wide port should never assert PEN. #### **PERR** Parity Error - The LR33000 asserts PERR to indicate that it has detected a parity error during the just-completed memory transaction. PERR can be tied to an interrupt input to cause a parity error exception. #### RD Read Strobe – When bus master, the LR33000 asserts RD to indicate that the current transaction is a read transaction and that memory may drive data onto D[31:0]. When deasserted, only the LR33000 may drive D[31:0]. When external logic is bus master, it should drive RD as described in the previous paragraph. #### RT Read Transaction – When bus master, the LR33000 asserts RT to indicate that the current memory cycle is a read transaction. The LR33000 deasserts RT during write transactions. When the LR33000 is not bus master, the LR33000 monitors this signal to determine whether it should perform cache snooping. When external logic is bus master, it should drive RT as described in the previous paragraph. #### **WR**[3:0] Byte Write Strobes [3:0] - The LR33000 asserts these signals to indicate that there is valid data on the corresponding segment of the Data Bus. #### **Bus Arbitration Signals** This subsection describes the LR33000's bus arbitration signals. The LR33000's memory interface is designed to be used as a general-purpose bus, and these signals allow intelligent peripherals to request bus mastership to per- ## 5304804 0008831 048 MILLC LR33000 Self-Embedding Processor ## **Signal Definitions** (Continued form DMA operations or access the LR33000's on-chip cache memories. #### BREQ **Bus Request** – External bus masters assert this signal to request control of the Address and Data Buses and the relevant control signals. #### **BGNT** **Bus Grant** – The LR33000 asserts this signal to grant control of the memory buses to the requesting device. When BGNT is asserted, the LR33000 3-states the following signals: | D[31:0] | DP[3:0] | |---------|---------| | A[31:0] | MXS | | AS | RT | | RD | DΤ | | WR[3:0] | BFREQ | When BGNT is asserted, the requesting bus master can control the 3-state signals. #### **DMAR** **DMA Request** – External logic asserts this signal to request use of the LR33000's DRAM Controller. The $\overline{DMAR}$ and $\overline{DMAC}$ signals are not related to the $\overline{BREQ}$ and BGNT signals. #### DMAC **DMA Cycle** – The LR33000 asserts this signal to acknowledge the DMAR and to indicate that the DRAM Controller has started the access for the requesting device. During such DMA accesses, the DRAM Controller manages the DRAS, DCAS, and DMXS signals. The DMA device must drive the RAM's write strobes, address bus, and data bus; a configuration that requires multiport RAMs. During DMA operations by other devices, the LR33000 continues to control and use the A[31:0], D[31:0], and DP[3:0]. If both external logic and the LR33000 need to use the DRAM Controller, they take turns, switching control at the end of each memory transaction. #### **D\$TST** Data Cache Access — When this signal is asserted, external logic can read and write the LR33000's data cache. In data cache access mode the external device controls A[31:0], D[31:0], AS, and RT signals. #### **ISTST** Instruction Cache Access – When this signal is asserted, external logic can read and write the LR33000's instruction cache. In instruction cache access mode the external device controls the A[31:0], D[31:0], AS, and RT signals. #### **Peripheral Interface Signals** The LR33000 contains three counter/timers. Two of the three timers can be controlled via the peripheral interface signal described in this subsection. #### CPC[3:0] Coprocessor Condition [3:0] – The four Coprocessor Condition signals, CPC[3:0], carry condition inputs that the LR33000 can separately test using coprocessor branch instructions. Note that the corresponding coprocessor usable bit (Cu[3:0]) in the Status Register must be set in order to test a condition input. Although the CPC inputs are tested using coprocessor branch instructions, the LR33000 hardware makes no assumptions about the actual source of these signals. Therefore the use of these condition inputs is application-dependent. #### INT[5:0] Interrupt [5:0] — External logic asserts these signals to cause the LR33000 to take an interrupt exception. Note that interrupts are not sampled in any other type of stall cycles. An instruction sees the interrupt only during the ALU pipestage. After the assertion of an interrupt and the occurrence of an interrupt exception, the interrupts continue to be sampled to provide a level-sensitive indication of the active interrupt or interrupts. The interrupts are not latched within the processor when an interrupt exception occurs. The interrupt inputs can be individually disabled or masked by setting the appropriate bit in the LR33000's Status Register. #### RTO Refresh Timeout – The LR33000 asserts this signal to indicate that the Refresh Timer has counted down from its preset value to zero. The LR33000 continues to assert RTO until external logic asserts RTACK, but the Counter does not ## 5304804 0008832 T84 **MI**LLC LR33000 Self-Embedding Processor ## **Signal Definitions** (Continued) stop running: it loads the initial value and continues to count. When the DRAM Controller is enabled, this signal indicates that a refresh cycle is in progress. When the DRAM Controller is disabled, external DRAM control logic can use the assertion of RTO to start a refresh cycle. #### RTACK Refresh Timer Acknowledge — External logic asserts RTACK to indicate that it has completed the refresh operation initiated by the LR33000's assertion of RTO. The assertion of RTACK causes the LR33000 to deassert RTO. External logic must assert RTACK for two cycles to guarantee that RTO resets. When the DRAM Controller is enabled, RTACK must be tied LOW. #### T2EN **Timer 2 Enable** – External logic asserts this signal to enable the operation of Timer 2. Timer 2 counts as long as T2EN is asserted. #### **T2T0** Timer 2 Timeout – The LR33000 toggles T2TO to indicate that the LR33000's Timer 2 has counted down from its preset value to zero. T2TO is set LOW on cold and warm starts. #### **Status Signals** The LR33000 generates four signals that indicate its internal state. Those signals are described in this subsection. #### **BRTKN** **Branch Taken** – When asserted, this signal indicates that the condition has been met for a branch instruction in the LR33000's pipeline. The LR33000 signals branches during the ALU stage of the pipeline, which is when the control transfer occurs. #### DT **Data Transaction** – The LR33000 asserts this signal to indicate that the current bus transaction is a data read or write transaction. The LR33000 deasserts this signal to indicate that the current bus transaction is an instruction fetch. #### STALL Stall – The LR33000 asserts this signal to indicate that it is in a stall state. #### **TDONE** **Test Mode Transaction Done** – The LR33000 asserts this signal to indicate that a cache access mode read or write operation is complete. #### Miscellaneous Signals The LR33000 has six miscellaneous inputs, which are described in this subsection. #### BENDN **Big Endian** – This signal controls the byte ordering of the LR33000. When BENDN is tied HIGH, byte 0 is the most-significant byte (big endian). When BENDN is tied LOW, byte 0 is the least-significant byte (little endian). #### **FRCM** Force Cache Miss — When external logic asserts FRCM, the LR33000 detects a cache miss on the current instruction fetch. This signal is intended for test and in-circuit emulation purposes. #### HIGHZ High Impedance – When external logic asserts HIGHZ, the LR33000 3-states all of its outputs. SYSCLK need not be active for HIGHZ to 3-state the LR33000 outputs. In addition, HIGHZ selects between warm and cold processor starts after reset. When HIGHZ and RESET are asserted together, the LR33000 executes a cold start after RESET is deasserted. When RESET is asserted alone, the LR33000 executes a warm start. The DRAM Controller is *not* re-initialized on a warm start. #### RESET Reset – A LOW-to-HIGH transition of RESET initializes the processor and initiates a non-maskable Reset Exception. Driving RESET LOW does not halt the processor or cause any other action. Only a LOW-to-HIGH transition of RESET initializes the processor. #### SYSCLK **System Clock** – This signal is the clock input to the processor. It determines the instruction cycle time of the processor. #### **THIT** **Test Hit** – The LR33000 asserts THIT during a read of its instruction or data caches to indicate that the cache tags matched the address of the read. This signal is intended for test purposes. #### **Specifications** This section provides the electrical specifications for the LR33000. Table 3 lists the absolute maximum rating for the LR33000. Operation beyond the limits set forth in this table may impair the useful life of the device. Table 4 lists the LR33000's recommended operating conditions, Table 5 lists the capacitance of its inputs and outputs, and Table 6 lists the DC electrical specifications for the LR33000. **Table 3. Absolute Maximum Ratings** | Symbol | Parameter | Limits <sup>1</sup> | Unit | |--------|---------------------------------------|---------------------|------| | VDD | DC Supply | -0.3 to +7 | ٧ | | VIN | Input Voltage | -0.3 to VDD +0.3 | ٧ | | IIN | DC Input Current | ±10 | mΑ | | TSTG | Storage Temperature<br>Range, Metal | 0 to +125 | °C | | TSTG | Storage Temperature<br>Range, Ceramic | -65 to +150 | °C | #### Note: **Table 4. Recommended Operating Conditions** | Symbol | Parameter | Limits | Unit | |--------|------------------------------------|----------------|------| | VDD | DC Supply,<br>Commercial | +4.75 to +5.25 | ٧ | | VDD | DC Supply,<br>Military | +4.50 to +5.50 | V | | TA | Ambient Temperature,<br>Commercial | 0 to +70 | °C | | TA | Ambient Temperature,<br>Military | -55 to +125 | °C | #### **Table 5. Capacitance** | Symbol | Parameter <sup>1</sup> | Min | Тур | Max | Unit | |--------|------------------------|-----|-----|-----|------| | CIN | Input<br>Capacitance | | | 5 | pF | | COUT | Output<br>Capacitance | | | 10 | pF | | CIO | I/O Bus<br>Capacitance | | | 15 | ρF | #### Note: **Table 6. DC Characteristics** | Symbol | Parameter | Condition <sup>1</sup> | Min | Тур | Max | Units | |--------|------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------|-------------------|-------------------|----------------| | VIL | Voltage Input LOW | | _ | _ | 0.8 | ٧ | | VIH | Voltage Input HIGH | | 2.0 | _ | | ٧ | | VOH | Voltage Output HIGH | IOH = -4.0 mA<br>IOH = -8.0 mA | 2.4<br>2.4 | 4.5<br>4.5 | _ | V<br>V | | VOL | Voltage Output LOW | IOL = 4.0 mA<br>IOL = 8.0 mA | - | 0.2<br>0.2 | 0.4<br>0.4 | V<br>V | | IIL | Current Input Leakage | VDD = Max, VIN = VDD or VSS | -10 | ±1 | 10 | μА | | 10Z | Current 3-State Output Leakage | VDD = Max, VOUT = VSS or VDD | -10 | ±1 | 10 | μА | | IIPU | Current Input Pull-up | VIN = VSS or 3.5 V | -35 | -115 | -350 | μА | | IOZU | Current 3-State Output w/ Pull-up | VIN = VSS or 3.5 V | -2 | _ | -175 | μΑ | | IOSP4 | Current P-Channel Output Short Circuit (4 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VSS | -25 | -70 | -140 | mA | | IOSP8 | Current P-Channel Output Short Circuit (8 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VSS | -50 | -140 | -280 | mA | | IOSN4 | Current N-Channel Output Short Circuit<br>(4 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VDD | 30 | 75 | 140 | mA | | IOSN8 | Current N-Channel Output Short Circuit (8 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VDD | 60 | 150 | 280 | mA | | סמו | Quiescent Supply Current | VIN = VDD or VSS | - | _ | 2 | mΑ | | ICC | Dynamic Supply Current | VDD = Max, f = 25 MHz<br>VDD = Max, f = 33 MHz<br>VDD = Max, f = 40 MHz | -<br>-<br>- | 450<br>550<br>600 | 550<br>625<br>700 | mA<br>mA<br>mA | #### Note: - 1. Specified at VDD equals 5 V $\pm$ 5% at ambient temperature over the specified range. - 2. Not more than one output may be shorted at a time for a maximum duration of one second. <sup>1.</sup> Referenced to VSS. Measurement conditions are VIN = 5.0 V, TA = 25 °C and clock frequency = 1 MHz. **Specifications** (Continued) Table 7 lists the AC electrical specifications for the LR33000, and Figures 9 through 11 are timing waveforms that illustrate the AC timing values. In the AC specifications, all timing is referenced to 1.5 V, and all output timing assumes 55 pF of capacitive load. **Table 7. AC Timing Values** | | | | 40 | MHz | 33 | MHz | 25 | MHz | | |-------------------|----------------------|---------------------------------------------|--------------------------------------------------|---------------------|----|-----|----------|-----|----| | Parameter | | Description | Min | Min Max Min Max Min | | Max | Units | | | | 13. | t <sub>SHAV</sub> | SYSCLK+ to Address Valid | _ | 17 | - | 20 | | 26 | ns | | | t <sub>SHBRV</sub> | SYSCLK+ to BFREQ Valid <sup>1</sup> | - | 15 | - | 16 | - | 20 | ns | | | t <sub>SHBRI</sub> | SYSCLK+ to BFREQ Invalid | - | 15 | - | 16 | - | 20 | ns | | | t <sub>SHML</sub> | SYSCLK+ to MXS Law | _ | 15 | - | 16 | _ | 20 | ns | | | t <sub>SHRTL</sub> | SYSCLK+ to RT Low | - | 15 | - | 16 | _ | 20 | ns | | | t <sub>shrth</sub> | SYSCLK+ to RT High | - | 14 | - | 15 | _ | 18 | ns | | 1 | t <sub>SHOTV</sub> | SYSCLK+ to DT Valid | - | 15 | - | 16 | - | 20 | ns | | | t <sub>SHDTI</sub> | SYSCLK+ to DT Invalid | - | 15 | _ | 16 | - | 20 | ns | | | t <sub>SLAL</sub> | SYSCLK- to AS, RD Low | - | 17 | - | 20 | - | 23 | ns | | | t <sub>SLSL</sub> | SYSCLK- to IOSEL or EPSEL Low | - | 14 | _ | 15 | - | 18 | ns | | | t <sub>SLSH</sub> | SYSCLK+ to TOSEL or EPSEL High | - | 14 | - | 15 | _ | 18 | ns | | | tavasl | Address Valid to AS, RD, TOSEL, EPSEL Low | 5 | - | 5 | - | 5 | - | ns | | † | t <sub>CSSL</sub> | Control <sup>2,3</sup> Setup to SYSCLK- | 4 | - | 5 | _ | 6 | - | ns | | | t <sub>DRSSL</sub> 4 | DRDY Setup to SYSCLK- | 8 | - | 9 | | 10 | _ | ns | | | t <sub>CHSL</sub> | Control <sup>3,5</sup> Hold from SYSCLK- | 3 | - | 4 | _ | 5 | - | ns | | + | t <sub>BEHSL</sub> | BERR Hold from SYSCLK- | 5 | - | 6 | - | 7 | - | ns | | | t <sub>DSSH</sub> | Data and Parity Setup before SYSCLK+ | 0 | - | 0 | - | 0 | - | ns | | | t <sub>DHSH</sub> | Data and Parity Hold from SYSCLK+ | 6 | _ | 7 | _ | 9 | - | ns | | | t <sub>SHASH</sub> | SYSCLK+ to AS, RD High | - | 12 | - | 13 | - | 15 | ns | | | t <sub>AHSH</sub> 6 | Address Hold from AS, RD, TOSEL, EPSEL High | 0 | - | 0 | - | 0 | - | ns | | - | t <sub>AHWH</sub> 6 | Address Hold from WR[3:0] High | 0 | - | 0 | - | 0 | - | ns | | | t <sub>SHWRV</sub> | SYSCLK+ to WR(3:0) Valid | - | 15 | - | 16 | - | 20 | ns | | $\overline{}$ | t <sub>SHDV</sub> | SYSCLK+ to Data and Parity Valid | - | 19 | - | 21 | - | 26 | ns | | - | t <sub>SHWRH</sub> | SYSCLK+ to WR(3:0) High | - | 13 | - | 14 | - | 16 | ns | | | t <sub>WRHDI</sub> 6 | WR[3:0] High to Data and Parity 3-State | 10 | - | 10 | - | 10 | - | ns | | | t <sub>SLRL</sub> | SYSCLK- to DRAS Low | - | 13 | _ | 14 | - | 17 | пѕ | | $\longrightarrow$ | t <sub>ASRL</sub> | Address Setup before DRAS Low | 5 | - | 5 | _ | 8 | - | ns | | | tslmsl | SYSCLK- to DMXS Low | - | 13 | _ | 14 | _ | 16 | ns | | 55. | t <sub>SLMSH</sub> | SYSCLK- to DMXS High | _ | 13 | - | 14 | _ | 16 | ns | | 56. | t <sub>SLCAL</sub> | SYSCLK+/- to DCAS Low | - | 13 | - | 14 | - | 17 | ns | | 57. | t <sub>SLOEL</sub> | SYSCLK- to DOE Low | † <u>-</u> | 13 | - | 14 | _ | 17 | ns | | 58. | t <sub>SHCAH</sub> | SYSCLK+ to DCAS High | <del> </del> | 13 | - | 14 | | 17 | ns | | 59. | t <sub>SHOEH</sub> | SYSCLK+ to DOE High | - | 18 | _ | 19 | - | 20 | ns | | 63. | t <sub>SLRAH</sub> | SYSCLK- to DRAS High | _ | 12 | _ | 13 | <u> </u> | 15 | ns | 1. Block-fetch transactions must have one wait-state in the first word of a block fetch. A block-fetch transaction is requested - on any read access to cacheable memory after a cache miss. Includes BERR, CACHD, BWIDE, PEN, and DMAR. Also includes DRDY only for non-DRAM cycles. Once sampled at SYSCLK-, BWIDE is ignored until four bytes have been fetched or a bus error has been detected. PEN is ignored if BWIDE is sampled at SYSCLK-. - 4. This parameter is applicable only when an external controller asserts DRDY to terminate a DRAM read or write transaction. - 5. Includes DRDY, CACHD, BWIDE, PEN, and DMAR. - 6. This parameter is guaranteed by design and is not tested. Figure 9. Read Transaction Timing LSI LOGIC LR33000 Self-Embedding Processor **Specifications** (Continued) Figure 10. Write Transaction Timing Specifications (Continued) Figure 11. DRAM Access Timing #### Pinout, Package, and Ordering Information The LR33000 is available in two different packages: a 155-pin Ceramic Pin Grid Array (CPGA) and a 160-pin Metal Quad Flat Package (MQUAD). Designers will choose the package that meets the cost and performance requirements of their application. Table 8 lists and describes the two packages by order number. This section contains two types of information for each package type: a pinout and a mechanical drawing. For the 155-pin CPGA, Figure 12 and Figure 13 contain the two types of information. For the 160-pin MQUAD, Figure 14 and Figure 15 contain the two types of information. **Table 8. Recommended Operating Conditions** | Order Number | Clock<br>Frequency<br>(MHz) | Package Type | Operating<br>Range | |--------------|-----------------------------|---------------|--------------------| | LR33000MC-25 | 25 | 160-pin MQUAD | Commercial | | LR33000MC-33 | 33 | 160-pin MQUAD | Commercial | | LR33000MC-40 | 40 | 160-pin MQUAD | Commercial | | LR33000HC-25 | 25 | 155-pin CPGA | Commercial | | LR33000HC-33 | 33 | 155-pin CPGA | Commercial | | LR33000HC-40 | 40 | 155-pin CPGA | Commercial | ## ■ 5304804 0008838 4T2 ■■LLC LR33000 Self-Embedding Processor Pinout, Package, and Ordering Information (Continued) | Α | | vss | | | | | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | |-------|---------------|--------|--------|----------|-----|-----|-----|-----|-------|-----|-----|------|-------|------|-------|-----------------| | | $\overline{}$ | V33 | D7 | D10 | vss | D14 | D17 | vss | VDD | D22 | D25 | D28 | D31 | т2ТО | VDD | vss | | B V | /DO | D6 | * | D9 | D12 | VDD | D16 | D19 | D20 | D23 | D26 | D29 | CACHD | VSS | * | VDD | | CO | D4 | D5 | * | D8 | D11 | D13 | D15 | D18 | D21 | D24 | D27 | D30 | PEN | * | PERR | RTO | | ם ם | D1 | D2 | D3 | | | | | | | | | | | DP0 | DP1 | DP2 | | E , | * | DMAR | 00 | | | | | | | | | | | | BFREQ | DOE | | F CP | PC2 | CPC3 | TDONE | | | | | | | | | | | | RT | BREQ | | G BEN | NDN | CPC0 | CPC1 | Top View | | | | | | | | | | BGNT | MXS | DRDY | | H V | /ss | D\$TST | I\$TST | | | | | | | | | | | AS. | ветсн | vss | | J V | /DD | SYSCLK | * | | | | | | | | | | | DCAS | DRAS | VDD | | K ST | TALL | דם | RTACK | | | | | | | | | | | | BERR | DMXS | | L T2 | 2EN | EPSEL | IOSEL | | | | | | | | | | | | WR2 | WRT | | M DW | MAC | HIGHZ | RESET | | | | | | | | | | | A0 | * | BWIDE | | N IN | NT5 | INT4 | INT2 | | | | | | | | | | | А3 | A2 | A1 | | PIN | NT3 | FRCM | * | INT1 | A29 | A26 | A23 | A21 | BRTKN | A16 | A13 | VDD | A10 | A6 | A5 | Α4 | | R V | vss | * | * | A31 | A28 | A25 | A22 | A20 | A19 | A17 | A14 | THIT | A11 | A8 | * | vss | | T VI | √DD | vss | INTO | A30 | A27 | A24 | vss | VDD | vss | A18 | A15 | A12 | vss | A9 | A7 | VDD<br>MD91.35A | Note: Figure 12. 155-Pin CPGA Pinout Pins indicated with an asterisk (\*) are reserved – do not connect. Pinout, Package, and Ordering Information (Continued) Figure 13. 155-Pin CPGA Mechanical Drawing Pinout, Package, and Ordering Information (Continued) Note: 1. Pins indicated with NC are not connected - do not connect. Figure 14. 160-Pin MQUAD Pinout Pinout, Package, and Ordering Information (Continued) # A2 A A G (Note 3) Figure 15. 160-Pin MQUAD Mechanical Drawing #### Note: - 1. Total number of pins is 160. - 2. Drawing is not to scale. - Coplanarity of all leads shall be within 0.10 mm (difference between the highest and lowest lead with seating plane – C – as reference). - 4. Lead pitch determined at H - - 5. Leadframe to package offset tolerance is $\pm 0.10$ mm Max. - For board layout and manufacturing, you may obtain engineering drawings from your LSI Logic Products marketing representative by requesting the outline drawing for package code WU. MD93.WU