1-TO-1 ## 2.5V, 3.3V DIFFERENTIAL-TO-LVCMOS/LVTTL TRANSLATOR #### GENERAL DESCRIPTION The ICS83021I is a 1-to-1 Differential-to-LVCMOS/LVTTL Translator and a member of the HiPerClockS™family of High Performance Clock Solutions from ICS. The differential input is highly flexible and can accept the following input types: LVPECL, LVDS, LVHSTL, SSTL, and HCSL. The small 8-lead SOIC footprint makes this device ideal for use in applications with limited board space. #### **F**EATURES - One LVCMOS / LVTTL output - · Differential CLK, nCLK input pair - CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL - · Maximum output frequency: 350MHz (typical) - Part-to-part skew: 500ps (maximum) - Additive phase jitter, RMS: 0.21ps (typical), 3.3V output - Small 8 lead SOIC package saves board space - Full 3.3V, 2.5V operating supply - -40°C to 85°C ambient operating temperature - Available in both standard and lead-free RoHS-compliant packages ### **BLOCK DIAGRAM** ### PIN ASSIGNMENT 8-Lead SOIC 3.8mm x 4.8mm, x 1.47mm package body M Package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | /pe | Description | |---------|-----------------|--------|----------|-------------------------------------------------------| | 1, 4, 6 | nc | Unused | | No connect. | | 2 | CLK | Input | Pulldown | Non-inverting differential clock input. | | 3 | nCLK | Input | Pullup | Inverting differential clock input. | | 5 | GND | Power | | Power supply ground. | | 7 | Q0 | Output | | Single clock output. LVCMOS / LVTTL interface levels. | | 8 | V <sub>DD</sub> | Power | | Positive supply pin. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------------------------|------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (per output) | V <sub>DD</sub> = 3.6V | | 23 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | R <sub>out</sub> | Output Impedance | | 5 | 7 | 12 | Ω | 1-TO-1 ## 2.5V, 3.3V DIFFERENTIAL-TO-LVCMOS/LVTTL TRANSLATOR #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_I$ -0.5V to $V_{DD}$ + 0.5 V Outputs, $V_{OD}$ -0.5V to $V_{DD}$ + 0.5V Package Thermal Impedance, θ<sub>14</sub> 112.7°C/W (0 Ifpm) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. **Table 3A. Power Supply DC Characteristics,** $V_{DD} = 3.3V \pm 0.3V$ or $2.5V \pm 5\%$ , $TA = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | V | Positivo Cupply Voltage | | 3.0 | 3.3 | 3.6 | V | | V <sub>DD</sub> | Positive Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Power Supply Current | | | | 20 | mA | $\textbf{TABLE 3BC. LVCMOS / LVTTL DC Characteristics, } V_{DD} = 3.3V \pm 0.3V \text{ or } 2.5V \pm 5\%, TA = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------------|-------------------|---------|---------|---------|-------| | V | Output High Voltage: NOTE 1 | $V_{DD} = 3.6V$ | 2.6 | | | V | | V <sub>OH</sub> | Output High Voltage; NOTE 1 | $V_{DD} = 2.625V$ | 1.8 | | | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | | | 0.5 | V | NOTE 1: Outputs terminated with $50\Omega$ to $V_{DD}/2$ . See Parameter Measurement Information, Output Load Test Circuit Diagrams. **Table 3C. Differential DC Characteristics,** $V_{DD} = 3.3V \pm 0.3V$ or $2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------------------------|------|-------------------------------------------------|-----------|---------|------------------------|-------| | | land the Comment | nCLK | $V_{IN} = V_{DD} = 3.6V \text{ or } 2.625V$ | | | 5 | μΑ | | Iн | Input High Current | CLK | $V_{IN} = V_{DD} = 3.6V \text{ or } 2.625V$ | | | 150 | μΑ | | | Input Low Current | nCLK | $V_{IN} = 0V, V_{DD} = 3.6V \text{ or } 2.625V$ | -150 | | | μΑ | | I'IL | | CLK | $V_{IN} = 0V, V_{DD} = 3.6V \text{ or } 2.625V$ | -5 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Voltage;<br>NOTE 1, 2 | | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: For single ended applications, the maximum input voltage for CLK, nCLK is V<sub>pp</sub> + 0.3V. NOTE 2: Common mode voltage is defined as $V_{H}$ . Table 4A. AC Characteristics, $V_{DD} = 3.3V \pm 0.3V$ , $T_{A} = -40$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|---------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | 350 | | MHz | | t <sub>PD</sub> | Propagation Delay, NOTE 1 | <i>f</i> ≤ 350MHz | 1.7 | 2.0 | 2.3 | ns | | tsk(pp) | Part-to-Part Skew; NOTE 2, 3 | | | | 500 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | 100MHz, Integration Range<br>(637kHz-10MHz) | | 0.21 | | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 0.8V to 2V | 100 | 250 | 400 | ps | | odc | Output Duty Cycle | <i>f</i> ≤ 166MHz | 45 | 50 | 55 | % | | | Output Duty Cycle | 166MHz < <i>f</i> ≤ 350MHz | 40 | 50 | 60 | % | All parameters measured at $f_{\text{MAX}}$ unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the output at $V_{DD}/2$ . NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at $V_{pp}/2$ . NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. **Table 4B. AC Characteristics,** $V_{DD} = 2.5V \pm 5\%$ , TA = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|------------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | 350 | | MHz | | t <sub>PD</sub> | Propagation Delay, NOTE 1 | <i>f</i> ≤ 350MHz | 1.9 | 2.2 | 2.5 | ns | | tsk(pp) | Part-to-Part Skew; NOTE 2, 3 | | | | 500 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter Section | 100MHz, Integration Range<br>(637kHz-10MHz) | | 0.21 | | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 250 | | 550 | ps | | odc | Output Duty Cycle | <i>f</i> ≤ 250MHz | 45 | 50 | 55 | % | | | Output Duty Cycle | 250MHz < <i>f</i> ≤ 350MHz | 40 | 50 | 60 | % | All parameters measured at $f_{\text{MAX}}$ unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the output at $V_{pp}/2$ . NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V<sub>nn</sub>/2. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. #### **ADDITIVE PHASE JITTER** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependant on the input source and measurement equipment. ### PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD ACTEST CIRCUIT #### 2.5V OUTPUT LOAD AC TEST CIRCUIT #### DIFFERENTIAL INPUT LEVEL #### PART-TO-PART SKEW #### PROPAGATION DELAY #### **OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD** #### 3.3V OUTPUT RISE/FALL TIME 2.5V OUTPUT RISE/FALL TIME ### **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\rm DD}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK/nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 2A to 2E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 2A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 2A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 2B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 2E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE 1-TO-1 ## 2.5V, 3.3V DIFFERENTIAL-TO-LVCMOS/LVTTL TRANSLATOR ### **RELIABILITY INFORMATION** ### Table 5. $\theta_{\text{JA}}$ vs. Air Flow Table for 8 Lead SOIC ### $\theta_{IA}$ by Velocity (Linear Feet per Minute) O 200 500 Single-Layer PCB, JEDEC Standard Test Boards 153.3°C/W 128.5°C/W 115.5°C/W Multi-Layer PCB, JEDEC Standard Test Boards 112.7°C/W 103.3°C/W 97.1°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### **Transistor Count** The transistor count for ICS83021I is: 416 Pin-to-pin compatible with MC100EPT21 #### PACKAGE OUTLINE - SUFFIX M FOR 8 LEAD SOIC TABLE 6. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | | |--------|------------|---------|--| | STWBOL | MINIMUM | MAXIMUM | | | N | 8 | 3 | | | A | 1.35 | 1.75 | | | A1 | 0.10 | 0.25 | | | В | 0.33 | 0.51 | | | С | 0.19 | 0.25 | | | D | 4.80 | 5.00 | | | E | 3.80 | 4.00 | | | е | 1.27 BASIC | | | | Н | 5.80 | 6.20 | | | h | 0.25 | 0.50 | | | L | 0.40 | 1.27 | | | α | 0° | 8° | | Reference Document: JEDEC Publication 95, MS-012 **1-**TO-**1** ## 2.5V, 3.3V DIFFERENTIAL-TO-LVCMOS/LVTTL TRANSLATOR #### TABLE 7. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|----------|-------------------------|--------------------|---------------| | ICS83021AMI | 83021AMI | 8 lead SOIC | tube | -40°C to 85°C | | ICS83021AMIT | 83021AMI | 8 lead SOIC | 2500 tape & reel | -40°C to 85°C | | ICS83021AMILF | 83021AIL | 8 lead "Lead-Free" SOIC | tube | -40°C to 85°C | | ICS83021AMILFT | 83021AIL | 8 lead "Lead-Free" SOIC | 2500 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. The aforementioned trademark, HiPerClockS is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. Downloaded from Elcodis.com electronic components distributor 1-то-1 # 2.5V 3.3V DIFFERENTIAL-TO-LVCMOS/LVTTL TRANSLATOR | | REVISION HISTORY SHEET | | | | | | | | |-----|------------------------|------|-----------------------------------------------------------------------------------------|----------|--|--|--|--| | Rev | Table | Page | Description of Change | Date | | | | | | | T2 | 2 | Pin Characteristics table - added 2.5V C <sub>PD</sub> . | | | | | | | | T3B | 3 | Added 2.5V Power Supply table. | | | | | | | | T3C | 3 | LVCMOS table - added 2.5V V <sub>OH</sub> . | | | | | | | | T3D | 3 | Differential table - added 2.5V. | | | | | | | В | T4B | 4 | Added 2.5V AC Characteristics table. | 6/3/04 | | | | | | | | 5 | Added 2.5V Output Load AC Test Circuit Diagram and 2.5V Output Rise/Fall Time Diagrams. | | | | | | | | | 6 | Updated Figure 1. | | | | | | | | | 7 | Added Differential Clock Input Interface section. | | | | | | | В | | 2 | Pin Characteristics Table - changed C <sub>IN</sub> 4pF max. to 4pF typical. | 6/30/04 | | | | | | В | T4A | 4 | 3.3V AC Characteristics Table - changed odc Test Conditions. | 0/30/04 | | | | | | В | | 1 | Features Section - added Lead-Free bullet. | 3/21/05 | | | | | | | T7 10 | | Ordering Information Table - Added Lead-Free part number. | 0/21/00 | | | | | | | | 1 | Features Section - added Additive Phase Jitter bullet. | | | | | | | C | T4A, T4B | 4 | AC Characteristics Tables - added Additive Phase Jitter row. | 12/12/05 | | | | | | | | 5 | Added Additive Phase Jitter Plot. | 12,12,03 | | | | | | | T7 | 11 | Added Lead-Free Note. | | | | | |