### **RLDRAM 3** ### MT44K32M18 - 2 Meg x 18 x 16 Banks MT44K16M36 - 1 Meg x 36 x 16 Banks ## Features • 1066 MHz DDR operation (2133 Mb/s/ball data - 76.8 Gb/s peak bandwidth (x36 at 1066 MHz clock frequency) - Organization - 32 Meg x 18, and 16 Meg x 36 common I/O (CIO) - 16 banks - 1.2V center-terminated push/pull I/O - 2.5VV<sub>EXT</sub>, 1.35VV<sub>DD</sub>, 1.2VV<sub>DDO</sub> I/O - Reduced cycle time (<sup>t</sup>RC (MIN) = 8 12ns) - · SDR addressing - Programmable READ/WRITE latency (RL/WL) and burst length - Data mask for WRITE commands - Differential input clocks (CK, CK#) - Free-running differential input data clocks (DKx, DKx#) and output data clocks (QKx, QKx#) - On-die DLL generates CK edge-aligned data and differential output data clock signals - 64ms refresh (128K refresh per 64ms) - 168-ball FBGA package - $40\Omega$ or $60\Omega$ matched impedance outputs - Integrated on-die termination (ODT) - Single or multibank writes - Extended operating range (200–1066 MHz) - READ training register - Multiplexed and non-multiplexed addressing capabilities - Mirror function - · Output driver and ODT calibration - JTAG interface (IEEE 1149.1-2001) | Options <sup>1</sup> | Marking | |----------------------------------------------------------------------|---------| | <ul> <li>Clock cycle and <sup>t</sup>RC timing</li> </ul> | _ | | $-0.93$ ns and ${}^{t}RC$ (MIN) = 8ns | -093E | | (RL3-2133) | | | $- 0.93$ ns and ${}^{t}RC$ (MIN) = 10ns | -093 | | (RL3-2133) | | | $-1.07$ ns and ${}^{t}RC$ (MIN) = 8ns | -107E | | (RL3-1866) | | | $-1.07$ ns and ${}^{t}RC$ (MIN) = 10ns | -107 | | (RL3-1866) | | | $- 1.25$ ns and ${}^{t}RC$ (MIN) = 10ns | -125E | | (RL3-1600) | | | $-1.25$ ns and ${}^{t}RC$ (MIN) = 12ns | -125 | | (RL3-1600) | | | <ul> <li>Configuration</li> </ul> | | | - 32 Meg x 18 | 32M18 | | - 16 Meg x 36 | 16M36 | | <ul> <li>Operating temperature</li> </ul> | | | - Commercial ( $T_C = 0^\circ \text{ to } +95^\circ \text{C}$ ) | None | | - Industrial ( $T_C = -40^{\circ}\text{C to } +95^{\circ}\text{C}$ ) | IT | | <ul> <li>Package</li> </ul> | | | <ul><li>168-ball FBGA</li></ul> | PA | | <ul><li>168-ball FBGA (Pb-free)</li></ul> | RB | | • Revision | :A | Note: 1. Not all options listed can be combined to define an offered product. Use the part catalog search on www.micron.com for available offerings. Figure 1: 576Mb RLDRAM® 3 Part Numbers ### **BGA Part Marking Decoder** Due to space limitations, BGA-packaged components have an abbreviated part marking that is different from the part number. Micron's BGA Part Marking Decoder is available on Micron's Web site at <a href="https://www.micron.com">www.micron.com</a>. ### **Contents** | Congred Description | 0 | |------------------------------------------------------------------|------| | General Description | | | State Diagram | | | Functional Block Diagrams | | | Ball Assignments and Descriptions | | | Package Dimensions | | | Electrical Characteristics – I <sub>DD</sub> Specifications | . 10 | | | | | Electrical Specifications – Absolute Ratings and I/O Capacitance | | | | | | Input/Output Capacitance | | | AC Overshoot/Undershoot Specifications | | | | | | Slew Rate Definitions for Single-Ended Input Signals | | | Slew Rate Definitions for Differential Input Signals | | | ODT Characteristics | | | ODT Resistors | | | ODT Sensitivity | | | Output Driver Impedance | | | Output Driver Sensitivity | | | Output Characteristics and Operating Conditions | | | Reference Output Load | | | Slew Rate Definitions for Single-Ended Output Signals | | | Slew Rate Definitions for Differential Output Signals | | | Speed Bin Tables | | | AC Electrical Characteristics | | | Temperature and Thermal Impedance Characteristics | | | Command and Address Setup, Hold, and Derating | | | Data Setup, Hold, and Derating | | | Commands | | | MODE REGISTER SET (MRS) Command | | | Mode Register 0 (MR0) | | | <sup>t</sup> RC | | | Data Latency | | | DLL Enable/Disable | | | Address Multiplexing | | | Mode Register 1 (MR1) | | | Output Drive Impedance | . 67 | | DQ On-Die Termination (ODT) | | | DLL Reset | | | ZQ Calibration | | | ZQ Calibration Long | | | ZQ Calibration Short | | | AUTO REFRESH Protocol | | | Burst Length (BL) | | | Mode Register 2 (MR2) | | | READ Training Register (RTR) | | | WRITE Protocol | | | WRITE Command | | | Multibank WRITE | | | READ Command | . 75 | | AUTO REFRESH Command | . 77 | |---------------------------------------------|------| | INITIALIZATION Operation | . 79 | | WRITE Operation | . 82 | | READ Operation | . 86 | | AUTO REFRESH Operation | | | Multiplexed Address Mode | | | Data Latency in Multiplexed Address Mode | . 97 | | REFRESH Command in Multiplexed Address Mode | . 97 | | Mirror Function | 101 | | RESET Operation | 101 | | IEEE 1149.1 Serial Boundary Scan (JTAG) | | | Disabling the JTAG Feature | 102 | | Test Access Port (TAP) | 102 | | TAP Controller | | | Performing a TAP RESET | 105 | | TAP Registers | 105 | | TAP Instruction Set | | ### **List of Figures** Figure 21: Example Temperature Test Point Location 49 | Figure 51: | READ-to-WRITE | 88 | |------------|----------------------------------------------------------------------------|-----| | Figure 52: | Read Data Valid Window | 88 | | Figure 53: | Bank Address-Controlled AUTO REFRESH Cycle | 89 | | Figure 54: | Multibank AUTO REFRESH Cycle | 89 | | Figure 55: | READ Burst with ODT | 90 | | Figure 56: | READ-NOP-READ with ODT | 91 | | Figure 57: | Command Description in Multiplexed Address Mode | 92 | | Figure 58: | Power-Up/Initialization Sequence in Multiplexed Address Mode | 93 | | Figure 59: | MR0 Definition for Multiplexed Address Mode | 94 | | Figure 60: | MR1 Definition for Multiplexed Address Mode | 95 | | Figure 61: | MR2 Definition for Multiplexed Address Mode | 96 | | Figure 62: | Bank Address-Controlled AUTO REFRESH Operation with Multiplexed Addressing | 97 | | Figure 63: | Multibank AUTO REFRESH Operation with Multiplexed Addressing | 97 | | Figure 64: | Consecutive WRITE Bursts with Multiplexed Addressing | 98 | | Figure 65: | WRITE-to-READ with Multiplexed Addressing | 99 | | Figure 66: | Consecutive READ Bursts with Multiplexed Addressing | 99 | | Figure 67: | READ-to-WRITE with Multiplexed Addressing | 100 | | Figure 68: | TAP Controller State Diagram | 104 | | Figure 69: | TAP Controller Functional Block Diagram | 104 | | Figure 70: | JTAG Operation - Loading Instruction Code and Shifting Out Data | 107 | | Figure 71: | TAP Timing | 108 | ### **List of Tables** | Table 1: 3 | 32 Meg x 18 Ball Assignments – 168-Ball FBGA (Top View) | 12 | |------------|----------------------------------------------------------------------------------------------------------------------------|----| | Table 2: | 16 Meg x 36 Ball Assignments – 168-Ball FBGA (Top View) | 13 | | Table 3: | Ball Descriptions | 14 | | Table 4: | I <sub>DD</sub> Operating Conditions and Maximum Limits | 17 | | Table 5: | Absolute Maximum Ratings | 21 | | | Input/Output Capacitance | | | Table 7: | DC Electrical Characteristics and Operating Conditions | 22 | | | Input AC Logic Levels | | | | Control and Address Balls | | | Table 10: | Clock, Data, Strobe, and Mask Balls | 24 | | Table 11: | Differential Input Operating Conditions (CK, CK# and DKx, DKx#) | 25 | | | Allowed Time Before Ringback (†DVAC) for CK, CK#, DKx, and DKx# | | | | Single-Ended Input Slew Rate Definition | | | | Differential Input Slew Rate Definition | | | | ODT DC Electrical Characteristics | | | Table 16: | R <sub>TT</sub> Effective Impedances | 31 | | | ODT Sensitivity Definition | | | | ODT Temperature and Voltage Sensitivity | | | | Driver Pull-Up and Pull-Down Impedance Calculations | | | | Output Driver Sensitivity Definition | | | Table 21: | Output Driver Voltage and Temperature Sensitivity | 35 | | | Single-Ended Output Driver Characteristics | | | | Differential Output Driver Characteristics | | | | Single-Ended Output Slew Rate Definition | | | Table 25: | Differential Output Slew Rate Definition | 41 | | | RL3 Speed Bins | | | | AC Electrical Characteristics | | | Table 28: | Temperature Limits | 48 | | | Thermal Impedance | | | | Command and Address Setup and Hold Values Referenced at 1 V/ns – AC/DC-Based | | | | Derating Values for tIS/tIH – AC150/DC100-Based | | | Table 32: | $\label{eq:minimum} \mbox{Minimum Required Time $^t$VAC Above $V_{IH(AC)}$ (or Below $V_{IL(AC)}$) for Valid Transition }$ | 51 | | Table 33: | Data Setup and Hold Values at 1 V/ns (DKx, DKx# at 2V/ns) – AC/DC-Based | 56 | | Table 34: | Derating Values for <sup>t</sup> DS/ <sup>t</sup> DH – AC150/DC100-Based | 57 | | Table 35: | $\label{eq:minimum} \mbox{Minimum Required Time $^t$VAC Above $V_{IH(AC)}$ (or Below $V_{IL(AC)}$) for Valid Transition }$ | 57 | | Table 36: | Command Descriptions | 62 | | | Command Table | | | | tRC_MRS MR0[3:0] values | | | | Address Widths of Different Burst Lengths | | | | Address Mapping in Multiplexed Address Mode | | | | 32 Meg x 18 Ball Assignments with MF Ball Tied HIGH | | | | TAP Input AC Logic Levels | | | | TAP AC Electrical Characteristics | | | | TAP DC Electrical Characteristics and Operating Conditions | | | | Identification Register Definitions | | | | Scan Register Sizes | | | | Instruction Codes | | | | | 10 | ### 576Mb: x18, x36 RLDRAM 3 General Description ### **General Description** The Micron® RLDRAM® 3 is a high-speed memory device designed for high-bandwidth data storage—telecommunications, networking, cache applications, etc. The chip's 16-bank architecture is optimized for sustainable high-speed operation. The DDR I/O interface transfers two data bits per clock cycle at the I/O balls. Output data is referenced to the READ strobes. Commands, addresses, and control signals are also registered at every positive edge of the differential input clock, while input data is registered at both positive and negative edges of the input data strobes. Read and write accesses to the RL3 device are burst-oriented. The burst length (BL) is programmable to 2, 4, or 8 by a setting in the mode register. The device is supplied with 1.35V for the core and 1.2V for the output drivers. The 2.5V supply is used for an internal supply. Bank-scheduled refresh is supported with the row address generated internally. The 168-ball FBGA package is used to enable ultra-high-speed data transfer rates. ### **General Notes** - The functionality and the timing specifications discussed in this data sheet are for the DLL enable mode of operation. - Any functionality not specifically stated is considered undefined, illegal, and not supported, and can result in unknown operation. - Nominal conditions are assumed for specifications not defined within the figures shown in this data sheet. - Throughout this data sheet, the terms "RLDRAM," "DRAM," and "RLDRAM 3" are all used interchangeably and refer to the RLDRAM 3 SDRAM device. - References to DQ, DK, QK, DM, and QVLD are to be interpeted as each group collectively, unless specifically stated otherwise. This includes true and complement signals of differential signals. - · Non-multiplexed operation is assumed if not specified as multiplexed. 576Mb: x18, x36 RLDRAM 3 State Diagram ### **State Diagram** ### **Figure 2: Simplified State Diagram** 576Mb: x18, x36 RLDRAM 3 Functional Block Diagrams ### **Functional Block Diagrams** Figure 3: 32 Meg x 18 Functional Block Diagram - 1. Example for BL = 2; column address will be reduced with an increase in burst length. - 2. $8 = (length of burst) \times 2^{n} (number of column addresses to WRITE FIFO and READ logic).$ ### **Functional Block Diagrams** ### Figure 4: 16 Meg x 36 Functional Block Diagram - 1. Example for BL = 2; column address will be reduced with an increase in burst length. - 2. $4 = (length of burst) \times 2^{n}$ (number of column addresses to WRITE FIFO and READ logic). ### **Ball Assignments and Descriptions** Table 1: 32 Meg x 18 Ball Assignments – 168-Ball FBGA (Top View) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | |---|------------------|----------------------------------|-----------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------------|-----------|-----------------|------------------| | Α | | V <sub>SS</sub> | $V_{DD}$ | NF | $V_{DDQ}$ | NF | $V_{REF}$ | DQ7 | $V_{DDQ}$ | DQ8 | $V_{DD}$ | V <sub>SS</sub> | RESET# | | В | V <sub>EXT</sub> | V <sub>SS</sub> | NF | $V_{SSQ}$ | NF | $V_{DDQ}$ | DM0 | $V_{DDQ}$ | DQ5 | $V_{SSQ}$ | DQ6 | $V_{SS}$ | V <sub>EXT</sub> | | С | $V_{DD}$ | NF | $V_{DDQ}$ | NF | $V_{SSQ}$ | NF | DK0# | DQ2 | $V_{SSQ}$ | DQ3 | $V_{DDQ}$ | DQ4 | V <sub>DD</sub> | | D | A11 | $V_{SSQ}$ | NF | $V_{DDQ}$ | NF | $V_{SSQ}$ | DK0 | $V_{SSQ}$ | QK0 | $V_{DDQ}$ | DQ0 | $V_{SSQ}$ | A13 | | E | V <sub>SS</sub> | A0 | $V_{SSQ}$ | NF | $V_{DDQ}$ | NF | MF | QK0# | $V_{DDQ}$ | DQ1 | $V_{SSQ}$ | CS# | V <sub>SS</sub> | | F | A7 | NF <sub>(A20)</sub> <sup>1</sup> | $V_{DD}$ | A2 | A1 | WE# | ZQ | REF# | A3 | A4 | $V_{DD}$ | A5 | A9 | | G | V <sub>SS</sub> | A15 | A6 | $V_{SS}$ | BA1 | $V_{SS}$ | CK# | $V_{SS}$ | BA0 | V <sub>SS</sub> | A8 | A18 | V <sub>SS</sub> | | Н | A19 | $V_{DD}$ | A14 | A16 | $V_{DD}$ | BA3 | CK | BA2 | $V_{DD}$ | A17 | A12 | $V_{DD}$ | A10 | | J | $V_{DDQ}$ | NF | $V_{SSQ}$ | NF | $V_{DDQ}$ | NF | $V_{SS}$ | QK1# | $V_{DDQ}$ | DQ9 | $V_{SSQ}$ | QVLD | $V_{DDQ}$ | | K | NF | $V_{SSQ}$ | NF | $V_{DDQ}$ | NF | $V_{SSQ}$ | DK1 | $V_{SSQ}$ | QK1 | $V_{DDQ}$ | DQ10 | $V_{SSQ}$ | DQ11 | | L | $V_{DD}$ | NF | $V_{DDQ}$ | NF | $V_{SSQ}$ | NF | DK1# | DQ12 | $V_{SSQ}$ | DQ13 | $V_{DDQ}$ | DQ14 | V <sub>DD</sub> | | М | V <sub>EXT</sub> | V <sub>SS</sub> | NF | $V_{SSQ}$ | NF | $V_{DDQ}$ | DM1 | $V_{DDQ}$ | DQ15 | $V_{SSQ}$ | DQ16 | $V_{SS}$ | V <sub>EXT</sub> | | N | V <sub>SS</sub> | TCK | V <sub>DD</sub> | TDO | $V_{DDQ}$ | NF | $V_{REF}$ | DQ17 | $V_{DDQ}$ | TDI | $V_{DD}$ | TMS | V <sub>SS</sub> | Notes: - 1. Location of the additional address signal (A20) required on the 1Gb RLDRAM 3 x18 configuration. Internally connected so it can mirror the A5 address signal when MF is asserted HIGH. Has parasitic characteristics of an address pin. - 2. NF balls for the x18 configuration are internally connected and have parasitic characteristics of an I/O. Balls may be connected to V<sub>SSO</sub>. - 3. MF is assumed to be tied LOW for this ball assignment. ### 576Mb: x18, x36 RLDRAM 3 **Ball Assignments and Descriptions** Table 2: 16 Meg x 36 Ball Assignments – 168-Ball FBGA (Top View) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | |---|----------------------------------|----------------------------------|-----------------|-----------|-----------|-----------|-----------|-----------------|-----------|-----------------|-----------------|-----------------|------------------| | Α | | V <sub>SS</sub> | V <sub>DD</sub> | DQ26 | $V_{DDQ}$ | DQ25 | $V_{REF}$ | DQ7 | $V_{DDQ}$ | DQ8 | V <sub>DD</sub> | V <sub>SS</sub> | RESET# | | В | V <sub>EXT</sub> | V <sub>SS</sub> | DQ24 | $V_{SSQ}$ | DQ23 | $V_{DDQ}$ | DM0 | $V_{DDQ}$ | DQ5 | $V_{SSQ}$ | DQ6 | $V_{SS}$ | V <sub>EXT</sub> | | С | V <sub>DD</sub> | DQ22 | $V_{DDQ}$ | DQ21 | $V_{SSQ}$ | DQ20 | DK0# | DQ2 | $V_{SSQ}$ | DQ3 | $V_{DDQ}$ | DQ4 | $V_{DD}$ | | D | A11 | $V_{SSQ}$ | DQ18 | $V_{DDQ}$ | QK2 | $V_{SSQ}$ | DK0 | $V_{SSQ}$ | QK0 | $V_{DDQ}$ | DQ0 | $V_{SSQ}$ | A13 | | E | V <sub>SS</sub> | A0 | $V_{SSQ}$ | DQ19 | $V_{DDQ}$ | QK2# | MF | QK0# | $V_{DDQ}$ | DQ1 | $V_{SSQ}$ | CS# | $V_{SS}$ | | F | A7 | NF <sub>(A20)</sub> <sup>1</sup> | $V_{DD}$ | A2 | A1 | WE# | ZQ | REF# | A3 | A4 | $V_{DD}$ | A5 | A9 | | G | V <sub>SS</sub> | A15 | A6 | $V_{SS}$ | BA1 | $V_{SS}$ | CK# | V <sub>SS</sub> | BA0 | V <sub>SS</sub> | A8 | A18 | $V_{SS}$ | | Н | NF <sub>(A19)</sub> <sup>2</sup> | $V_{DD}$ | A14 | A16 | $V_{DD}$ | BA3 | CK | BA2 | $V_{DD}$ | A17 | A12 | $V_{DD}$ | A10 | | J | $V_{DDQ}$ | QVLD1 | $V_{SSQ}$ | DQ27 | $V_{DDQ}$ | QK3# | $V_{SS}$ | QK1# | $V_{DDQ}$ | DQ9 | $V_{SSQ}$ | QVLD0 | $V_{DDQ}$ | | K | DQ29 | $V_{SSQ}$ | DQ28 | $V_{DDQ}$ | QK3 | $V_{SSQ}$ | DK1 | $V_{SSQ}$ | QK1 | $V_{DDQ}$ | DQ10 | $V_{SSQ}$ | DQ11 | | L | V <sub>DD</sub> | DQ32 | $V_{DDQ}$ | DQ31 | $V_{SSQ}$ | DQ30 | DK1# | DQ12 | $V_{SSQ}$ | DQ13 | $V_{DDQ}$ | DQ14 | $V_{DD}$ | | М | V <sub>EXT</sub> | $V_{SS}$ | DQ34 | $V_{SSQ}$ | DQ33 | $V_{DDQ}$ | DM1 | $V_{DDQ}$ | DQ15 | $V_{SSQ}$ | DQ16 | $V_{SS}$ | V <sub>EXT</sub> | | N | V <sub>SS</sub> | TCK | $V_{DD}$ | TDO | $V_{DDQ}$ | DQ35 | $V_{REF}$ | DQ17 | $V_{DDQ}$ | TDI | $V_{DD}$ | TMS | $V_{SS}$ | - Notes: 1. Location of the additional address signal (A20) required on the 1Gb RLDRAM 3 x18 configuration. Internally connected so it can mirror the A5 address signal when MF is asserted HIGH. Has parasitic characteristics of an address pin. - 2. NF ball for x36 configuration is internally connected and has parasitic characteristics of an address (A19 for x18 configuration). Ball may be connected to V<sub>SSQ</sub>. - 3. MF is assumed to be tied LOW for this ball assignment. ### **Table 3: Ball Descriptions** | Symbol | Туре | Description | |-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A[19:0] | Input | <b>Address inputs:</b> A[19:0] define the row and column addresses for READ and WRITE operations. During a MODE REGISTER SET, the address inputs define the register settings along with BA[3:0]. They are sampled at the rising edge of CK. | | BA[3:0] | Input | Bank address inputs: Select the internal bank to which a command is being applied. | | CK/CK# | Input | <b>Input clock:</b> CK and CK# are differential input clocks. Addresses and commands are latched on the rising edge of CK. | | CS# | Input | <b>Chip select:</b> CS# enables the command decoder when LOW and disables it when HIGH. When the command decoder is disabled, new commands are ignored, but internal operations continue. | | DQ[35:0] | I/O | <b>Data input:</b> The DQ signals form the 36-bit data bus. During READ commands, the data is referenced to both edges of QK. During WRITE commands, the data is sampled at both edges of DK. | | DKx, DKx# | Input | <b>Input data clock:</b> DKx and DKx# are differential input data clocks. All input data is referenced to both edges of DKx. For the x36 device, DQ[8:0] and DQ[26:18] are referenced to DK0 and DK0#, and DQ[17:9] and DQ[35:27] are referenced to DK1 and DK1#. For the x18 device, DQ[8:0] are referenced to DK0 and DK0#, and DQ[17:9] are referenced to DK1 and DK1#. DKx and DKx# are free-running signals and must always be supplied to the device. | | DM[1:0] | Input | <b>Input data mask:</b> DM is the input mask signal for WRITE data. Input data is masked when DM is sampled HIGH. DM0 is used to mask the lower byte for the x18 device and DQ[8:0] and DQ[26:18] for the x36 device. DM1 is used to mask the upper byte for the x18 device and DQ[17:9] and DQ[35:27] for the x36 device. Tie DM[1:0] to V <sub>SS</sub> if not used. | | TCK | Input | <b>IEEE 1149.1 clock input:</b> This ball must be tied to V <sub>SS</sub> if the JTAG function is not used. | | TMS, TDI | Input | <b>IEEE 1149.1 test inputs:</b> These balls may be left as no connects if the JTAG function is not used. | | WE#, REF# | Input | <b>Command inputs:</b> Sampled at the positive edge of CK, WE# and REF# (together with CS#) define the command to be executed. | | RESET# | Input | <b>Reset:</b> RESET# is an active LOW CMOS input referenced to $V_{SS}$ . RESET# assertion and deassertion are asynchronous. RESET# is a CMOS input defined with DC HIGH $\geq 0.8 \times V_{DD}$ and DC LOW $\leq 0.2 \times V_{DDQ}$ . | | ZQ | Input | <b>External impedance:</b> This signal is used to tune the device's output impedance and ODT. RZQ needs to be $240\Omega$ , where RZQ is a resistor from this signal to ground. | | QKx, QKx# | Output | <b>Output data clocks:</b> QK and QK# are opposite-polarity output data clocks. They are free-running signals and during READ commands are edge-aligned with the DQs. For the x36 device, QK0, QK0# align with DQ[8:0]; QK1, QK1# align with DQ[17:9]; QK2, QK2# align with DQ[26:18]; QK3, QK3# align with DQ[35:27]. For the x18 device, QK0, QK0# align with DQ[8:0]; QK1, QK1# align with DQ[17:9]. | | QVLDx | Output | <b>Data valid:</b> The QVLD ball indicates that valid output data will be available on the subsequent rising clock edge. There is a single QVLD ball for the x18 device and two, QVLD0 and QVLD1, for the x36 device. QVLD0 aligns with DQ[17:0]; QVLD1 aligns with DQ[35:18]. | | MF | Input | <b>Mirror function:</b> The mirror function ball is a DC input used to create mirrored ballouts for simple dual-loaded clamshell mounting. If the ball is tied to $V_{SS}$ , the address and command balls are in their true layout. If the ball is tied to $V_{DDQ}$ , they are in the complement location. MF must be tied HIGH or LOW and cannot be left floating. MF is a CMOS input defined with DC HIGH $\geq 0.8 \text{ x}$ $V_{DD}$ and DC LOW $\leq 0.2 \text{ x}$ $V_{DDQ}$ . | ### 576Mb: x18, x36 RLDRAM 3 Ball Assignments and Descriptions ### **Table 3: Ball Descriptions (Continued)** | Symbol | Туре | Description | |--------------------|--------|----------------------------------------------------------------------------------------------------------------------------| | TDO | Output | <b>IEEE 1149.1 test output:</b> JTAG output. This ball may be left as no connect if the JTAG function | | | | is not used. | | $V_{DD}$ | Supply | <b>Power supply:</b> 1.35V nominal. See Table 7 (page 22) for range. | | $V_{\mathrm{DDQ}}$ | Supply | <b>DQ power supply:</b> 1.2V nominal. Isolated on the device for improved noise immunity. See Table 7 (page 22) for range. | | V | Supply | <b>Power supply:</b> 2.5V nominal. See Table 7 (page 22) for range. | | V <sub>EXT</sub> | Supply | Fower supply. 2.3V normal. See Table 7 (page 22) for range. | | $V_{REF}$ | Supply | <b>Input reference voltage:</b> V <sub>DDQ</sub> /2 nominal. Provides a reference voltage for the input buffers. | | V <sub>SS</sub> | Supply | Ground. | | $V_{SSQ}$ | Supply | <b>DQ ground:</b> Isolated on the device for improved noise immunity. | | NC | _ | No connect: These balls are not connected to the DRAM. | | NF | _ | No function: These balls are connected to the DRAM, but provide no functionality. | ### **Package Dimensions** ### Figure 5: 168-Ball FBGA Note: 1. All dimensions are in millimeters. # Micron ### **Electrical Characteristics – IDD Specifications** ### Table 4: I<sub>DD</sub> Operating Conditions and Maximum Limits Notes 1–6 apply to the entire table | Description | Condition | Symbol | -093E | -093 | -107E | -107 | -125E | -125 | Units | Notes | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------|------|-------|------|-------|------|-------|-------| | Standby | <sup>t</sup> CK = idle; All banks idle; No inputs | I <sub>SB1</sub> (V <sub>DD</sub> ) x18 | 125 | 125 | 125 | 125 | 125 | 125 | mA | 7 | | current | toggling | I <sub>SB1</sub> (V <sub>DD</sub> ) x36 | 125 | 125 | 125 | 125 | 125 | 125 | | | | | | I <sub>SB1</sub> (V <sub>EXT</sub> ) | 30 | 30 | 30 | 30 | 30 | 30 | 1 | | | Clock active | CS# = 1; No commands; Bank ad- | I <sub>SB2</sub> (V <sub>DD</sub> ) x18 | 870 | 870 | 815 | 815 | 725 | 725 | mA | | | standby cur- | dress incremented and half ad- | I <sub>SB2</sub> (V <sub>DD</sub> ) x36 | 895 | 895 | 835 | 835 | 740 | 740 | | | | rent | dress/data change once every four clock cycles | I <sub>SB2</sub> (V <sub>EXT</sub> ) | 30 | 30 | 30 | 30 | 30 | 30 | | | | Operational | BL = 2; Sequential bank access; | I <sub>DD1</sub> (V <sub>DD</sub> ) x18 | 1175 | 1115 | 1100 | 1045 | 940 | 915 | mA | | | current: BL2 | Bank transitions once every <sup>t</sup> RC; | I <sub>DD1</sub> (V <sub>DD</sub> ) x36 | 1185 | 1125 | 1110 | 1055 | 950 | 925 | | | | | Half address transitions once every<br><sup>t</sup> RC; Read followed by write sequence; Continuous data during<br>WRITE commands | I <sub>DD1</sub> (V <sub>EXT</sub> ) | 35 | 35 | 35 | 35 | 35 | 35 | | | | Operational | BL = 4; Sequential bank access;<br>Bank transitions once every <sup>t</sup> RC; | I <sub>DD2</sub> (V <sub>DD</sub> ) x18 | 1205 | 1145 | 1130 | 1075 | 970 | 945 | mA | | | current: BL4 | | I <sub>DD2</sub> (V <sub>DD</sub> ) x36 | 1215 | 1155 | 1140 | 1080 | 980 | 950 | | | | | Half address transitions once every<br><sup>t</sup> RC; Read followed by write sequence; Continuous data during<br>WRITE commands | I <sub>DD2</sub> (V <sub>EXT</sub> ) | 35 | 35 | 35 | 35 | 35 | 35 | | | | Operational | BL = 8; Sequential bank access; | I <sub>DD3</sub> (V <sub>DD</sub> ) x18 | 1300 | 1220 | 1200 | 1130 | 1030 | 1000 | mA | | | current: BL8 | Bank transitions once every <sup>t</sup> RC; | I <sub>DD3</sub> (V <sub>DD</sub> ) x36 | NA | NA | NA | NA | NA | NA | | | | | Half address transitions once every<br>tRC; Read followed by write sequence; Continuous data during<br>WRITE commands | I <sub>DD3</sub> (V <sub>EXT</sub> ) | 35 | 35 | 35 | 35 | 35 | 35 | | | | Burst refresh | Sixteen bank cyclic refresh using | I <sub>REF1</sub> (V <sub>DD</sub> ) x18 | 1550 | 1550 | 1400 | 1400 | 1230 | 1230 | mA | | | current | Bank Address Control AREF proto- | I <sub>REF1</sub> (V <sub>DD</sub> ) x36 | 1570 | 1570 | 1420 | 1420 | 1245 | 1245 | | | | | col; Command bus remains in re-<br>fresh for all sixteen banks; DQs are<br>High-Z and at V <sub>DDQ</sub> /2; Addresses<br>are at V <sub>DDQ</sub> /2 | I <sub>REF1</sub> (V <sub>EXT</sub> ) | 80 | 80 | 75 | 75 | 70 | 70 | | | Table 4: I<sub>DD</sub> Operating Conditions and Maximum Limits (Continued) Notes 1–6 apply to the entire table | Description | Condition | Symbol | -093E | -093 | -107E | -107 | -125E | -125 | Units | Notes | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------|------|-------|------|-------|------|----------|-------| | Distributed | Single bank refresh using Bank Ad- | I <sub>REF2</sub> (V <sub>DD</sub> ) x18 | 855 | 855 | 800 | 800 | 710 | 710 | mA | | | refresh cur- | dress Control AREF protocol; Se- | I <sub>REF2</sub> (V <sub>DD</sub> ) x36 | 875 | 875 | 815 | 815 | 725 | 725 | 1 | | | rent | quential bank access every 0.489µs;<br>DQs are High-Z and at V <sub>DDQ</sub> /2; Addresses are at V <sub>DDQ</sub> /2 | I <sub>REF2</sub> (V <sub>EXT</sub> ) | 30 | 30 | 30 | 30 | 30 | 30 | mA mA mA | | | Multibank re- | Quad bank refresh using Multi- | I <sub>MBREF4</sub> (V <sub>DD</sub> ) x18 | 1965 | 1965 | 1895 | 1895 | 1650 | 1650 | mA | | | fresh current: | bank AREF protocol; BL = 4; Cyclic | I <sub>MBREF4</sub> (V <sub>DD</sub> ) x36 | 2155 | 2155 | 1915 | 1915 | 1665 | 1665 | | | | 4 bank re-<br>fresh | bank access; Subject to <sup>t</sup> SAW and <sup>t</sup> MMD specifications; DQs are High-Z and at V <sub>DDQ</sub> /2; Bank addresses are at V <sub>DDQ</sub> /2 | I <sub>MBREF4</sub> (V <sub>EXT</sub> ) | 130 | 130 | 115 | 115 | 105 | 105 | | | | Operating | BL = 2; Cyclic bank access; Half of | I <sub>DD2W</sub> (V <sub>DD</sub> ) x18 | 2110 | 2110 | 1910 | 1910 | 1665 | 1665 | mA | | | | address bits change every clock cy- | I <sub>DD2W</sub> (V <sub>DD</sub> ) x36 | 2290 | 2290 | 2070 | 2070 | 1805 | 1805 | 1 | | | current : BL2 | cle; Continuous data; Measure-<br>ment is taken during continuous<br>WRITE | I <sub>DD2W</sub> (V <sub>EXT</sub> ) | 80 | 80 | 75 | 75 | 70 | 70 | | | | Operating | BL = 4; Cyclic bank access; Half of | I <sub>DD4W</sub> (V <sub>DD</sub> ) x18 | 1730 | 1730 | 1590 | 1590 | 1395 | 1395 | mA | | | burst write | address bits change every two | I <sub>DD4W</sub> (V <sub>DD</sub> ) x36 | 1815 | 1815 | 1665 | 1665 | 1460 | 1460 | 1 | | | current : BL4 | clock cycles; Continuous data;<br>Measurement is taken during con-<br>tinuous WRITE | I <sub>DD4W</sub> (V <sub>EXT</sub> ) | 55 | 55 | 55 | 55 | 50 | 50 | mA mA | | | Operating | BL = 8; Cyclic bank access; Half of | I <sub>DD8W</sub> (V <sub>DD</sub> ) x18 | 1475 | 1475 | 1335 | 1335 | 1190 | 1190 | mA | | | burst write | address bits change every four | I <sub>DD8W</sub> (V <sub>DD</sub> ) x36 | NA | NA | NA | NA | NA | NA | | | | current :BL8 | clock cycles; Continuous data;<br>Measurement is taken during con-<br>tinuous WRITE | I <sub>DD8W</sub> (V <sub>EXT</sub> ) | 45 | 45 | 40 | 40 | 40 | 40 | | | | Multibank | BL = 4; Cyclic bank access using Du- | I <sub>DBWR</sub> (V <sub>DD</sub> ) x18 | 2305 | 2305 | 2170 | 2170 | 1885 | 1885 | mA | | | write current: | al Bank WRITE; Half of address bits | I <sub>DBWR</sub> (V <sub>DD</sub> ) x36 | 2400 | 2400 | 2250 | 2250 | 1960 | 1960 | 1 | | | Dual bank<br>write | change every two clock cycles; Con-<br>tinuous data; Measurement is tak-<br>en during continuous WRITE | I <sub>DBWR</sub> (V <sub>EXT</sub> ) | 80 | 80 | 75 | 75 | 70 | 70 | | | Table 4: I<sub>DD</sub> Operating Conditions and Maximum Limits (Continued) | <b>Description</b> | y to the entire table Condition | Symbol | -093E | -093 | -107E | -107 | -125E | -125 | Units | Notes | |--------------------|------------------------------------------------------------------------------------|------------------------------------------|-------|------|-------|------|-------|------|-------|-------| | Multibank | BL = 4; Cyclic bank access using | I <sub>OBWR</sub> (V <sub>DD</sub> ) x18 | 2965 | 2965 | 2890 | 2890 | 2525 | 2525 | mA | Notes | | write current: | Quad Bank WRITE; Half of address | <b>4</b> | | | | | | | IIIA | | | Quad bank | bits change every two clock cycles; | I <sub>QBWR</sub> (V <sub>DD</sub> ) x36 | 3195 | 3195 | 3000 | 3000 | 2615 | 2615 | 1 | | | write | Continuous data; Measurement is | I <sub>QBWR</sub> (V <sub>EXT</sub> ) | 130 | 130 | 115 | 115 | 100 | 100 | | | | write | taken during continuous WRITE; | | | | | | | | | | | | Subject to <sup>t</sup> SAW specification | | | | | | | | | | | Operating | BL = 2; Cyclic bank access; Half of | I <sub>DD2R</sub> (V <sub>DD</sub> ) x18 | 2250 | 2250 | 2045 | 2045 | 1785 | 1785 | mA | | | burst read | address bits change every clock cy- | I <sub>DD2R</sub> (V <sub>DD</sub> ) x36 | 2395 | 2395 | 2180 | 2180 | 1895 | 1895 | | | | current | | I <sub>DD2R</sub> (V <sub>EXT</sub> ) | 80 | 80 | 75 | 75 | 70 | 70 | 1 | | | example | READ | | | | | | | | | | | Operating | BL = 4; Cyclic bank access; Half of | I <sub>DD4R</sub> (V <sub>DD</sub> ) x18 | 1740 | 1740 | 1595 | 1595 | 1400 | 1400 | mA | | | burst read | address bits change every two | I <sub>DD4R</sub> (V <sub>DD</sub> ) x36 | 1835 | 1835 | 1685 | 1685 | 1475 | 1475 | 1 | | | current | clock cycles; Continuous data; | I <sub>DD4R</sub> (V <sub>EXT</sub> ) | 55 | 55 | 55 | 55 | 50 | 50 | 1 | | | example | Measurement is taken during continuous READ | | | | | | | | | | | Operating | BL = 8; Cyclic bank access; Half of | I <sub>DD8R</sub> (V <sub>DD</sub> ) x18 | 1450 | 1450 | 1315 | 1315 | 1175 | 1175 | mA | | | burst read | address bits change every four | I <sub>DD8R</sub> (V <sub>DD</sub> ) x36 | NA | NA | NA | NA | NA | NA | | | | current<br>example | clock cycles; Continuous data;<br>Measurement is taken during con-<br>tinuous READ | I <sub>DD8R</sub> (V <sub>EXT</sub> ) | 45 | 45 | 40 | 40 | 40 | 40 | | | Notes: - 1. $I_{DD}$ specifications are tested after the device is properly initialized. $0^{\circ}C \le T_C \le +95^{\circ}C$ ; $+1.28V \le V_{DD} \le +1.42V$ , $+1.14V \le V_{DDQ} \le +1.26V$ , $+2.38V \le V_{EXT} \le +2.63V$ , $V_{REF} = V_{DDQ}/2$ . - 2. I<sub>DD</sub> mesurements use <sup>t</sup>CK (MIN), <sup>t</sup>RC (MIN), and minimum data latency (RL and WL). - 3. Input slew rate is 1V/ns for single ended signals and 2V/ns for differential signals. - 4. Definitions for I<sub>DD</sub> conditions: - LOW is defined as $V_{IN} \le V_{IL(AC)MAX}$ . - HIGH is defined as V<sub>IN</sub> ≥ V<sub>IH(AC)MIN</sub>. - Continuous data is defined as half the DQ signals changing between HIGH and LOW every half clock cycle (twice per clock). - Continuous address is defined as half the address signals changing between HIGH and LOW every clock cycle (once per clock). - Sequential bank access is defined as the bank address incrementing by one every <sup>t</sup>RC. - Cyclic bank access is defined as the bank address incrementing by one for each command access. For BL = 2 this is every clock, for BL = 4 this is every other clock, and for BL = 8 this is every fourth clock. - 5. CS# is HIGH unless a READ, WRITE, AREF, or MRS command is registered. CS# never transitions more than once per clock cycle. - 6. I<sub>DD</sub> parameters are specified with ODT disabled. - 7. Upon exiting standby current conditions, at least one NOP command must be issued with stable clock prior to issuing any other valid command. ### 576Mb: x18, x36 RLDRAM 3 **Electrical Specifications – Absolute Ratings and I/O Capaci**tance ### **Electrical Specifications – Absolute Ratings and I/O Capacitance** ### **Absolute Maximum Ratings** Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect reliability. **Table 5: Absolute Maximum Ratings** | Symbol | Parameter | Min | Max | Units | |-----------------------------------|-----------------------------------------------------------------------------------|------|-------|-------| | $V_{DD}$ | V <sub>DD</sub> supply voltage relative to V <sub>SS</sub> | | 1.975 | V | | $V_{DDQ}$ | V <sub>DDQ</sub> Voltage on V <sub>DDQ</sub> supply relative to V <sub>SS</sub> | | 1.66 | V | | V <sub>IN</sub> ,V <sub>OUT</sub> | V <sub>IN</sub> ,V <sub>OUT</sub> Voltage on any ball relative to V <sub>SS</sub> | | 1.66 | V | | V <sub>EXT</sub> | Voltage on $V_{EXT}$ supply relative to $V_{SS}$ | -0.4 | 2.8 | V | ### **Input/Output Capacitance** ### **Table 6: Input/Output Capacitance** Notes 1 and 2 apply to entire table | | | RL3-2133 RL3-1866 | | RL3-1600 | | | | | | |-----------------------------|--------------------------|-------------------|------|----------|------|------|------|-------|-------| | Capacitance Parameters | Symbol | Min | Max | Min | Max | Min | Max | Units | Notes | | CK/CK# | C <sub>CK</sub> | 1.3 | 2.1 | 1.3 | 2.1 | 1.3 | 2.2 | pF | | | ΔC: CK to CK# | C <sub>DCK</sub> | 0 | 0.15 | 0 | 0.15 | 0 | 0.15 | pF | | | Single-ended I/O: DQ, DM | C <sub>IO</sub> | 1.9 | 2.9 | 1.9 | 3.0 | 2.0 | 3.1 | pF | 3 | | Input strobe: DK/DK# | C <sub>IO</sub> | 1.9 | 2.9 | 1.9 | 3.0 | 2.0 | 3.1 | pF | | | Output strobe: QK/QK#, QVLD | C <sub>IO</sub> | 1.9 | 2.9 | 1.9 | 3.0 | 2.0 | 3.1 | pF | | | ΔC: DK to DK# | C <sub>DDK</sub> | 0 | 0.15 | 0 | 0.15 | 0 | 0.15 | pF | | | ΔC: QK to QK# | C <sub>DQK</sub> | 0 | 0.15 | 0 | 0.15 | 0 | 0.15 | pF | | | ΔC: DQ to QK or DQ to DK | C <sub>DIO</sub> | -0.5 | 0.3 | -0.5 | 0.3 | -0.5 | 0.3 | pF | 4 | | Inputs (CMD, ADDR) | C <sub>I</sub> | 1.25 | 2.25 | 1.25 | 2.25 | 1.25 | 2.25 | pF | 5 | | ΔC: CMD_ADDR to CK | C <sub>DI_CMD_ADDR</sub> | -0.5 | 0.3 | -0.5 | 0.3 | -0.4 | 0.4 | pF | 6 | | JTAG balls | C <sub>JTAG</sub> | 1.5 | 4.5 | 1.5 | 4.5 | 1.5 | 4.5 | pF | 7 | | RESET#, MF balls | C <sub>I</sub> | _ | 3.0 | - | 3.0 | _ | 3.0 | pF | | - Notes: 1. $+1.28V \le V_{DD} \le +1.42V$ , $+1.14V \le V_{DDQ} \le 1.26V$ , $+2.38V \le V_{EXT} \le +2.63V$ , $V_{REF} = V_{SS}$ , f = 100MHz, $T_C = 25$ °C, $V_{OUT(DC)} = 0.5 \times V_{DDO}$ , $V_{OUT}$ (peak-to-peak) = 0.1V. - 2. Capacitance is not tested on ZQ ball. - 3. DM input is grouped with the I/O balls, because they are matched in loading. - 4. $C_{DIO} = C_{IO(DQ)} 0.5 \times (C_{IO} [QK] + C_{IO} [QK#])$ . - 5. Includes CS#, REF#, WE#, A[19:0], and BA[3:0]. - 6. $C_{DI\ CMD\ ADDR} = C_I (CMD\_ADDR) 0.5 \times (C_{CK} [CK] + C_{CK} [CK\#]).$ - 7. JTAG balls are tested at 50 MHz. ### **AC and DC Operating Conditions** #### **Table 7: DC Electrical Characteristics and Operating Conditions** Note 1 applies to the entire table; Unless otherwise noted: $0^{\circ}\text{C} \le T_{\text{C}} \le +95^{\circ}\text{C}$ ; $+1.28\text{V} \le V_{\text{DD}} \le +1.42\text{V}$ | Description | Symbol | Min | Max | Units | Notes | |------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------|-------------------------|-------|-------| | Supply voltage | V <sub>EXT</sub> | 2.38 | 2.63 | V | | | Supply voltage | $V_{DD}$ | 1.28 | 1.42 | V | | | Isolated output buffer supply | $V_{DDQ}$ | 1.14 | 1.26 | V | | | Reference voltage | V <sub>REF</sub> | 0.49 × V <sub>DDQ</sub> | 0.51 × V <sub>DDQ</sub> | V | 2, 3 | | Input HIGH (logic 1) voltage | V <sub>IH(DC)</sub> | V <sub>REF</sub> + 0.10 | $V_{DDQ}$ | V | | | Input LOW (logic 0) voltage | V <sub>IL(DC)</sub> | V <sub>SS</sub> | V <sub>REF</sub> - 0.10 | V | | | Input leakage current: Any input $0V \le V_{IN} \le V_{DD}$ , $V_{REF}$ ball $0V \le V_{IN} \le 1.1V$ (All other balls not under test = $0V$ ) | I <sub>LI</sub> | -2 | 2 | μΑ | | | Reference voltage current | I <sub>REF</sub> | -5 | 5 | μA | | - Notes: 1. All voltages referenced to $V_{SS}$ (GND). - 2. The nominal value of $V_{REF}$ is expected to be $0.5 \times V_{DDQ}$ of the transmitting device. $V_{REF}$ is expected to track variations in $V_{DDQ}$ . - 3. Peak-to-peak noise (non-common mode) on V<sub>REF</sub> may not exceed ±2% of the DC value. DC values are determined to be less than 20 MHz. Peak-to-peak AC noise on $V_{REF}$ should not exceed ±2% of V<sub>REF(DC)</sub>. Thus, from V<sub>DDO</sub>/2, V<sub>REF</sub> is allowed ±2% V<sub>DDO</sub>/2 for DC error and an additional $\pm 2\%$ V<sub>DDO</sub>/2 for AC noise. The measurement is to be taken at the nearest V<sub>REF</sub> bypass capacitor. #### **Table 8: Input AC Logic Levels** Notes 1-3 apply to entire table; Unless otherwise noted: $0^{\circ}C \le T_C \le +95^{\circ}C$ ; $+1.28V \le V_{DD} \le +1.42V$ | Description | Symbol | Min | Max | Units | |------------------------------|---------------------|-------------------------|-------------------------|-------| | Input HIGH (logic 1) voltage | V <sub>IH(AC)</sub> | V <sub>REF</sub> + 0.15 | _ | V | | Input LOW (logic 0) voltage | V <sub>IL(AC)</sub> | - | V <sub>REF</sub> - 0.15 | V | - Notes: 1. All voltages referenced to $V_{SS}$ (GND). - 2. The receiver will effectively switch as a result of the signal crossing the AC input level, and will remain in that state as long as the signal does not ring back above/below the DC input LOW/HIGH level. - 3. Single-ended input slew rate = 1 V/ns; maximum input voltage swing under test is 900mV (peak-to-peak). **Figure 6: Single-Ended Input Signal** ### **AC Overshoot/Undershoot Specifications** **Table 9: Control and Address Balls** | Parameter | RL3-2133 | RL3-1866 | RL3-1600 | |-----------------------------------------------------------------|----------|----------|----------| | Maximum peak amplitude allowed for overshoot area | 0.4V | 0.4V | 0.4V | | Maximum peak amplitude allowed for undershoot area | 0.4V | 0.4V | 0.4V | | Maximum overshoot area above V <sub>DDQ</sub> | 0.25 Vns | 0.28 Vns | 0.33 Vns | | Maximum undershoot area below V <sub>SS</sub> /V <sub>SSQ</sub> | 0.25 Vns | 0.28 Vns | 0.33 Vns | **Table 10: Clock, Data, Strobe, and Mask Balls** | Parameter | RL3-2133 | RL3-1866 | RL3-1600 | |-----------------------------------------------------------------|----------|----------|----------| | Maximum peak amplitude allowed for overshoot area | 0.4V | 0.4V | 0.4V | | Maximum peak amplitude allowed for undershoot area | 0.4V | 0.4V | 0.4V | | Maximum overshoot area above V <sub>DDQ</sub> | 0.10 Vns | 0.11 Vns | 0.13 Vns | | Maximum undershoot area below V <sub>SS</sub> /V <sub>SSQ</sub> | 0.10 Vns | 0.11 Vns | 0.13 Vns | Figure 7: Overshoot **Figure 8: Undershoot** Table 11: Differential Input Operating Conditions (CK, CK# and DKx, DKx#) Notes 1 and 2 apply to entire table | Parameter/Condition | Symbol | Min | Мах | Units | Notes | |------------------------------------------------------------|---------------------------|-----------------------------------|-----------------------------------|-------|-------| | Differential input voltage logic HIGH – slew | V <sub>IH,diff_slew</sub> | +200 | n/a | mV | 3 | | Differential input voltage logic LOW – slew | V <sub>IL,diff_slew</sub> | n/a | -200 | mV | 3 | | Differential input voltage logic HIGH | V <sub>IH,diff(AC)</sub> | $2 \times (V_{IH(AC)} - V_{REF})$ | $V_{DDQ}$ | mV | 4 | | Differential input voltage logic LOW | V <sub>IL,diff(AC)</sub> | V <sub>SSQ</sub> | $2 \times (V_{IL(AC)} - V_{REF})$ | mV | 5 | | Differential input crossing voltage relative to $V_{DD}/2$ | V <sub>IX</sub> | V <sub>REF(DC)</sub> - 150 | V <sub>REF(DC)</sub> + 150 | mV | 6 | | Single-ended HIGH level | V <sub>SEH</sub> | V <sub>IH(AC)</sub> | $V_{DDQ}$ | mV | 4 | | Single-ended LOW level | V <sub>SEL</sub> | V <sub>SSQ</sub> | V <sub>IL(AC)</sub> | mV | 5 | Notes - 1. CK/CK# and DKx/DKx# are referenced to V<sub>DDQ</sub> and V<sub>SSQ</sub>. - 2. Differential input slew rate = 2 V/ns. - 3. Defines slew rate reference points, relative to input crossing voltages. - 4. Maximum limit is relative to single-ended signals; overshoot specifications are applicable. - Minimum limit is relative to single-ended signals; undershoot specifications are applicable. - 6. The typical value of $V_{IX}$ is expected to be about $0.5 \times V_{DDQ}$ of the transmitting device and $V_{IX}$ is expected to track variations in $V_{DDQ}$ . $V_{IX}$ indicates the voltage at which differential input signals must cross. Figure 9: VIX for Differential Signals Figure 10: Single-Ended Requirements for Differential Signals Figure 11: Definition of Differential AC Swing and <sup>t</sup>DVAC Table 12: Allowed Time Before Ringback (tDVAC) for CK, CK#, DKx, and DKx# | Slew Rate (V/ns) | MIN <sup>t</sup> DVAC (ps) at V <sub>IH</sub> /V <sub>IL,diff(AC)</sub> | |------------------|--------------------------------------------------------------------------| | >4.0 | 175 | | 4.0 | 170 | | 3.0 | 167 | | 2.0 | 163 | | 1.9 | 162 | | 1.6 | 161 | | 1.4 | 159 | | 1.2 | 155 | | 1.0 | 150 | | <1.0 | 150 | ### **Slew Rate Definitions for Single-Ended Input Signals** Setup ( ${}^t\text{IS}$ and ${}^t\text{DS}$ ) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{REF}$ and the first crossing of $V_{IH(AC)min}$ . Setup ( ${}^t\text{IS}$ and ${}^t\text{DS}$ ) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{REF}$ and the first crossing of $V_{IL(AC)max}$ . Hold ( ${}^t$ IH and ${}^t$ DH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{IL(DC)max}$ and the first crossing of $V_{REF}$ . Hold ( ${}^t$ IH and ${}^t$ DH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{IH(DC)min}$ and the first crossing of $V_{REF}$ (see Figure 12 (page 28)). **Table 13: Single-Ended Input Slew Rate Definition** | Input Slew Rates<br>(Linear Signals) | | Meas | sured | | |--------------------------------------|---------|-----------------|------------------------|---------------------------------------------------| | Input | Edge | From | То | Calculation | | Setup | Rising | $V_{REF}$ | V <sub>IH(AC)min</sub> | [V <sub>IH(AC)min</sub> - V <sub>REF</sub> ]/ΔTRS | | | Falling | $V_{REF}$ | V <sub>IL(AC)max</sub> | [V <sub>REF</sub> - V <sub>IL(AC)max</sub> ]/ΔTFS | | Hold | Rising | $V_{IL(DC)max}$ | $V_{REF}$ | $[V_{REF} - V_{IL(DC)max}]/\Delta TRH$ | | | Falling | $V_{IH(DC)min}$ | $V_{REF}$ | [V <sub>IH(DC)min</sub> - V <sub>REF</sub> ]/ΔTFH | Figure 12: Nominal Slew Rate Definition for Single-Ended Input Signals $\Delta TFH$ ### **Slew Rate Definitions for Differential Input Signals** Input slew rate for differential signals (CK, CK# and DKx, DKx#) are defined and measured as shown in the following two tables. The nominal slew rate for a rising signal is defined as the slew rate between $V_{\rm IL,diff,max}$ and $V_{\rm IH,diff,min}$ . The nominal slew rate for a falling signal is defined as the slew rate between $V_{\rm IH,diff,min}$ and $V_{\rm IL,diff,max}$ . **Table 14: Differential Input Slew Rate Definition** | Differential Input<br>Slew Rates<br>(Linear Signals) | | Measu | red | | |------------------------------------------------------|---------|-------------------------|-------------------------------|--------------------------------------------------------------------------------------| | Input | Edge | From | То | Calculation | | CK and DK | Rising | $V_{IL,diff\_slew,max}$ | V <sub>IH,diff_slew,min</sub> | [V <sub>IH,diff_slew,min</sub> - V <sub>IL,diff_slew,max</sub> ]/ΔTR <sub>diff</sub> | | reference | Falling | $V_{IH,diff\_slew,min}$ | V <sub>IL,diff_slew,max</sub> | [V <sub>IH,diff_slew,min</sub> - V <sub>IL,diff_slew,max</sub> ]/ΔTF <sub>diff</sub> | Figure 13: Nominal Differential Input Slew Rate Definition for CK, CK#, DKx, and DKx# ### **ODT Characteristics** ODT effective resistance, $R_{TT}$ , is defined by MR1[4:2]. ODT is applied to the DQ, DM, and DKx, DKx# balls. The individual pull-up and pull-down resistors ( $R_{TTPU}$ and $R_{TTPD}$ ) are defined as follows: $R_{TTPU}$ = $(V_{DDQ} - V_{OUT}) / |I_{OUT}|$ , under the condition that $R_{TTPD}$ is turned off $R_{TTPD}$ = $(V_{OUT}) / |I_{OUT}|$ , under the condition that $R_{TTPU}$ is turned off Figure 14: ODT Levels and I-V Characteristics **Table 15: ODT DC Electrical Characteristics** | Parameter/Condition | Symbol | Min | Nom | Max | Units | Notes | |-----------------------------------------------------------------|---------------------|-------------------------|-----|-----|-------|-------| | $R_{TT}$ effective impedance from $V_{IL(AC)}$ to $V_{IH(AC)}$ | R <sub>TT_EFF</sub> | See Table 16 (page 31). | | | 1, 2 | | | Deviation of V <sub>M</sub> with respect to V <sub>DDQ</sub> /2 | ΔVm | -5 - +5 | | % | 3 | | Notes - 1. Tolerance limits are applicable after proper ZQ calibration has been performed at a stable temperature and voltage. Refer to ODT Sensitivity (page 32) if either the temperature or voltage changes after calibration. - 2. Measurement definition for $R_{TT}$ : Apply $V_{IH(AC)}$ to ball under test and measure current $I[V_{IH(AC)}]$ , then apply $V_{IL(AC)}$ to ball under test and measure current $I[V_{IL(AC)}]$ : $$R_{TT} = \frac{V_{IH(AC)} - V_{IL(AC)}}{\left| I[V_{IH(AC)}] - I[V_{IL(AC)}] \right|}$$ 3. Measure voltage (V<sub>M</sub>) at the tested ball with no load: $$\Delta VM = \left(\frac{2 \times VM}{V_{DDQ}} - 1\right) \times 100$$ #### **ODT Resistors** The on-die termination resistance is selected by MR1[4:2]. The following table provides an overview of the ODT DC electrical characteristics. The values provided are not speci- ### 576Mb: x18, x36 RLDRAM 3 ODT Characteristics fication requirements; however, they can be used as design guidelines to indicate what $R_{TT}$ is targeted to provide: - $R_{TT}\,120\Omega$ is made up of $R_{TT120(PD240)}$ and $R_{TT120(PU240)}.$ - $R_{TT}\,60\Omega$ is made up of $R_{TT60(PD120)}$ and $R_{TT60(PU120)}.$ - $R_{TT}\,40\Omega$ is made up of $R_{TT40(PD80)}$ and $R_{TT40(PU80)}.$ **Table 16: R<sub>TT</sub> Effective Impedances** | R <sub>TT</sub> | Resistor | V <sub>OUT</sub> | Min | Nom | Max | Units | |-----------------|---------------------------|-----------------------------------------------|-----|-----|-----|-------| | 120Ω | R <sub>TT120(PD240)</sub> | 0.2 x V <sub>DDQ</sub> | 0.6 | 1.0 | 1.1 | RZQ/1 | | | | 0.5 x V <sub>DDQ</sub> | 0.9 | 1.0 | 1.1 | RZQ/1 | | | | 0.8 x V <sub>DDQ</sub> | 0.9 | 1.0 | 1.4 | RZQ/1 | | | R <sub>TT120(PU240)</sub> | 0.2 x V <sub>DDQ</sub> | 0.9 | 1.0 | 1.4 | RZQ/1 | | | | 0.5 x V <sub>DDQ</sub> | 0.9 | 1.0 | 1.1 | RZQ/1 | | | | 0.8 x V <sub>DDQ</sub> | 0.6 | 1.0 | 1.1 | RZQ/1 | | 120Ω | · | V <sub>IL(AC)</sub> to<br>V <sub>IH(AC)</sub> | 0.9 | 1.0 | 1.6 | RZQ/2 | | 60Ω | R <sub>TT60(PD120)</sub> | 0.2 x V <sub>DDQ</sub> | 0.6 | 1.0 | 1.1 | RZQ/2 | | | | 0.5 x V <sub>DDQ</sub> | 0.9 | 1.0 | 1.1 | RZQ/2 | | | | 0.8 x V <sub>DDQ</sub> | 0.9 | 1.0 | 1.4 | RZQ/2 | | | R <sub>TT60(PU120)</sub> | 0.2 x V <sub>DDQ</sub> | 0.9 | 1.0 | 1.4 | RZQ/2 | | | | 0.5 x V <sub>DDQ</sub> | 0.9 | 1.0 | 1.1 | RZQ/2 | | | | 0.8 x V <sub>DDQ</sub> | 0.6 | 1.0 | 1.1 | RZQ/2 | | 60Ω | · | V <sub>IL(AC)</sub> to<br>V <sub>IH(AC)</sub> | 0.9 | 1.0 | 1.6 | RZQ/4 | | 40Ω | R <sub>TT40(PD80)</sub> | 0.2 x V <sub>DDQ</sub> | 0.6 | 1.0 | 1.1 | RZQ/3 | | | | 0.5 x V <sub>DDQ</sub> | 0.9 | 1.0 | 1.1 | RZQ/3 | | | | 0.8 x V <sub>DDQ</sub> | 0.9 | 1.0 | 1.4 | RZQ/3 | | | R <sub>TT40(PU80)</sub> | 0.2 x V <sub>DDQ</sub> | 0.9 | 1.0 | 1.4 | RZQ/3 | | | | 0.5 x V <sub>DDQ</sub> | 0.9 | 1.0 | 1.1 | RZQ/3 | | | | 0.8 x V <sub>DDQ</sub> | 0.6 | 1.0 | 1.1 | RZQ/3 | | 40Ω | | V <sub>IL(AC)</sub> to<br>V <sub>IH(AC)</sub> | 0.9 | 1.0 | 1.6 | RZQ/6 | 576Mb: x18, x36 RLDRAM 3 ODT Characteristics ### **ODT Sensitivity** If either temperature or voltage changes after I/O calibration, then the tolerance limits listed in Table 15 (page 30) and Table 16 (page 31) can be expected to widen according to Table 17 (page 32) and Table 18 (page 32). ### **Table 17: ODT Sensitivity Definition** | Symbol | Min | Мах | Units | |-----------------|-------------------------------------------------------|----------------------------------------------------|-------------| | R <sub>TT</sub> | $0.9 - dR_{TT}dT \times DT - dR_{TT}dV \times DV $ | $1.6 + dR_{TT}dT \times DT + dR_{TT}dV \times $ | RZQ/(2,4,6) | | | | DV | | Note: 1. DT = T - T(@ calibration), $DV = V_{DDQ} - V_{DDQ}(@ calibration)$ or $V_{DD} - V_{DD}(@ calibration)$ . ### **Table 18: ODT Temperature and Voltage Sensitivity** | Change | Min | Мах | Units | |---------------------|-----|------|-------| | dR <sub>TT</sub> dT | 0 | 1.5 | %/°C | | dR <sub>TT</sub> dV | 0 | 0.15 | %/mV | ### **Output Driver Impedance** The output driver impedance is selected by MR1[1:0] during initialization. The selected value is able to maintain the tight tolerances specified if proper ZQ calibration is performed. Output specifications refer to the default output driver unless specifically stated otherwise. A functional representation of the output buffer is shown below. The output driver impedance $R_{\rm ON}$ is defined by the value of the external reference resistor RZQ as follows: • $R_{ON,x} = RZQ/y$ (with $RZQ = 240\Omega \pm 1\%$ ; $x = 40\Omega$ or $60\Omega$ with y = 6 or 4, respectively) The individual pull-up and pull-down resistors ( $R_{ON(PU)}$ and $R_{ON(PD)}$ ) are defined as follows: - $R_{ON(PU)} = (V_{DDO} V_{OUT})/|I_{OUT}|$ , when $R_{ON(PD)}$ is turned off - $R_{ON(PD)} = (V_{OUT})/|I_{OUT}|$ , when $R_{ON(PU)}$ is turned off Figure 15: Output Driver ### Chip in drive mode ### **Table 19: Driver Pull-Up and Pull-Down Impedance Calculations** | F | Ron | Min | Nom | Max | Units | |---------------|------------------------|------|-----|------|-------| | RZQ/6 = (2 | <b>240</b> Ω ±1%)/6 | 39.6 | 40 | 40.4 | Ω | | RZQ/4 = (2 | 240Ω ±1%)/4 | 59.4 | 60 | 60.6 | Ω | | Driver | V <sub>OUT</sub> | Min | Nom | Max | Units | | 40Ω pull-down | $0.2 \times V_{DDQ}$ | 24 | 40 | 44 | Ω | | | 0.5 × V <sub>DDQ</sub> | 36 | 40 | 44 | Ω | | | $0.8 \times V_{DDQ}$ | 36 | 40 | 56 | Ω | | 40Ω pull-up | 0.2 × V <sub>DDQ</sub> | 36 | 40 | 56 | Ω | | | 0.5 × V <sub>DDQ</sub> | 36 | 40 | 44 | Ω | | | $0.8 \times V_{DDQ}$ | 24 | 40 | 44 | Ω | | 60Ω pull-down | $0.2 \times V_{DDQ}$ | 36 | 60 | 66 | Ω | | | 0.5 × V <sub>DDQ</sub> | 54 | 60 | 66 | Ω | | | $0.8 \times V_{DDQ}$ | 54 | 60 | 84 | Ω | | 60Ω pull-up | $0.2 \times V_{DDQ}$ | 54 | 60 | 84 | Ω | | | 0.5 × V <sub>DDQ</sub> | 54 | 60 | 66 | Ω | | | $0.8 \times V_{DDQ}$ | 36 | 60 | 66 | Ω | ### **Output Driver Sensitivity** If either the temperature or the voltage changes after ZQ calibration, then the tolerance limits listed in Table 19 (page 34) can be expected to widen according to Table 20 (page 35) and Table 21 (page 35). **Table 20: Output Driver Sensitivity Definition** | Symbol Min | | Мах | Units | |----------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|------------| | $R_{ON(PD)}$ @ $0.2 \times V_{DDQ}$ | $0.6 - dR_{ON}dTH \times DT - dR_{ON}dVH \times DV$ | $1.1 + dR_{ON}dTH \times DT + dR_{ON}dVH \times DV$ | RZQ/(6, 4) | | $R_{ON(PD)} @ 0.5 \times V_{DDQ}$ | $0.9 - dR_{ON}dTM \times DT - dR_{ON}dVM \times DV$ | $1.1 + dR_{ON}dTM \times DT + dR_{ON}dVM \times DV$ | RZQ/(6, 4) | | $R_{ON(PD)}$ @ $0.8 \times V_{DDQ}$ | $0.9 - dR_{ON}dTL \times DT - dR_{ON}dVL \times DV$ | $1.4 + dR_{ON}dTL \times DT + dR_{ON}dVL \times D$ | RZQ/(6, 4) | | $R_{ON(PU)} @ 0.2 \times V_{DDQ}$ | $0.9 - dR_{ON}dTH \times DT - dR_{ON}dVH \times DV$ | $1.4 + dR_{ON}dTH \times DT + dR_{ON}dVH \times DV$ | RZQ/(6, 4) | | $R_{ON(PU)} @ 0.5 \times V_{DDQ}$ | $0.9 - dR_{ON}dTM \times DT - dR_{ON}dVM \times DV$ | $1.1 + dR_{ON}dTM \times DT + dR_{ON}dVM \times DV$ | RZQ/(6, 4) | | R <sub>ON(PU)</sub> @ 0.8 × V <sub>DDQ</sub> | $0.6 - dR_{ON}dTL \times DT - dR_{ON}dVL \times DV$ | $1.1 + dR_{ON}dTL \times DT + dR_{ON}dVL \times DV$ | RZQ/(6, 4) | Note: 1. DT = T - T(@ calibration), $DV = V_{DDQ} - V_{DDQ}(@ calibration)$ or $V_{DD} - V_{DD}(@ calibration)$ . **Table 21: Output Driver Voltage and Temperature Sensitivity** | Change | Min | Max | Unit | |----------------------|-----|------|------| | dR <sub>ON</sub> dTM | 0 | 1.5 | %/°C | | dR <sub>ON</sub> dVM | 0 | 0.15 | %/mV | | dR <sub>ON</sub> dTL | 0 | 1.5 | %/°C | | dR <sub>ON</sub> dVL | 0 | 0.15 | %/mV | | dR <sub>ON</sub> dTH | 0 | 1.5 | %/°C | | dR <sub>ON</sub> dVH | 0 | 0.15 | %/mV | ### 576Mb: x18, x36 RLDRAM 3 **Output Characteristics and Operating Conditions** ### **Output Characteristics and Operating Conditions** #### **Table 22: Single-Ended Output Driver Characteristics** Note 1 and 2 apply to entire table | Note 1 and 2 apply to entire table | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------|-----|-------|---------| | Parameter/Condition | Symbol | Min | Max | Units | Notes | | Output leakage current; DQ are disabled; Any output ball $0V \le V_{OUT} \le V_{DDQ}$ ; ODT is disabled; All other balls not under test = $0V$ | I <sub>OZ</sub> | -5 | 5 | μА | | | Output slew rate: Single-ended; For rising and falling edges, measures between $V_{OL(AC)} = V_{REF} - 0.1 \times V_{DDQ}$ and $V_{OH(AC)} = V_{REF} + 0.1 \times V_{DDQ}$ | SRQ <sub>SE</sub> | 2.5 | 6 | V/ns | 4, 5 | | Single-ended DC high-level output voltage | $V_{OH(DC)}$ | $0.8 \times V_{DDQ}$ | | V | 6 | | Single-ended DC mid-point level output voltage | V <sub>OM(DC)</sub> | 0.5 × V <sub>DDQ</sub> | | V | 6 | | Single-ended DC low-level output voltage | V <sub>OL(DC)</sub> | 0.2 × V <sub>DDQ</sub> | | V | 6 | | Single-ended AC high-level output voltage | V <sub>OH(AC)</sub> | $V_{TT} + 0.1 \times V_{DDQ}$ | | V | 7, 8, 9 | | Single-ended AC low-level output voltage | V <sub>OL(AC)</sub> | $V_{TT}$ - 0.1 × $V_{DDQ}$ | | V | 7, 8, 9 | | Impedance delta between pull-up and pull-down for DQ and QVLD | $MM_{PUPD}$ | -10 | 10 | % | 3 | | Test load for AC timing and output slew rates | Output to $V_{TT}$ ( $V_{DDQ}/2$ ) via 25 $\Omega$ resistor | | 9 | | | - Notes: 1. All voltages are referenced to V<sub>SS</sub>. - 2. RZQ is $240\Omega$ (±1%) and is applicable after proper ZQ calibration has been performed at a stable temperature and voltage. - 3. Measurement definition for mismatch between pull-up and pull-down (MM<sub>PUPD</sub>). Measure both $R_{ON(PU)}$ and $R_{ON(PD)}$ at $0.5 \times V_{DDQ}$ : $$MM_{PUPD} = \frac{Ron_{PU} - Ron_{PD}}{Ron_{NOM}} \times 100$$ - 4. The 6 V/ns maximum is applicable for a single DQ signal when it is switching either from HIGH to LOW or LOW to HIGH while the remaining DQ signals in the same byte lane are either all static or switching the opposite direction. For all other DQ signal switching combinations, the maximum limit of 6 V/ns is reduced to 5 V/ns. - 5. See Table 24 (page 40) for output slew rate. - 6. See the Driver Pull-Up and Pull-Down Impedance Calculations table for IV curve linearity. Do not use AC test load. - 7. $V_{TT} = V_{DDO}/2$ - 8. See Figure 16 (page 38) for an example of a single-ended output signal. - 9. See Figure 18 (page 39) for the test load configuration. ### 576Mb: x18, x36 RLDRAM 3 **Output Characteristics and Operating Conditions** #### **Table 23: Differential Output Driver Characteristics** Notes 1 and 2 apply to entire table | Parameter/Condition | Symbol | Min | Max | Units | Notes | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------------------|-----------------------------|---------|-------| | Output leakage current; DQ are disabled; Any output ball $0V \le V_{OUT} \le V_{DDQ}$ ; ODT is disabled; All other balls not under test = $0V$ | I <sub>OZ</sub> | -5 | 5 | μΑ | | | Output slew rate: Differential; For rising and falling edges, measures between $V_{OL,diff(AC)} = -0.2 \times V_{DDQ}$ and $V_{OH,diff(AC)} = +0.2 \times V_{DDQ}$ | SRQ <sub>diff</sub> | 5 | 12 | V/ns | 5 | | Output differential cross-point voltage | V <sub>OX(AC)</sub> | V <sub>REF</sub> - 150 | V <sub>REF</sub> + 150 | mV | 6 | | Differential high-level output voltage | V <sub>OH,diff(AC)</sub> | +0.2 × | V <sub>DDQ</sub> | V | 6 | | Differential low-level output voltage | V <sub>OL,diff(AC)</sub> | −0.2 × | : V <sub>DDQ</sub> | V | 6 | | Delta resistance between pull-up and pull-down for QK/QK# | MM <sub>PUPD</sub> | -10 | 10 | % | 3 | | Test load for AC timing and output slew rates | Outp | ut to V <sub>TT</sub> (V <sub>DD</sub> | <sub>Q</sub> /2) via 25Ω re | esistor | 4 | - Notes: 1. All voltages are referenced to V<sub>SS</sub>. - 2. RZQ is $240\Omega$ ( $\pm 1\%$ ) and is applicable after proper ZQ calibration has been performed at a stable temperature and voltage. - 3. Measurement definition for mismatch between pull-up and pull-down (MM<sub>PUPD</sub>). Measure both $R_{ON(PU)}$ and $R_{ON(PD)}$ at 0.5 x $V_{DDQ}$ : $$MM_{PUPD} = \frac{Ron_{PU} - Ron_{PD}}{Ron_{NOM}} \times 100$$ - 4. See Figure 18 (page 39) for the test load configuration. - 5. See Table 25 (page 41) for the output slew rate. - 6. See Figure 17 (page 39) for an example of a differential output signal. **Figure 16: DQ Output Signal** **Figure 17: Differential Output Signal** #### **Reference Output Load** The following figure represents the effective reference load of $25\Omega$ used in defining the relevant device AC timing parameters as well as the output slew rate measurements. It is not intended to be a precise representation of a particular system environment or a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Figure 18: Reference Output Load for AC Timing and Output Slew Rate ## 576Mb: x18, x36 RLDRAM 3 Slew Rate Definitions for Single-Ended Output Signals ## **Slew Rate Definitions for Single-Ended Output Signals** The single-ended output driver is summarized in the following table. With the reference load for timing measurements, the output slew rate for falling and rising edges is defined and measured between $V_{OL(AC)}$ and $V_{OH(AC)}$ for single-ended signals. **Table 24: Single-Ended Output Slew Rate Definition** | Single-Ended Out | tput Slew Rates (Linear Signals) | Meas | sured | | |------------------|----------------------------------|---------------------|---------------------|------------------------------------------------------| | Output | Edge | From | То | Calculation | | DQ and QVLD | Rising | V <sub>OL(AC)</sub> | V <sub>OH(AC)</sub> | $\frac{V_{OH(AC)} \cdot V_{OL(AC)}}{\Delta TR_{SE}}$ | | | Falling | V <sub>OH(AC)</sub> | V <sub>OL(AC)</sub> | $\frac{V_{OH(AC)} \cdot V_{OL(AC)}}{\Delta TF_{SE}}$ | Figure 19: Nominal Slew Rate Definition for Single-Ended Output Signals ## **Slew Rate Definitions for Differential Output Signals** The differential output driver is summarized in the following table. With the reference load for timing measurements, the output slew rate for falling and rising edges is defined and measured between $V_{OL(AC)}$ and $V_{OH(AC)}$ for differential signals. **Table 25: Differential Output Slew Rate Definition** | Differential Out | out Slew Rates (Linear Sig-<br>nals) | Meas | sured | | |------------------|--------------------------------------|-------------------|--------------------------|--------------------------------------------------------------------------------| | Output | Edge | From | То | Calculation | | QKx, QKx# | Rising | $V_{OL,diff(AC)}$ | $V_{OH,diff(AC)}$ | $\frac{V_{\text{OH,diff(AC)}max} - V_{\text{OL,diff(AC)}}}{\Delta T R_{diff}}$ | | | Falling | $V_{OH,diff(AC)}$ | V <sub>OL,diff(AC)</sub> | V <sub>OH,diff(AC)</sub> - V <sub>OL,diff(AC)</sub><br>ΔTF <sub>diff</sub> | Figure 20: Nominal Differential Output Slew Rate Definition for QKx, QKx# 576Mb: x18, x36 RLDRAM 3 Speed Bin Tables ## **Speed Bin Tables** ## **Table 26: RL3 Speed Bins** | | | -09 | 3E | -0 | 93 | -10 | )7E | -1 | 07 | 12 | 5E | -1 | 25 | | |-------------------|-----------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|------------------|-----------|-----------|-----------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Мах | Min | Мах | Min | Max | Min | Мах | Units | | Clock Timing | | | | | | | | | | | | | | | | RL = 3 ; WL = 4 | <sup>t</sup> CK (avg) | 5 | 5 | 5 | 5 | Rese | rved | Rese | rved | Rese | rved | Rese | rved | ns | | RL = 4 ; WL = 5 | <sup>t</sup> CK (avg) | 4 | 5 | 4 | 5 | 4 | 5 | 4 | 5 | 4 | 5 | 5 | 5 | ns | | RL = 5 ; WL = 6 | <sup>t</sup> CK (avg) | 3 | 4.3 | 3 | 4.3 | 3.5 | 4.3 | 4 | 4.3 | 4 | 4.3 | 4 | 5 | ns | | RL = 6 ; WL = 7 | <sup>t</sup> CK (avg) | 2.5 | 3.5 | 2.5 | 4 | 3 | 3.5 | 3 | 4.3 | 3 | 4.3 | 3.5 | 4.3 | ns | | RL = 7 ; WL = 8 | <sup>t</sup> CK (avg) | 2.5 | 3 | 2.5 | 3 | 2.5 | 3 | 2.5 | 3 | 2.5 | 3 | 3 | 3.5 | ns | | RL = 8; WL = 9 | <sup>t</sup> CK (avg) | 1.87<br>5 | 2.5 | 1.87<br>5 | 3 | 2 | 2.5 | 2 | 3 | 2 | 3 | 2.5 | 3 | ns | | RL = 9 ; WL = 10 | <sup>t</sup> CK (avg) | 1.87<br>5 | 2 | 1.87<br>5 | 2 | 1.87<br>5 | 2 | 1.87<br>5 | 2 | 1.87<br>5 | 2 | 2.33 | 2.66 | ns | | RL = 10 ; WL = 11 | <sup>t</sup> CK (avg) | 1.5 | 2 | 1.5 | 2 | 1.87<br>5 | 2 | 1.87<br>5 | 2 | 1.87<br>5 | 2 | 2 | 2.33 | ns | | RL = 11 ; WL = 12 | <sup>t</sup> CK (avg) | 1.5 | 1.87<br>5 | 1.5 | 2 | 1.5 | 1.87<br>5 | 1.5 | 2 | 1.5 | 2 | 1.87<br>5 | 2.33 | ns | | RL = 12 ; WL = 13 | <sup>t</sup> CK (avg) | 1.25 | 1.5 | 1.25 | 1.87<br>5 | 1.5 | 1.66 | 1.5 | 1.87<br>5 | 1.5 | 1.87<br>5 | 1.87<br>5 | 2 | ns | | RL = 13 ; WL = 14 | <sup>t</sup> CK (avg) | 1.25 | 1.5 | 1.25 | 1.5 | 1.25 | 1.5 | 1.25 | 1.5 | 1.25 | 1.5 | 1.5 | 1.87<br>5 | ns | | RL = 14 ; WL = 15 | <sup>t</sup> CK (avg) | 1.07 | 1.25 | 1.07 | 1.5 | 1.25 | 1.33 | 1.25 | 1.5 | Rese | rved | 1.4 | 1.66 | ns | | RL = 15 ; WL = 16 | <sup>t</sup> CK (avg) | 1.0 | 1.25 | 1.0 | 1.25 | 1.07 | 1.33 | 1.07 | 1.25 | Rese | rved | 1.33 | 1.66 | ns | | RL = 16 ; WL = 17 | <sup>t</sup> CK (avg) | 0.93<br>5 | 1.25 | 0.93<br>5 | 1.25 | Rese | rved | Reserved | | eserved Reserved | | 1.25 | 1.33 | ns | | | Row Cycle Timing | | | | | | | | | | | | | | | Row cycle time | <sup>t</sup> RC | 8 | _ | 10 | _ | 8 | _ | 10 | _ | 10 | _ | 12 | _ | ns | Note: 1. The MIN <sup>t</sup>CK value for a given RL/WL parameter must be used to determine the <sup>t</sup>RC mode register setting. ## **AC Electrical Characteristics** #### **Table 27: AC Electrical Characteristics** Notes 1-7 apply to entire table | | | | RL3-2 | 2133 | RL3- | 1866 | RL3- | -1600 | | | |-----------------------------------|-------------------------|---------------------------|---------------------------------------------------------|-----------------------|----------------------------|------------------------|----------|-------|----------------------|--------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Units | Notes | | | | | | Clock Ti | ming | | | | | | | • | eriod average: | tCK(DLL_DIS | | | | | | | | | | DLL d | isable mode | ) | 8 | 488 | 8 | 488 | 8 | 488 | ns | 8 | | Clock period<br>able mode | average: DLL en- | <sup>t</sup> CK(avg) | See <sup>t</sup> CK values in the RL3 Speed Bins table. | | | | | | ns | 9, 10 | | High pulse w | vidth average | <sup>t</sup> CH(avg) | 0.47 | 0.53 | 0.47 | 0.53 | 0.47 | 0.53 | CK | 11 | | Low pulse w | idth average | tCL(avg) | 0.47 | 0.53 | 0.47 | 0.53 | 0.47 | 0.53 | CK | 11 | | Clock | DLL locked | tJIT(per) | -50 | 50 | -60 | 60 | -70 | 70 | ps | 12 | | period<br>jitter | DLL locking | <sup>t</sup> JIT(per),lck | -40 | 40 | -50 | 50 | -60 | 60 | ps | 12 | | Clock absolu | te period | tCK(abs) | IIM | N = <sup>t</sup> CK(a | vg),min + | ⊦ <sup>t</sup> JIT(per | ),min; M | 4X = | ps | | | | | | | tCK(a | vg),max | + <sup>t</sup> JIT(pe | r),max | | | | | Clock absolute high pulse width | | <sup>t</sup> CH(abs) | 0.43 | _ | 0.43 | _ | 0.43 | _ | <sup>t</sup> CK(avg) | 13 | | Clock absolute low pulse<br>width | | <sup>t</sup> CL(abs) | 0.43 | - | 0.43 | - | 0.43 | _ | <sup>t</sup> CK(avg) | 14 | | Cycle-to- | DLL locked | <sup>t</sup> JIT(cc) | 10 | 0 | 12 | 20 | 1 | 40 | ps | 15 | | cycle<br>jitter | DLL locking | <sup>t</sup> JIT(cc),lck | 80 | 0 | 100 | | 1 | 20 | ps | 15 | | Cumulative | 2 cycles | <sup>t</sup> ERR(2per) | -74 | 74 | -88 | 88 | -103 | 103 | ps | 16 | | error across | 3 cycles | tERR(3per) | -87 | 87 | -105 | 105 | -122 | 122 | ps | 16 | | | 4 cycles | <sup>t</sup> ERR(4per) | -97 | 97 | -117 | 117 | -136 | 136 | ps | 16 | | | 5 cycles | <sup>t</sup> ERR(5per) | -105 | 105 | -126 | 126 | -147 | 147 | ps | 16 | | | 6 cycles | <sup>t</sup> ERR(6per) | -111 | 111 | -133 | 133 | -155 | 155 | ps | 16 | | | 7 cycles | <sup>t</sup> ERR(7per) | -116 | 116 | -139 | 139 | -163 | 163 | ps | 16 | | | 8 cycles | <sup>t</sup> ERR(8per) | -121 | 121 | -145 | 145 | -169 | 169 | ps | 16 | | | 9 cycles | <sup>t</sup> ERR(9per) | -125 | 125 | -150 | 150 | -175 | 175 | ps | 16 | | | 10 cycles | <sup>t</sup> ERR(10per) | -128 | 128 | -154 | 154 | -180 | 180 | ps | 16 | | | 11 cycles | <sup>t</sup> ERR(11per) | -132 | 132 | -158 | 158 | -184 | 184 | ps | 16 | | | 12 cycles | <sup>t</sup> ERR(12per) | -134 | 134 | -161 | 161 | -188 | 188 | ps | 16 | | n = 13, 14 49,<br>50 cycles | | <sup>t</sup> ERR(nper) | | | n = [1 + 0]<br>x = [1 + 0] | | | | ps | 16 | | | | | D | Q Input | Timing | | | | | | | Data setup<br>time to DK, | Base<br>(specification) | <sup>t</sup> DS(AC150) | -30 | - | -15 | - | 10 | - | ps | 17, 18 | | DK# | V <sub>REF</sub> | † | 120 | _ | 135 | _ | 160 | _ | ps | 18, 19 | ## **Table 27: AC Electrical Characteristics (Continued)** Notes 1-7 apply to entire table | | pply to entire table | | RL3- | 2133 | RL3- | 1866 | RL3- | -1600 | | | |--------------------------------------------|----------------------------------------------------------|-------------------------------------------|---------|---------|----------|--------|-------|-------|----------------------|--------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Units | Notes | | Data hold | Base | <sup>t</sup> DH(DC100) | 5 | _ | 20 | _ | 45 | _ | ps | 17, 18 | | time from | (specification) | | | | | | | | | | | DK, DK# | $V_{REF}$ | | 105 | _ | 120 | _ | 145 | _ | ps | | | | @ 1 V/ns | | | | | | | | | | | Minimum da | ata pulse width | <sup>t</sup> DIPW | 280 | _ | 320 | _ | 360 | _ | ps | 20 | | | | | DQ | -<br> | Timing | | Г | Г | T | | | QK, QK# edg<br>edge within | ge to output data<br>byte group | <sup>t</sup> QKQ <sub>x</sub> | I | 75 | _ | 85 | - | 100 | ps | | | data edge w | ge to any output vithin specific data ing (only for x36) | <sup>t</sup> QKQ02,<br><sup>t</sup> QKQ13 | - | 125 | _ | 135 | _ | 150 | ps | 22 | | DQ output h<br>QK, QK# | nold time from | <sup>t</sup> QH | 0.38 | - | 0.38 | - | 0.38 | _ | <sup>t</sup> CK(avg) | 23 | | DQ Low-Z ti | me from CK, CK# | <sup>t</sup> LZ | -360 | 180 | -390 | 195 | -450 | 225 | ps | 24, 26 | | DQ High-Z ti | ime from CK, CK# | <sup>t</sup> HZ | _ | 180 | _ | 195 | _ | 225 | ps | 24, 26 | | | | In | put and | Output | Strobe | Timing | | | | | | | DK# (falling) edge<br>rising), CK# (fall- | <sup>t</sup> CKDK | -0.27 | 0.27 | -0.27 | 0.27 | -0.27 | 0.27 | СК | 29 | | DK, DK# diff<br>HIGH width | ferential input | <sup>t</sup> DKH | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | CK | | | DK, DK# diff<br>LOW width | ferential input | <sup>t</sup> DKL | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | CK | | | _ | QK# (falling) edge | <sup>t</sup> CKQK | -135 | 135 | -140 | 140 | -160 | 160 | ps | 26 | | _ | ), CK# (falling) | | - 5% | + 5% | - 5% | + 5% | - 5% | + 5% | | | | edge | | | tCK | tCK | tCK | tCK | tCK | tCK | | | | _ | QK# (falling) edge<br>), CK# (falling)<br>LL disabled | <sup>t</sup> CKQK<br>DLL_DIS | 1 | 10 | 1 | 10 | 1 | 10 | ns | 27 | | QK, QK# difi<br>HIGH time | ferential output | <sup>t</sup> QKH | 0.4 | - | 0.4 | _ | 0.4 | _ | CK | 23 | | QK, QK# difi<br>LOW time | ferential output | <sup>t</sup> QKL | 0.4 | _ | 0.4 | _ | 0.4 | _ | CK | 23 | | QK (falling),<br>to QVLD edo | (falling), QK# (rising) edge | | | | ps | 25 | | | | | | | | ( | Comman | d and A | ddress T | iming | | | • | | | CTRL, CMD, Base ADDR, set- (specification) | | <sup>t</sup> IS(AC150) | 85 | _ | 120 | _ | 170 | _ | ps | 28, 30 | | up to V <sub>REF</sub> CK,CK# @ 1 V/ns | | | 235 | - | 270 | - | 320 | - | ps | 19, 30 | #### **Table 27: AC Electrical Characteristics (Continued)** Notes 1-7 apply to entire table | | | | RL3- | 2133 | RL3- | 1866 | RL3- | -1600 | | | |----------------------------|-------------------------------------------------------|--------------------------------|--------------|---------------------|--------------|-----------|--------------|------------|-------|--------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Units | Notes | | CTRL, CMD,<br>ADDR, | Base<br>(specification) | <sup>t</sup> IH(DC100) | 65 | - | 100 | - | 120 | _ | ps | 28, 30 | | hold from<br>CK,CK# | V <sub>REF</sub><br>@ 1 V/ns | | 165 | _ | 200 | _ | 220 | _ | ps | 19, 30 | | Minimum Copulse width | TRL, CMD, ADDR | <sup>t</sup> IPW | 470 | _ | 535 | _ | 560 | - | ps | 20 | | Row cycle ti | me | <sup>t</sup> RC | See mini | mum <sup>t</sup> R0 | values i | n the RL3 | Speed B | ins table. | ns | 21 | | Refresh rate | 1 | <sup>t</sup> REF | 64 | _ | 64 | _ | 64 | _ | ms | | | Sixteen-ban | k access window | <sup>t</sup> SAW | 8 | _ | 8 | _ | 8 | _ | ns | | | Multibank a | ccess delay | tMMD | 2 | _ | 2 | _ | 2 | _ | CK | 33 | | WRITE-to-RE<br>dress | AD to same ad- | <sup>t</sup> WTR | WL +<br>BL/2 | - | WL +<br>BL/2 | - | WL +<br>BL/2 | _ | ns | 32 | | Mode regist<br>to any comn | er set cycle time<br>nand | <sup>t</sup> MRSC | 12 | - | 12 | - | 12 | _ | CK | | | READ training | ng register mini-<br>time | <sup>t</sup> RTRS | 2 | - | 2 | _ | 2 | _ | CK | | | | ng register burst<br>e register set for<br>ister exit | <sup>t</sup> RTRE | 1 | - | 1 | - | 1 | _ | CK | | | | | | Cal | ibration | Timing | ' | | | | | | ZQCL: Long calibration | POWER-UP and<br>RESET operation | <sup>t</sup> ZQinit | 512 | _ | 512 | _ | 512 | _ | CK | | | time | Normal operation | <sup>t</sup> ZQoper | 256 | _ | 256 | _ | 256 | _ | CK | | | ZQCS: Short | calibration time | <sup>t</sup> ZQcs | 64 | _ | 64 | _ | 64 | - | CK | | | | | ı | nitializa | tion and | Reset T | iming | | | | • | | Begin powe<br>power supp | r-supply ramp to<br>lies stable | <sup>t</sup> V <sub>DDPR</sub> | _ | 200 | _ | 200 | _ | 200 | ms | | | RESET# LOW<br>plies stable | / to power sup- | <sup>t</sup> RPS | _ | 200 | _ | 200 | _ | 200 | ms | | | RESET# LOW<br>High-Z | / to I/O and R <sub>TT</sub> | <sup>t</sup> lOz | _ | 20 | _ | 20 | - | 20 | ns | 31 | Notes: - 1. Parameters are applicable with $0^{\circ}\text{C} \le \text{T}_{\text{C}} \le +95^{\circ}\text{C}$ ; $+1.28\text{V} \le \text{V}_{\text{DD}} \le +1.42\text{V}$ , $+2.38\text{V} \le \text{V}_{\text{EXT}} \le +2.63\text{V}$ , $+1.14\text{V} \le \text{V}_{\text{DDQ}} \le 1.26\text{V}$ . - 2. All voltages are referenced to V<sub>SS</sub>. - 3. The unit <sup>t</sup>CK(avg) represents the actual <sup>t</sup>CK(avg) of the input clock under operation. The unit CK represents one clock cycle of the input clock, counting the actual clock edges. - 4. AC timing and I<sub>DD</sub> tests may use a V<sub>IL</sub>-to-V<sub>IH</sub> swing of up to 900mV in the test environment, but input timing is still referenced to V<sub>REF</sub> (except <sup>t</sup>IS, <sup>t</sup>IH, <sup>t</sup>DS, and <sup>t</sup>DH use the AC/DC trip points and CK,CK# and DKx, DKx# use their crossing points). The minimum slew rate for the input signals used to test the device is 1 V/ns for single-ended inputs and 2 V/ns for differential inputs in the range between V<sub>IL(AC)</sub> and V<sub>IH(AC)</sub>. ## 576Mb: x18, x36 RLDRAM 3 AC Electrical Characteristics - 5. All timings that use time-based values (ns, µs, ms) should use <sup>t</sup>CK(avg) to determine the correct number of clocks. In the case of noninteger results, all minimum limits should be rounded up to the nearest whole integer, and all maximum limits should be rounded down to the nearest whole integer. - 6. The term "strobe" refers to the DK and DK# or QK and QK# differential crossing point when DK and QK, respectively, is the rising edge. Clock, or CK, refers to the CK and CK# differential crossing point when CK is the rising edge. - 7. The output load defined in Figure 18 (page 39) is used for all AC timing and slew rates. The actual test load may be different. The output signal voltage reference point is V<sub>DDO</sub>/2 for single-ended signals and the crossing point for differential signals. - 8. When operating in DLL disable mode, Micron does not warrant compliance with normal mode timings or functionality. - 9. The clock's <sup>t</sup>CK(avg) is the average clock over any 200 consecutive clocks and <sup>t</sup>CK(avg),min is the smallest clock rate allowed, with the exception of a deviation due to clock jitter. Input clock jitter is allowed provided it does not exceed values specified and must be of a random Gaussian distribution in nature. - 10. Spread spectrum is not included in the jitter specification values. However, the input clock can accommodate spread spectrum at a sweep rate in the range of 20–60 kHz with an additional 1% of <sup>t</sup>CK(avg) as a long-term jitter component; however, the spread spectrum may not use a clock rate below <sup>t</sup>CK(avg),min. - 11. The clock's <sup>t</sup>CH(avg) and <sup>t</sup>CL(avg) are the average half-clock period over any 200 consecutive clocks and is the smallest clock half-period allowed, with the exception of a deviation due to clock jitter. Input clock jitter is allowed provided it does not exceed values specified and must be of a random Gaussian distribution in nature. - 12. The period jitter, <sup>1</sup>JIT(per), is the maximum deviation in the clock period from the average or nominal clock. It is allowed in either the positive or negative direction. - 13. <sup>t</sup>CH(abs) is the absolute instantaneous clock high pulse width as measured from one rising edge to the following falling edge. - 14. <sup>t</sup>CL(abs) is the absolute instantaneous clock low pulse width as measured from one falling edge to the following rising edge. - 15. The cycle-to-cyle jitter, <sup>t</sup>JIT(cc), is the amount the clock period can deviate from one cycle to the next. It is important to keep cycle-to-cycle jitter at a minimum during the DLL locking time. - 16. The cumulative jitter error, <sup>†</sup>ERR(nper), where *n* is the number of clocks between 2 and 50, is the amount of clock time allowed to accumulate consecutively away from the average clock over n number of clock cycles. - 17. <sup>t</sup>DS(base) and <sup>t</sup>DH(base) values are for a single-ended 1 V/ns DQ slew rate and 2 V/ns differential DK, DK# slew rate. - 18. These parameters are measured from a data signal (DM, DQ0, DQ1, and so forth) transition edge to its respective data strobe signal (DK, DK#) crossing. - 19. The setup and hold times are listed converting the base specification values (to which derating tables apply) to V<sub>REF</sub> when the slew rate is 1 V/ns. These values, with a slew rate of 1 V/ns, are for reference only. - 20. Pulse width of an input signal is defined as the width between the first crossing of $V_{REF(DC)}$ and the consecutive crossing of $V_{REF(DC)}$ . - 21. Bits MR0[3:0] select the number of clock cycles required to satisfy the minimum <sup>t</sup>RC value. Minimum <sup>t</sup>RC value must be divided by the clock period and rounded up to the next whole number to determine the earliest clock edge that the subsequent command can be issued to the bank. - 22. <sup>t</sup>QKQ02 defines the skew between QK0 and DQ[26:18] and between QK2 and DQ[8:0]. <sup>t</sup>QKQ13 defines the skew between QK1 and DQ[35:27] and between QK3 and DQ[17:9]. - 23. When the device is operated with input clock jitter, this parameter needs to be derated by the actual <sup>t</sup>JIT(per) (the larger of <sup>t</sup>JIT(per),min or <sup>t</sup>JIT(per),max of the input clock; output deratings are relative to the SDRAM input clock). ## 576Mb: x18, x36 RLDRAM 3 AC Electrical Characteristics - 24. Single-ended signal parameter. - 25. For x36 device this specification references the skew between the falling edge of QK0 and QK1 to QVLD0 and the falling edge of QK2 and QK3 to QVLD1. - 26. The DRAM output timing is aligned to the nominal or average clock. The following output parameters must be derated by the actual jitter error when input clock jitter is present, even when within specification. This results in each parameter becoming larger. The following parameters are required to be derated by subtracting <sup>†</sup>ERR(10per),max: <sup>†</sup>CKQK (MIN), and <sup>†</sup>LZ (MIN). The following parameters are required to be derated by subtracting <sup>†</sup>ERR(10per),min: <sup>†</sup>CKQK (MAX), <sup>†</sup>HZ (MAX), and <sup>†</sup>LZ (MAX). - 27. The <sup>t</sup>DQSCKdll\_dis parameter begins RL 1 cycles after the READ command. - 28. <sup>t</sup>IS(base) and <sup>t</sup>IH(base) values are for a single-ended 1 V/ns control/command/address slew rate and 2 V/ns CK, CK# differential slew rate. - 29. These parameters are measured from the input data strobe signal (DK/DK#) crossing to its respective clock signal crossing (CK/CK#). The specification values are not affected by the amount of clock jitter applied as they are relative to the clock signal crossing. These parameters should be met whether or not clock jitter is present. - 30. These parameters are measured from a command/address signal transition edge to its respective clock (CK, CK#) signal crossing. The specification values are not affected by the amount of clock jitter applied as the setup and hold times are relative to the clock signal crossing that latches the command/address. These parameters should be met whether or not clock jitter is present. - 31. RESET# should be LOW as soon as power starts to ramp to ensure the outputs are in High-Z. Until RESET# is LOW, the outputs are at risk of driving and could result in excessive current, depending on bus activity. - 32. If <sup>t</sup>WTR is violated, the data just written will not be read out when a READ command is issued to the same address. Whatever data was previously written to the address will be output with the READ command. - 33. This specification is defined as any bank command (READ, WRITE, AREF) to a multi-bank command or a multi-bank command to any bank command. This specification only applies to quad bank WRITE, 3-bank AREF and 4-bank AREF commands. Dual bank WRITE, 2-bank AREF, and all single bank access commands are not bound by this specification. ## 576Mb: x18, x36 RLDRAM 3 Temperature and Thermal Impedance Characteristics ## **Temperature and Thermal Impedance Characteristics** It is imperative that the device's temperature specifications be maintained in order to ensure that the junction temperature is in the proper operating range to meet data sheet specifications. An important way to maintain the proper junction temperature is to use the device's thermal impedances correctly. Thermal impedances are listed for the available packages. Incorrectly using thermal impedances can produce significant errors. Read Micron technical note TN-00-08, "Thermal Applications" prior to using thermal impedances listed below. The device's safe junction temperature range can be maintained when the $T_C$ specification is not exceeded. In applications where the device's ambient temperature is too high, use of forced air and/or heat sinks may be required in order to meet the case temperature specifications. **Table 28: Temperature Limits** | Parameter | | Symbol | Min | Max | Units | Notes | |----------------------------------|------------|---------------------|-----|-----|-------|-------| | Storage temperature | | T <sub>STG</sub> | -55 | 150 | °C | 1 | | Reliability junction temperature | Commercial | T <sub>J(REL)</sub> | - | 110 | °C | 2 | | | Industrial | | - | 110 | °C | 2 | | Operating junction temperature | Commercial | T <sub>J(OP)</sub> | 0 | 100 | °C | 3 | | | Industrial | | -40 | 100 | °C | 3 | | Operating case temperature | Commercial | T <sub>C</sub> | 0 | 95 | °C | 4, 5 | | | Industrial | | -40 | 95 | °C | 4, 5 | Notes: - 1. MAX storage case temperature; T<sub>STG</sub> is measured in the center of the package (see Figure 21 (page 49)). This case temperature limit is allowed to be exceeded briefly during package reflow, as noted in Micron technical note TN-00-15. - 2. Temperatures greater than 110°C may cause permanent damage to the device. This is a stress rating only and functional operation of the device at or above this is not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect the reliability of the part. - 3. Junction temperature depends upon package type, cycle time, loading, ambient temperature, and airflow. - 4. MAX operating case temperature; T<sub>C</sub> is measured in the center of the package (see Figure 21 (page 49)). - 5. Device functionality is not guaranteed if the device exceeds maximum T<sub>C</sub> during operation. **Table 29: Thermal Impedance** | Package | Substrate | θ JA (°C/W)<br>Airflow = 0m/s | θ JA (°C/W)<br>Airflow = 1m/s | θ JA (°C/W)<br>Airflow = 2m/s | θ JB (°C/W) | θ JC (°C/W) | |---------|-----------|-------------------------------|-------------------------------|-------------------------------|-------------|-------------| | FBGA | 2-layer | 39.3 | 28.8 | 25.2 | 16.3 | 2.0 | | | 4-layer | 22.0 | 17.2 | 15.9 | 10.3 | | te: 1. Thermal impedance data is based on a number of samples from multiple lots, and should be viewed as a typical number. # 576Mb: x18, x36 RLDRAM 3 Temperature and Thermal Impedance Characteristics **Figure 21: Example Temperature Test Point Location** #### 576Mb: x18, x36 RLDRAM 3 Command and Address Setup, Hold, and Derating ## **Command and Address Setup, Hold, and Derating** The total <sup>t</sup>IS (setup time) and <sup>t</sup>IH (hold time) required is calculated by adding the data sheet <sup>t</sup>IS (base) and <sup>t</sup>IH (base) values (see Table 30 (page 50); values come from Table 27 (page 43)) to the $\Delta^t$ IS and $\Delta^t$ IH derating values (see Table 31 (page 51)), respectively. Example: <sup>t</sup>IS (total setup time) = <sup>t</sup>IS (base) + $\Delta^t$ IS. For a valid transition, the input signal must remain above/below $V_{IH(AC)}/V_{IL(AC)}$ for some time <sup>t</sup>VAC (see Table 32 (page 51)). Although the total setup time for slow slew rates might be negative (for example, a valid input signal will not have reached $V_{\rm IH(AC)}/V_{\rm IL(AC)}$ at the time of the rising clock transition), a valid input signal is still required to complete the transition and to reach $V_{\rm IH(AC)}/V_{\rm IL(AC)}$ . For slew rates which fall between the values listed in Table 31 (page 51) and Table 32 (page 51) for Valid Transition, the derating values may be obtained by linear interpolation. Setup ( ${}^{t}$ IS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{REF(DC)}$ and the first crossing of $V_{IH(AC)min}$ . Setup ( ${}^{t}$ IS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{REF(DC)}$ and the first crossing of $V_{IL(AC)max}$ . If the actual signal is always earlier than the nominal slew rate line between the shaded $V_{REF(DC)}$ -to-AC region, use the nominal slew rate for derating value (see Figure 22 (page 52)). If the actual signal is later than the nominal slew rate line anywhere between the shaded $V_{REF(DC)}$ -to-AC region, the slew rate of a tangent line to the actual signal from the AC level to the DC level is used for derating value (see Figure 24 (page 54)). Hold ( $^{t}$ IH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{IL(DC)max}$ and the first crossing of $V_{REF(DC)}$ . Hold ( $^{t}$ IH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{IH(DC)min}$ and the first crossing of $V_{REF(DC)}$ . If the actual signal is always later than the nominal slew rate line between the shaded DC-to- $V_{REF(DC)}$ region, use the nominal slew rate for derating value (see Figure 23 (page 53)). If the actual signal is earlier than the nominal slew rate line anywhere between the shaded DC-to- $V_{REF(DC)}$ region, the slew rate of a tangent line to the actual signal from the DC level to the $V_{REF(DC)}$ level is used for derating value (see Figure 25 (page 55)). Table 30: Command and Address Setup and Hold Values Referenced at 1 V/ns - AC/DC-Based | Symbol | RL3-2133 | RL3-1866 | RL3-1600 | Units | Reference | |-----------------------------|----------|----------|----------|-------|------------------------------------------| | <sup>t</sup> IS(base),AC150 | 85 | 120 | 170 | ps | V <sub>IH(AC)</sub> /V <sub>IL(AC)</sub> | | <sup>t</sup> IH(base),DC100 | 65 | 100 | 120 | ps | V <sub>IH(DC)</sub> /V <sub>IL(DC)</sub> | ## 576Mb: x18, x36 RLDRAM 3 Command and Address Setup, Hold, and Derating Table 31: Derating Values for tIS/tIH - AC150/DC100-Based | Δ <sup>t</sup> IS, Δ <sup>t</sup> IH D | $\Delta^{t}$ IS, $\Delta^{t}$ IH Derating (ps) - AC/DC-Based AC 150 Threshold: $V_{IH(AC)} = V_{REF(DC)} + 150$ mV, $V_{IL(AC)} = V_{REF(DC)} - 150$ mV | | | | | | | | 0mV | | | | | | | | |----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | CMD/ADDR | | CK, CK# Differential Slew Rate | | | | | | | | | | | | | | | | Slew Rate | 4.0 | V/ns | 3.0 | V/ns | 2.0 | V/ns | 1.8 | V/ns | 1.6 | V/ns | 1.4 | V/ns | 1.2 | V/ns | 1.0 | V/ns | | (V/ns) | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | 2.0 | 75 | 50 | 75 | 50 | 75 | 50 | 83 | 58 | 91 | 66 | 99 | 74 | 107 | 84 | 115 | 100 | | 1.5 | 50 | 34 | 50 | 34 | 50 | 34 | 58 | 42 | 66 | 50 | 74 | 58 | 82 | 68 | 90 | 84 | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 8 | 8 | 16 | 16 | 24 | 24 | 32 | 34 | 40 | 50 | | 0.9 | 0 | -4 | 0 | -4 | 0 | -4 | 8 | 4 | 16 | 12 | 24 | 20 | 32 | 30 | 40 | 46 | | 0.8 | 0 | -10 | 0 | -10 | 0 | -10 | 8 | -2 | 16 | 6 | 24 | 14 | 32 | 24 | 40 | 40 | | 0.7 | 0 | -16 | 0 | -16 | 0 | -16 | 8 | -8 | 16 | 0 | 24 | 8 | 32 | 18 | 40 | 34 | | 0.6 | -1 | -26 | -1 | -26 | -1 | -26 | 7 | -18 | 15 | -10 | 23 | -2 | 31 | 8 | 39 | 24 | | 0.5 | -10 | -40 | -10 | -40 | -10 | -40 | -2 | -32 | 6 | -24 | 14 | -16 | 22 | -6 | 30 | 10 | | 0.4 | -25 | -0 | -25 | -60 | -25 | -60 | -17 | -52 | -9 | -44 | -1 | -36 | 7 | -26 | 15 | -10 | Table 32: Minimum Required Time <sup>t</sup>VAC Above V<sub>IH(AC)</sub> (or Below V<sub>IL(AC)</sub>) for Valid Transition | Slew Rate (V/ns) | <sup>t</sup> VAC (ps) | |------------------|-----------------------| | >2.0 | 175 | | 2.0 | 170 | | 1.5 | 167 | | 1.0 | 163 | | 0.9 | 162 | | 0.8 | 161 | | 0.7 | 159 | | 0.6 | 155 | | 0.5 | 150 | | <0.5 | 150 | Figure 22: Nominal Slew Rate and <sup>t</sup>VAC for <sup>t</sup>IS (Command and Address - Clock) Note: 1. Both the clock and the data strobe are drawn on different time scales. Figure 23: Nominal Slew Rate for <sup>t</sup>IH (Command and Address - Clock) Note: 1. Both the clock and the data strobe are drawn on different time scales. Figure 24: Tangent Line for <sup>t</sup>IS (Command and Address - Clock) Note: 1. Both the clock and the data strobe are drawn on different time scales. Figure 25: Tangent Line for <sup>t</sup>IH (Command and Address - Clock) Note: 1. Both the clock and the data strobe are drawn on different time scales. ## **Data Setup, Hold, and Derating** The total ${}^tDS$ (setup time) and ${}^tDH$ (hold time) required is calculated by adding the data sheet ${}^tDS$ (base) and ${}^tDH$ (base) values (see the table below; values come from Table 27 (page 43)) to the $\Delta^tDS$ and $\Delta^tDH$ derating values (see Table 34 (page 57)), respectively. Example: ${}^tDS$ (total setup time) = ${}^tDS$ (base) + $\Delta^tDS$ . For a valid transition, the input signal has to remain above/below $V_{IH(AC)}/V_{IL(AC)}$ for some time ${}^tVAC$ (see Table 35 (page 57)). Although the total setup time for slow slew rates might be negative (for example, a valid input signal will not have reached $V_{\rm IH(AC)}/V_{\rm IL(AC)}$ ) at the time of the rising clock transition), a valid input signal is still required to complete the transition and to reach $V_{\rm IH}/V_{\rm IL(AC)}$ . For slew rates which fall between the values listed in Table 34 (page 57) and Table 35 (page 57), the derating values may obtained by linear interpolation. Setup ( ${}^{t}DS$ ) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{REF(DC)}$ and the first crossing of $V_{IH(AC)min}$ . Setup ( ${}^{t}DS$ ) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{REF(DC)}$ and the first crossing of $V_{IL(AC)max}$ . If the actual signal is always earlier than the nominal slew rate line between the shaded $V_{REF(DC)}$ -to-AC region, use the nominal slew rate for derating value (see Figure 26 (page 58)). If the actual signal is later than the nominal slew rate line anywhere between the shaded $V_{REF(DC)}$ -to-AC region, the slew rate of a tangent line to the actual signal from the AC level to the DC level is used for derating value (see Figure 28 (page 60)). Hold ( $^{t}DH$ ) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of $V_{IL(DC)max}$ and the first crossing of $V_{REF(DC)}$ . Hold ( $^{t}DH$ ) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of $V_{IH(DC)min}$ and the first crossing of $V_{REF(DC)}$ . If the actual signal is always later than the nominal slew rate line between the shaded DC-to- $V_{REF(DC)}$ region, use the nominal slew rate for derating value (see Figure 27 (page 59)). If the actual signal is earlier than the nominal slew rate line anywhere between the shaded DC-to- $V_{REF(DC)}$ region, the slew rate of a tangent line to the actual signal from the DC-to- $V_{REF(DC)}$ region is used for derating value (see Figure 29 (page 61)). Table 33: Data Setup and Hold Values at 1 V/ns (DKx, DKx# at 2V/ns) - AC/DC-Based | Symbol | RL3-2133 | RL3-1866 | RL3-1600 | Units | Reference | |-----------------------------|----------|----------|----------|-------|-------------------------| | <sup>t</sup> DS(base),AC150 | -30 | -15 | 10 | ps | $V_{IH(AC)}/V_{IL(AC)}$ | | <sup>t</sup> DH(base),DC100 | 5 | 20 | 45 | ps | $V_{IH(DC)}/V_{IL(DC)}$ | #### Table 34: Derating Values for <sup>t</sup>DS/<sup>t</sup>DH - AC150/DC100-Based Empty cells indicate slew rate combinations not supported | $\Delta^{ extstyle $ | | | | | | | | | | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------|-------------------|-------------------|-------------------|----------------|----------------|----------------|----------------|----------------|----------------|---------------|----------------|---------------|----------------|----------------| | | DKx, DKx# Differential Slew Rate | | | | | | | | | | | | | | | | | DQ Slew | 4.0 | 4.0 V/ns 3.0 V/ns | | 2.0 V/ns 1.8 V/ns | | 1.6 V/ns | | 1.4 V/ns | | 1.2 V/ns | | 1.0 V/ns | | | | | | Rate (V/ns) | $\Delta^{t}DS$ | $\Delta^t$ DH | Δ <sup>t</sup> DS | $\Delta^{t}DH$ | Δ <sup>t</sup> DS | $\Delta^{t}DH$ | $\Delta^{t}DS$ | $\Delta^{t}DH$ | $\Delta^{t}DS$ | $\Delta^{t}DH$ | $\Delta^{t}DS$ | $\Delta^t$ DH | $\Delta^{t}DS$ | $\Delta^t DH$ | $\Delta^{t}DS$ | $\Delta^{t}DH$ | | 2.0 | 75 | 50 | 75 | 50 | 75 | 50 | | | | | | | | | | | | 1.5 | 50 | 34 | 50 | 34 | 50 | 34 | 58 | 42 | | | | | | | | | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 8 | 8 | 16 | 16 | | | | | | | | 0.9 | | | 0 | -4 | 0 | -4 | 8 | 4 | 16 | 12 | 24 | 20 | | | | | | 0.8 | | | | | 0 | -10 | 8 | -2 | 16 | 6 | 24 | 14 | 32 | 24 | | | | 0.7 | | | | | | | 8 | -8 | 16 | 0 | 24 | 8 | 32 | 18 | 40 | 34 | | 0.6 | | | | | | | | | 15 | -10 | 23 | -2 | 31 | 8 | 39 | 24 | | 0.5 | | | | | | | | | | | 14 | -16 | 22 | -6 | 30 | 10 | | 0.4 | | | | | | | | | | | | | 7 | -26 | 15 | -10 | Table 35: Minimum Required Time <sup>t</sup>VAC Above V<sub>IH(AC)</sub> (or Below V<sub>IL(AC)</sub>) for Valid Transition | Slew Rate (V/ns) | tVAC (ps) | |------------------|-----------| | >2.0 | 175 | | 2.0 | 170 | | 1.5 | 167 | | 1.0 | 163 | | 0.9 | 162 | | 0.8 | 161 | | 0.7 | 159 | | 0.6 | 155 | | 0.5 | 150 | | <0.5 | 150 | Figure 26: Nominal Slew Rate and <sup>t</sup>VAC for <sup>t</sup>DS (DQ - Strobe) Note: 1. Both the clock and the strobe are drawn on different time scales. Figure 27: Nominal Slew Rate for <sup>t</sup>DH (DQ - Strobe) Note: 1. Both the clock and the strobe are drawn on different time scales. Figure 28: Tangent Line for <sup>t</sup>DS (DQ - Strobe) Note: 1. Both the clock and the strobe are drawn on different time scales. Figure 29: Tangent Line for <sup>t</sup>DH (DQ - Strobe) Note: 1. Both the clock and the strobe are drawn on different time scales. 576Mb: x18, x36 RLDRAM 3 Commands ## **Commands** The following table provides descriptions of the valid commands of the RLDRAM 3 device. All command and address inputs must meet setup and hold times with respect to the rising edge of CK. **Table 36: Command Descriptions** | Command | Description | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NOP | The NOP command prevents new commands from being executed by the DRAM. Operations already in progress are not affected by NOP commands. Output values depend on command history. | | MRS | Mode registers MR0, MR1, and MR2 are used to define various modes of programmable operations of the DRAM. A mode register is programmed via the MODE REGISTER SET (MRS) command during initialization and retains the stored information until it is reprogrammed, RESET# goes LOW, or until the device loses power. The MRS command can be issued only when all banks are idle, and no bursts are in progress. | | READ | The READ command is used to initiate a burst read access to a bank. The BA[3:0] inputs select a bank, and the address provided on inputs A[19:0] select a specific location within a bank. | | WRITE | The WRITE command is used to initiate a burst write access to a bank (or banks). MRS bits MR2[4:3] select single, dual, or quad bank WRITE protocol. The BA[ $x$ :0] inputs select the bank(s) ( $x$ = 3, 2, or 1 for single, dual, or quad bank WRITE, respectively). The address provided on inputs A[19:0] select a specific location within the bank. Input data appearing on the DQ is written to the memory array subject to the DM input logic level appearing coincident with the data. If the DM signal is registered LOW, the corresponding data will be written to memory. If the DM signal is registered HIGH, the corresponding data inputs will be ignored (that is, this part of the data word will not be written). | | AREF | The AREF command is used during normal operation of the RLDRAM 3 to refresh the memory content of a bank. There are two methods by which the RLDRAM 3 can be refreshed, both of which are selected within the mode register. The first method, bank address-controlled AREF, is identical to the method used in RLDRAM2. The second method, multibank AREF, enables refreshing of up to four banks simultaneously. More info is available in the Auto Refresh section. For both methods, the command is nonpersistent, so it must be issued each time a refresh is required. | #### **Table 37: Command Table** Note 1 applies to the entire table | Total Capping to the Charles | | | | | | | | |------------------------------|-------|-----|-----|------|---------|---------|-------| | Operation | Code | CS# | WE# | REF# | A[19:0] | BA[3:0] | Notes | | NOP | NOP | Н | Х | Х | Х | Х | | | MRS | MRS | L | L | L | OPCODE | OPCODE | | | READ | READ | L | Н | Н | Α | BA | 2 | | WRITE | WRITE | L | L | Н | Α | BA | 2 | | AUTO REFRESH | AREF | L | Н | L | Α | BA | 3 | Notes - 1. X = "Don't Care;" H = logic HIGH; L = logic LOW; A = valid address; BA = valid bank address; OPCODE = mode register bits - 2. Address width varies with burst length and configuration; see the Address Widths of Different Burst Lengths table for more information. - 3. Bank address signals (BA) are used only during bank address-controlled AREF; Address signals (A) are used only during multibank AREF. ## **MODE REGISTER SET (MRS) Command** The mode registers, MR0, MR1, and MR2, store the data for controlling the operating modes of the memory. The MODE REGISTER SET (MRS) command programs the RLDRAM 3 operating modes and I/O options. During an MRS command, the address inputs are sampled and stored in the mode registers. The BA[1:0] signals select between mode registers 0–2 (MR0–MR2). After the MRS command is issued, each mode register retains the stored information until it is reprogrammed, until RESET# goes LOW, or until the device loses power. After issuing a valid MRS command, <sup>1</sup>MRSC must be met before any command can be issued to the RLDRAM 3. The MRS command can be issued only when all banks are idle, and no bursts are in progress. **Figure 30: MRS Command Protocol** ## **Mode Register 0 (MR0)** Figure 31: MR0 Definition for Non-Multiplexed Address Mode BA2, BA3, and all address balls corresponding to reserved bits must be held LOW during the MRS command. - 2. BL8 not allowed. - 3. BL4 not allowed. #### $^{\mathsf{t}}\mathsf{RC}$ Bits MR0[3:0] select the number of clock cycles required to satisfy the <sup>t</sup>RC specifications. After a READ, WRITE, or AREF command is issued to a bank, a subsequent READ, WRITE, or AREF cannot be issued to the same bank until <sup>t</sup>RC has been satisfied. The correct value (<sup>t</sup>RC\_MRS) to program into MR0[3:0] is shown in the table below. Table 38: tRC\_MRS MR0[3:0] values | Parameter | -093E | -093 | -107E | -107 | -125E | -125 | |------------------|-------|------|----------|----------|----------|----------| | RL = 3; WL = 4 | 2 | 2 | Reserved | Reserved | Reserved | Reserved | | RL = 4; WL = 5 | 2 | 3 | 2 | 3 | 3 | 3 | | RL = 5; WL = 6 | 3 | 4 | 3 | 3 | 3 | 3 | | RL = 6; WL = 7 | 4 | 4 | 3 | 4 | 4 | 4 | | RL = 7; WL = 8 | 4 | 4 | 4 | 4 | 4 | 4 | | RL = 8; WL = 9 | 5 | 6 | 4 | 5 | 5 | 5 | | RL = 9; WL = 10 | 5 | 6 | 5 | 6 | 6 | 6 | | RL = 10; WL = 11 | 6 | 7 | 5 | 6 | 6 | 6 | | RL = 11; WL = 12 | 6 | 7 | 6 | 7 | 7 | 7 | | RL = 12; WL = 13 | 7 | 8 | 6 | 7 | 7 | 7 | | RL = 13; WL = 14 | 7 | 8 | 7 | 8 | 8 | 8 | | RL = 14; WL = 15 | 8 | 10 | 7 | 8 | Reserved | 9 | | RL = 15; WL = 16 | 8 | 10 | 8 | 10 | Reserved | 10 | | RL = 16; WL = 17 | 9 | 11 | Reserved | Reserved | Reserved | 10 | #### **Data Latency** The data latency register uses MR0[7:4] to set both the READ and WRITE latency (RL and WL). The valid operating frequencies for each data latency register setting can be found in Table 27 (page 43). #### **DLL Enable/Disable** Through the programming of MR0[8], the DLL can be enabled or disabled. The DLL must be enabled for normal operation. The DLL must be enabled during the initialization routine and upon returning to normal operation after having been disabled for the purpose of debugging or evaluation. To operate the RLDRAM with the DLL disabled, the <sup>t</sup>RC MRS setting must equal the read latency (RL) setting. Enabling the DLL should always be followed by resetting the DLL using the appropriate MR1 command. ## **Address Multiplexing** Although the RLDRAM has the ability to operate similar to an SRAM interface by accepting the entire address in one clock (non-multiplexed, or broadside addressing), MR0[9] can be set to 1 so that it functions with multiplexed addressing, similar to a traditional DRAM. In multiplexed address mode, the address is provided to the RLDRAM in two parts that are latched into the memory with two consecutive rising edges of CK. ## 576Mb: x18, x36 RLDRAM 3 Mode Register 0 (MR0) When in multiplexed address mode, only 11 address balls are required to control the RLDRAM, as opposed to 20 address balls when in non-multiplexed address mode. The data bus efficiency in continuous burst mode is only affected when using the BL = 2 setting because the device requires two clocks to read and write data. During multiplexed mode, the bank addresses as well as WRITE and READ commands are issued during the first address part, Ax. The Address Mapping in Multiplexed Address Mode table shows the addresses needed for both the first and second rising clock edges (Ax and Ay, respectively). After MR0[9] is set HIGH, READ, WRITE, and MRS commands follow the format described in the Command Description in Multiplexed Address Mode figure. Refer to Multiplexed Address Mode for further information on operation with multiplexed addressing. ## **Mode Register 1 (MR1)** Figure 32: MR1 Definition for Non-Multiplexed Address Mode Notes: - BA2, BA3, and all address balls corresponding to reserved bits must be held LOW during the MRS command. - 2. BL8 not available in x36. ## **Output Drive Impedance** The RLDRAM 3 uses programmable impedance output buffers, which enable the user to match the driver impedance to the system. MR1[0] and MR1[1] are used to select $40\Omega$ or $60\Omega$ output impedance, but the device powers up with an output impedance of $40\Omega$ . The drivers have symmetrical output impedance. To calibrate the impedance a $240\Omega$ ±1% external precision resistor (RZQ) is connected between the ZQ ball and $V_{SSQ}$ . The output impedance is calibrated during initialization through the ZQCL mode register setting. Subsequent periodic calibrations (ZQCS) may be performed to compensate for shifts in output impedance due to changes in temperature and voltage. More detailed information on calibration can be found in the ZQ Calibration section. ### **DQ On-Die Termination (ODT)** MR1[4:2] are used to select the value of the on-die termination (ODT) for the DQ, DKx and DM balls. When enabled, ODT terminates these balls to $V_{DDQ}/2$ . The RLDRAM 3 device supports $40\Omega$ , $60\Omega$ , or $120\Omega$ ODT. The ODT function is dynamically switched off when a DQ begins to drive after a READ command has been issued. Similarly, ODT is designed to switch on at the DQs after the RLDRAM has issued the last piece of data. The DM and DKx balls are always terminated after ODT is enabled. #### **DLL Reset** Programming MR1[5] to 1 activates the DLL RESET function. MR1[5] is self-clearing, meaning it returns to a value of 0 after the DLL RESET function has been initiated. #### 576Mb: x18, x36 RLDRAM 3 Mode Register 1 (MR1) Whenever the DLL RESET function is initiated, CK/CK# must be held stable for 512 clock cycles before a READ command can be issued. This is to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may cause output timing specifications, such as <sup>t</sup>CKQK, to be invalid . #### **ZQ Calibration** The ZQ CALIBRATION mode register command is used to calibrate the DRAM output drivers ( $R_{ON}$ ) and ODT values ( $R_{TT}$ ) over process, voltage, and temperature, provided a dedicated 240 $\Omega$ (±1%) external resistor is connected from the DRAM's RZQ ball to $V_{SSQ}$ . Bit MR1[6] selects between ZQ calibration long (ZQCL) and ZQ calibration short (ZQCS), each of which are described in detail below. When bit MR1[7] is set HIGH, it enables the calibration sequence. Upon completion of the ZQ calibration sequence, MR1[7] automatically resets LOW. The RLDRAM 3 needs a longer time to calibrate $R_{\rm ON}$ and ODT at power-up initialization and a relatively shorter time to perform periodic calibrations. An example of ZQ calibration timing is shown below. All banks must have ${}^{t}RC$ met before ZQCL or ZQCS mode register settings can be issued to the DRAM. No other activities (other than loading another ZQCL or ZQCS mode register setting may be issued to another DRAM) can be performed on the DRAM channel by the controller for the duration of ${}^{t}ZQ$ init or ${}^{t}ZQ$ oper. The quiet time on the DRAM channel helps accurately calibrate $R_{ON}$ and ODT. After DRAM calibration is achieved, the DRAM will disable the ZQ ball's current consumption path to reduce power. ZQ CALIBRATION mode register settings can be loaded in parallel to DLL reset and locking time. In systems that share the ZQ resistor between devices, the controller must not allow overlap of <sup>t</sup>ZQinit, <sup>t</sup>ZQoper, or <sup>t</sup>ZQcs between devices. Figure 33: ZQ Calibration Timing (ZQCL and ZQCS) Notes: - 1. All devices connected to the DQ bus should be held High-Z during calibration. - 2. The state of QK and QK# are unknown during ZQ calibration. - 3. <sup>t</sup>MRSC after loading the MR1 settings, QVLD output drive strength will be at the value selected or lower until ZQ calibration is complete. ## **ZQ Calibration Long** The ZQ calibration long (ZQCL) mode register setting is used to perform the initial calibration during a power-up initialization and reset sequence. It may be loaded at any time by the controller depending on the system environment. ZQCL triggers the calibration engine inside the DRAM. After calibration is achieved, the calibrated values are transferred from the calibration engine to the DRAM I/O, which are reflected as updated $R_{\rm ON}$ and ODT values. The DRAM is allowed a timing window defined by either <sup>t</sup>ZQinit or <sup>t</sup>ZQoper to perform the full calibration and transfer of values. When ZQCL is issued during the initialization sequence, the timing parameter <sup>t</sup>ZQinit must be satisfied. When initialization is complete, subsequent loading of the ZQCL mode register setting requires the timing parameter <sup>t</sup>ZQoper to be satisfied. ## **ZQ Calibration Short** The ZQ calibration short (ZQCS) mode register setting is used to perform periodic calibrations to account for small voltage and temperature variations. The shorter timing window is provided to perform the reduced calibration and transfer of values as defined by timing parameter $^t\mathrm{ZQCS}$ . ZQCS can effectively correct a minimum of 0.5% $R_{ON}$ and $R_{TT}$ impedance error within 64 clock cycles, assuming the maximum sensitivities specified in the ODT Temperature and Voltage Sensitivity and the Output Driver Voltage and Temperature Sensitivity tables. #### **AUTO REFRESH Protocol** The AUTO REFRESH (AREF) protocol is selected with bit MR1[8]. There are two ways in which AREF commands can be issued to the RLDRAM. Depending upon how bit MR1[8] is programmed, the memory controller can issue either bank address-controlled or multibank AREF commands. Bank address-controlled AREF uses the BA[3:0] inputs to refresh a single bank per command. Multibank AREF is enabled by setting bit MR1[8] HIGH during an MRS command. This refresh protocol enables the simultaneous refreshing of a row in up to four banks. In this method, the address pins A[15:0] represent banks 0–15, respectively. More information on both AREF protocols can be found in AUTO REFRESH Command (page 77). ## **Burst Length (BL)** Burst length is defined by MR1[9] and MR1[10]. Read and write accesses to the RLDRAM are burst-oriented, with the burst length being programmable to 2, 4, or 8. Figure 34 (page 71) shows the different burst lengths with respect to a READ command. Changes in the burst length affect the width of the address bus (see the following table for details). The data written by the prior burst length is not guaranteed to be accurate when the burst length of the device is changed. **Table 39: Address Widths of Different Burst Lengths** | | Configuration | | | | |--------------|---------------|---------|--|--| | Burst Length | x18 | x36 | | | | 2 | A[19:0] | A[18:0] | | | | 4 | A[18:0] | A[17:0] | | | | 8 | A[17:0] | NA | | | #### **Figure 34: Read Burst Lengths** Note: 1. DO an = data-out from bank a and address an. ## **Mode Register 2 (MR2)** Figure 35: MR2 Definition for Non-Multiplexed Address Mode Note: 1. BA2, BA3, and all address balls corresponding to reserved bits must be held LOW during the MRS command. ## **READ Training Register (RTR)** The READ training register (RTR) is controlled through MR2[2:0]. It is used to output a predefined bit sequence on the output balls to aid in system timing calibration. MR2[2] is the master bit that enables or disables access to the READ training register, and MR2[1:0] determine which predefined pattern for system calibration is selected. If MR2[2] is set to 0, the RTR is disabled, and the DRAM operates in normal mode. When MR2[2] is set to 1, the DRAM no longer outputs normal read data, but a predefined pattern that is defined by MR2[1:0]. Prior to enabling the RTR, all banks must be in the idle state (tRC met). When the RTR is enabled, all subsequent READ commands will output four bits of a predefined sequence from the RTR on all DQs. The READ latency during RTR is defined with the Data Latency bits in MR0. To loop on the predefined pattern when the RTR is enabled, successive READ commands must be issued and satisfy tRTRS. Address balls A[19:0] are considered "Don't Care" during RTR READ commands. Bank address bits BA[3:0] must access Bank 0 with each RTR READ command. tRC does not need to be met in between RTR READ commands to Bank 0. When the RTR is enabled, only READ commands are allowed. When the last RTR READ burst has completed and tRTRE has been satisfied, an MRS command can be issued to exit the RTR. Standard RLDRAM 3 operation may then start after tMRSC has been met. The RESET function is supported when the RTR is enabled. If MR2[1:0] is set to 00 a 0-1-0-1 pattern will be output on all DQs with each RTR READ command. If MR2[1:0] is set to 01, a 0-1-0-1 pattern will output on all even DQs and the opposite pattern, a 1-0-1-0, will output on all odd DQs with each RTR READ command. **Note:** Enabling RTR may corrupt previously written data. 576Mb: x18, x36 RLDRAM 3 Mode Register 2 (MR2) Note: 1. RL = READ latency defined with data latency MR0 setting. 576Mb: x18, x36 RLDRAM 3 WRITE Command #### **WRITE Protocol** Single or multibank WRITE operation is programmed with bits MR2[4:3]. The purpose of multibank WRITE operation is to reduce the effective <sup>t</sup>RC during READ commands. When dual- or quad-bank WRITE protocol is selected, identical data is written to two or four banks, respectively. With the same data stored in multiple banks on the RLDRAM, the memory controller can select the appropriate bank to READ the data from and minimize <sup>t</sup>RC delay. Detailed information on the multibank WRITE protocol can be found in Multibank WRITE (page 75). #### **WRITE Command** Write accesses are initiated with a WRITE command. The address needs to be provided concurrent with the WRITE command. During WRITE commands, data will be registered at both edges of DK, according to the programmed burst length (BL). The RLDRAM operates with a WRITE latency (WL) determined by the data latency bits within MR0. The first valid data is registered at the first rising DK edge WL cycles after the WRITE command. Any WRITE burst may be followed by a subsequent READ command (assuming <sup>t</sup>RC is met). Depending on the amount of input timing skew, an additional NOP command might be necessary between WRITE and READ commands to avoid external data bus contention (see Figure 44 (page 83)). Setup and hold times for incoming DQ relative to the DK edges are specified as <sup>t</sup>DS and <sup>t</sup>DH. The input data is masked if the corresponding DM signal is HIGH. **Figure 37: WRITE Command** 576Mb: x18, x36 RLDRAM 3 READ Command #### **Multibank WRITE** All the information provided above in the WRITE section is applicable to a multibank WRITE operation as well. Either two or four banks can be simultaneously written to when the appropriate MR2[4:3] mode register bits are selected. If a dual-bank WRITE has been selected through the mode register, both banks x and x +8 will be written to simultaneously with identical data provided during the WRITE command. For example, when a dual-bank WRITE has been loaded and the bank address for Bank 1 has been provided during the WRITE command, Bank 9 will also be written to at the same time. When a dual-bank WRITE command is issued, only bank address bits BA[2:0] are valid and BA3 is considered a "Don't Care." The same methodology is used if the quad-bank WRITE has been selected through the mode register. Under these conditions, when a WRITE command is issued to Bank x, the data provided on the DQs will be issued to banks x, x+4, x+8, and x+12. When a quad-bank WRITE command is issued, only bank address bits BA[1:0] are valid and BA[3:2] are considered "Don't Care." The timing parameter <sup>t</sup>SAW must be adhered to when operating with multibank WRITE commands. This parameter limits the number of active banks at 16 within an 8ns window. The <sup>t</sup>MMD specification must also be followed if the quad-bank WRITE is being used. This specification requires two clock cycles between any bank command (READ, WRITE, or AREF) to a quad-bank WRITE or a quad-bank WRITE to any bank command. The data bus efficiency is not compromised if BL4 or BL8 is being utilized. ## **READ Command** Read accesses are initiated with a READ command (see the figure below). Addresses are provided with the READ command. During READ bursts, the memory device drives the read data so it is edge-aligned with the QK signals. After a programmable READ latency, data is available at the outputs. One half clock cycle prior to valid data on the read bus, the data valid signal(s), QVLD, transitions from LOW to HIGH. QVLD is also edge-aligned with the QK signals. The skew between QK and the crossing point of CK is specified as <sup>t</sup>CKQK. <sup>t</sup>QKQx is the skew between a QK pair and the last valid data edge generated at the DQ signals in the associated byte group, such as DQ[7:0] and QK0. <sup>t</sup>QKQx is derived at each QK clock edge and is not cumulative over time. For the x36 device, the <sup>t</sup>QKQ02 and <sup>t</sup>QKQ13 specifications define the relationship between the DQs and QK signals within specific data word groupings. <sup>t</sup>QKQ02 defines the skew between QK0 and DQ[26:18] and between QK2 and DQ[8:0]. <sup>t</sup>QKQ13 defines the skew between QK1 and DQ[35:17] and between QK3 and DO[17:9]. After completion of a burst, assuming no other commands have been initiated, output data (DQ) will go High-Z. The QVLD signal transitions LOW on the last bit of the READ burst. The QK clocks are free-running and will continue to cycle after the read burst is complete. Back-to-back READ commands are possible, producing a continuous flow of output data. Any READ burst may be followed by a subsequent WRITE command. Some systems having long line lengths or severe skews may need an additional idle cycle inserted between READ and WRITE commands to prevent data bus contention. 576Mb: x18, x36 RLDRAM 3 READ Command **Figure 38: READ Command** ### **AUTO REFRESH Command** The RLDRAM 3 device uses two unique AUTO REFRESH (AREF) command protocols, bank address-controlled AREF and multibank AREF. The desired protocol is selected by setting MR1[8] LOW (for bank address-controlled AREF) or HIGH (for multibank AREF) during an MRS command. Bank address-controlled AREF is identical to the method used in RLDRAM2 devices, whereby banks are refreshed independently. The value on bank addresses BA[3:0], issued concurrently with the AREF command, define which bank is to be refreshed. The array address is generated by an internal refresh counter, effectively making each address bit a "Don't Care" during the AREF command. The delay between the AREF command and a subsequent command to the same bank must be at least <sup>1</sup>RC. Figure 39: Bank Address-Controlled AUTO REFRESH Command The multibank AREF protocol, enabled by setting bit MR1[8] HIGH during an MRS command, enables the simultaneous refresh of a row in up to four banks. In this method, address balls A[15:0] represent banks [15:0], respectively. The row addresses are generated by an internal refresh counter for each bank; therefore, the purpose of the address balls during an AREF command is only to identify the banks to be refreshed. The bank address balls BA[3:0] are considered "Don't Care" during a multibank AREF command. A multibank AUTO REFRESH is performed for a given bank when its corresponding address ball is asserted HIGH during an AREF command. Any combination of up to four address balls can be asserted HIGH during the rising clock edge of an AREF command to simultaneously refresh a row in each corresponding bank. The delay between an AREF command and subsequent commands to the banks refreshed must be at least <sup>t</sup>RC. Adherence to <sup>t</sup>SAW must be followed when simultaneously refreshing multiple banks. If refreshing three or four banks with the multibank AREF command, <sup>t</sup>MMD must be followed. This specification requires two clock cycles between any bank command (READ, WRITE, AREF) to the multibank AREF or the multibank AREF to any bank ## 576Mb: x18, x36 RLDRAM 3 AUTO REFRESH Command command. Note that refreshing one or two banks with the multibank AREF command is not subject to the <sup>t</sup>MMD specification. The entire device must be refreshed every 64ms (tREF). The RLDRAM device requires 128K cycles at an average periodic interval of 0.489µs MAX (64ms/[8K rows x 16 banks]). Figure 40: Multibank AUTO REFRESH Command # 576Mb: x18, x36 RLDRAM 3 INITIALIZATION Operation ## **INITIALIZATION Operation** The RLDRAM 3 device must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operations or permanent damage to the device. The following sequence is used for power-up: - 1. Apply power $(V_{EXT}, V_{DD}, V_{DDQ})$ . Apply $V_{DD}$ and $V_{EXT}$ before, or at the same time as, $V_{DDQ}$ . $V_{DD}$ must not exceed $V_{EXT}$ during power supply ramp. $V_{EXT}, V_{DD}, V_{DDQ}$ must all ramp to their respective minimum DC levels within 200ms. - 2. Ensure that RESET# is below $0.2 \times V_{DDQ}$ during power ramp to ensure the outputs remain disabled (High-Z) and ODT is off ( $R_{TT}$ is also High-Z). DQs, and QK signals will remain High-Z until MR0 command. All other inputs may be undefined during the power ramp. - 3. After the power is stable, RESET# must be LOW for at least 200µs to begin the initialization process. - After 100 or more stable input clock cycles with NOP commands, bring RESET# HIGH. - 5. After RESET# goes HIGH, a stable clock must be applied in conjunction with NOP commands for 10,000 cycles. - 6. Load desired settings into MR0. - 7. <sup>t</sup>MRSC after loading the MR0 settings, load operating parameters in MR1, including DLL Reset and Long ZQ Calibration. - 8. After the DLL is reset and Long ZQ Calibration is enabled, the input clock must be stable for 512 clock cycles while NOPs are issued. - Load desired settings into MR2. If using the RTR, follow the procedure outlined in the READ Training Function – Back-to-Back Readout figure prior to entering normal operation. - 10. The RLDRAM 3 is ready for normal operation. Figure 41: Power-Up/Initialization Sequence Notes: 1. QVLD output drive status during power-up and initialization: - a. QVLD remains High-Z until 20ns after power supplies are stable and TCK or CK have cycled 4 times. - b. QVLD will then drive LOW with $40\Omega$ or lower until the output drive value selected in MR1 is enabled. # 576Mb: x18, x36 RLDRAM 3 INITIALIZATION Operation - c. <sup>t</sup>MRSC after loading the MR1 settings, QVLD output drive strength will be at the value selected or lower until ZQ calibration is complete. - d. QVLD will meet the output drive strength specifications upon completion of the ZQ calibration timing. - 2. After MR2 has been issued, Rtt is either High-Z or enabled to the ODT value selected in MR1. # **WRITE Operation** ## Figure 42: WRITE Burst Note: 1. DI an = data-in for bank a and address n. #### **Figure 43: Consecutive WRITE Bursts** Note: 1. DI an (or bn or cn) = data-in for bank a (or b or c) and address n. #### Figure 44: WRITE-to-READ Notes: 1. DI an = data-in for bank a and address n. 2. DO bn = data-out from bank b and address n. ## Figure 45: WRITE - DM Operation Note: 1. DI an = data-in for bank a and address n. **Figure 46: Consecutive Quad Bank WRITE Bursts** Notes: 1. DI an = data-in for bank a, a+4, a+8, and a+12 and address n. 2. DI bn = data-in for bank b, b+4, b+8, and b+12 and address n. Figure 47: Interleaved READ and Quad Bank WRITE Bursts Notes: 1. DO an = data-out for bank a and address n. 2. DI bn = data-in for bank b, b+4, b+8, and b+12 and address n. # **READ Operation** ## Figure 48: Basic READ Burst Note: 1. DO an = data-out from bank a and address an. Figure 49: Consecutive READ Bursts (BL = 2) Note: 1. DO an (or bn, cn) = data-out from bank a (or bank b, c) and address n. Figure 50: Consecutive READ Bursts (BL = 4) Note: 1. DO an (or bn) = data-out from bank a (or bank b) and address n. Figure 51: READ-to-WRITE Notes: 1. DO an = data-out from bank a and address n. 2. DI bn = data-in for bank b and address n. Figure 52: Read Data Valid Window - Notes: 1. DO n = data-out from bank a and address n. - 2. Represents DQs associated with a specific QK, QK# pair. - 3. Output timings are referenced to $V_{DDQ}/2$ and DLL on and locked. - 4. <sup>t</sup>QKQx defines the skew between the QK0, QK0# pair to its respective DQs. <sup>t</sup>QKQx does not define the skew between QK and CK. - 5. Early data transitions may not always happen at the same DQ. Data transitions of a DQ can vary (either early or late) within a burst. ## **AUTO REFRESH Operation** Figure 53: Bank Address-Controlled AUTO REFRESH Cycle Notes: 1. AREFx (or AREFy)= AUTO REFRESH command to bank x (or bank y). - 2. ACx = any command to bank x; ACy = any command to bank y. - 3. BAx = bank address to bank x; BAy = bank address to bank y. Figure 54: Multibank AUTO REFRESH Cycle Figure 55: READ Burst with ODT Note: 1. DO an = data out from bank a and address n. ## Figure 56: READ-NOP-READ with ODT Note: 1. DO an (or bn) = data-out from bank a (or bank b) and address n. # **Multiplexed Address Mode** Figure 57: Command Description in Multiplexed Address Mode Notes: - 1. Addresses valid only during a multibank AUTO REFRESH command. - 2. Bank addresses valid only during a bank address-controlled AUTO REFRESH command. - 3. The minimum setup and hold times of the two address parts are defined as <sup>t</sup>IS and <sup>t</sup>IH. Figure 58: Power-Up/Initialization Sequence in Multiplexed Address Mode - Notes: 1. Set address bit MR0[9] HIGH. This enables the device to enter multiplexed address mode when in non-multiplexed mode operation. Multiplexed address mode can also be entered at a later time by issuing an MRS command with MR0[9] HIGH. After address bit MR0[9] is set HIGH, <sup>t</sup>MRSC must be satisfied before the two-cycle multiplexed mode MRS command is issued. - 2. Address MR0[9] must be set HIGH. This and the following step set the desired MR0 setting after the RLDRAM device is in multiplexed address mode. - 3. MR1 (Ax), MR1 (Ay), MR2 (Ax), and MR2 (Ay) represent MR1 and MR2 settings in multiplexed address mode. - 4. The above sequence must be followed in order to power up the RLDRAM device in the multiplexed address mode. - 5. See QVLD output drive strength status during power up and initialization in non-multiplexed initialization operation section. - 6. After MR2 has been issued, $R_{TT}$ is either High-Z or enabled to the ODT value selected in MR1. Figure 59: MR0 Definition for Multiplexed Address Mode Notes: 1. BA2, BA3, and all address balls corresponding to reserved bits must be held LOW during the MRS command. - 2. BL8 not allowed. - 3. BL4 not allowed. Figure 60: MR1 Definition for Multiplexed Address Mode Notes: 1. BA2, BA3, and all address balls corresponding to reserved bits must be held LOW during the MRS command. 2. BL8 not available in x36. Figure 61: MR2 Definition for Multiplexed Address Mode Note: 1. BA2, BA3, and all address balls corresponding to reserved bits must be held LOW during the MRS command. **Table 40: Address Mapping in Multiplexed Address Mode** | Data | Burst | Burst Address | | | | | | | | | | | | |-------|--------|---------------|----|----|----|----|----|----|-----|-----|-----|-----|-----| | Width | Length | Ball | A0 | А3 | A4 | A5 | A8 | A9 | A10 | A13 | A14 | A17 | A18 | | x36 | 2 | Ax | A0 | A3 | A4 | A5 | A8 | A9 | A10 | A13 | A14 | A17 | A18 | | | | Ay | Х | A1 | A2 | Х | A6 | A7 | Х | A11 | A12 | A16 | A15 | | | 4 | Ax | A0 | A3 | A4 | A5 | A8 | A9 | A10 | A13 | A14 | A17 | Х | | | | Ay | Х | A1 | A2 | Х | A6 | A7 | Х | A11 | A12 | A16 | A15 | | x18 | 2 | Ax | A0 | A3 | A4 | A5 | A8 | A9 | A10 | A13 | A14 | A17 | A18 | | | | Ay | Х | A1 | A2 | Х | A6 | A7 | A19 | A11 | A12 | A16 | A15 | | | 4 | Ax | A0 | A3 | A4 | A5 | A8 | A9 | A10 | A13 | A14 | A17 | A18 | | | | Ay | Х | A1 | A2 | Х | A6 | A7 | Х | A11 | A12 | A16 | A15 | | | 8 | Ax | A0 | A3 | A4 | A5 | A8 | A9 | A10 | A13 | A14 | A17 | Х | | | | Ay | Х | A1 | A2 | Х | A6 | A7 | Х | A11 | A12 | A16 | A15 | Note: 1. X = "Don't Care" ## **Data Latency in Multiplexed Address Mode** When in multiplexed address mode, data latency (READ and WRITE) begins when the Ay part of the address is issued with any READ or WRITE command. <sup>t</sup>RC is measured from the clock edge in which the command and Ax part of the address is issued in both multiplexed and non-multiplexed address mode. ## **REFRESH Command in Multiplexed Address Mode** Similar to other commands when in multiplexed address mode, both modes of AREF (single and multibank) are executed on the rising clock edge, following the one on which the command is issued. However, when in bank address-controlled AREF, as only the bank address is required, the next command can be applied on the following clock. When using multibank AREF, the bank addresses are mapped across Ax and Ay so a subsequent command cannot be issued until two clock cycles later. Figure 62: Bank Address-Controlled AUTO REFRESH Operation with Multiplexed Addressing Note: 1. Any command subject to <sup>t</sup>RC specification. Figure 63: Multibank AUTO REFRESH Operation with Multiplexed Addressing Notes: 1. Usage of multibank AREF subject to <sup>t</sup>SAW and <sup>t</sup>MMD specifications. 2. Any command subject to <sup>t</sup>RC specification. Figure 64: Consecutive WRITE Bursts with Multiplexed Addressing Note: 1. DI a = data-in for bank a; DI b = data-in for bank b. Figure 65: WRITE-to-READ with Multiplexed Addressing Note: 1. DI a = data-in for bank a; DI b = data-in for bank b. Figure 66: Consecutive READ Bursts with Multiplexed Addressing Note: 1. DO a = data-out for bank a. Figure 67: READ-to-WRITE with Multiplexed Addressing Note: 1. DO a = data-out for bank a; DI b = data-in for bank b. 576Mb: x18, x36 RLDRAM 3 Mirror Function # **Mirror Function** The mirror function ball (MF) is a DC input used to create mirrored ballouts for simple dual-loaded clamshell mounting. If the MF ball is tied LOW, the address and command balls are in their true layout. If the MF ball is tied HIGH, the address and command balls are mirrored around the central y-axis (column 7). The following table shows the ball assignments when the MF ball is tied HIGH for a x18 device. Compare that table to Table 1 (page 12) to see how the address and command balls are mirrored. The same balls are mirrored on the x36 device. Table 41: 32 Meg x 18 Ball Assignments with MF Ball Tied HIGH | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | |---|------------------|-----------------|-----------|-----------|-----------|-----------|-----------------|-----------|-----------|-----------|-----------|------------------|------------------| | Α | | V <sub>SS</sub> | $V_{DD}$ | NF | $V_{DDQ}$ | NF | $V_{REF}$ | DQ7 | $V_{DDQ}$ | DQ8 | $V_{DD}$ | V <sub>SS</sub> | RESET# | | В | V <sub>EXT</sub> | $V_{SS}$ | NF | $V_{SSQ}$ | NF | $V_{DDQ}$ | DM0 | $V_{DDQ}$ | DQ5 | $V_{SSQ}$ | DQ6 | V <sub>SS</sub> | V <sub>EXT</sub> | | С | $V_{DD}$ | NF | $V_{DDQ}$ | NF | $V_{SSQ}$ | NF | DK0# | DQ2 | $V_{SSQ}$ | DQ3 | $V_{DDQ}$ | DQ4 | V <sub>DD</sub> | | D | A13 | $V_{SSQ}$ | NF | $V_{DDQ}$ | NF | $V_{SSQ}$ | DK0 | $V_{SSQ}$ | QK0 | $V_{DDQ}$ | DQ0 | $V_{SSQ}$ | A11 | | E | V <sub>SS</sub> | CS# | $V_{SSQ}$ | NF | $V_{DDQ}$ | NF | MF | QK0# | $V_{DDQ}$ | DQ1 | $V_{SSQ}$ | A0 | V <sub>SS</sub> | | F | A9 | A5 | $V_{DD}$ | A4 | A3 | REF# | ZQ | WE# | A1 | A2 | $V_{DD}$ | NC <sup>1</sup> | A7 | | G | V <sub>SS</sub> | A18 | A8 | $V_{SS}$ | BA0 | $V_{SS}$ | CK# | $V_{SS}$ | BA1 | $V_{SS}$ | A6 | A15 | V <sub>SS</sub> | | н | A10 | $V_{DD}$ | A12 | A17 | $V_{DD}$ | BA2 | CK | BA3 | $V_{DD}$ | A16 | A14 | $V_{DD}$ | A19 | | J | $V_{DDQ}$ | NF | $V_{SSQ}$ | NF | $V_{DDQ}$ | NF | V <sub>SS</sub> | QK1# | $V_{DDQ}$ | DQ9 | $V_{SSQ}$ | QVLD | $V_{DDQ}$ | | K | NF | $V_{SSQ}$ | NF | $V_{DDQ}$ | NF | $V_{SSQ}$ | DK1 | $V_{SSQ}$ | QK1 | $V_{DDQ}$ | DQ10 | V <sub>SSQ</sub> | DQ11 | | L | $V_{DD}$ | NF | $V_{DDQ}$ | NF | $V_{SSQ}$ | NF | DK1# | DQ12 | $V_{SSQ}$ | DQ13 | $V_{DDQ}$ | DQ14 | V <sub>DD</sub> | | М | V <sub>EXT</sub> | $V_{SS}$ | NF | $V_{SSQ}$ | NF | $V_{DDQ}$ | DM1 | $V_{DDQ}$ | DQ15 | $V_{SSQ}$ | DQ16 | V <sub>SS</sub> | V <sub>EXT</sub> | | N | V <sub>SS</sub> | TCK | $V_{DD}$ | TDO | $V_{DDQ}$ | NF | $V_{REF}$ | DQ17 | $V_{DDQ}$ | TDI | $V_{DD}$ | TMS | V <sub>SS</sub> | # **RESET Operation** The RESET signal (RESET#) is an asynchronous signal that triggers any time it drops LOW. There are no restrictions for when it can go LOW. After RESET# goes LOW, it must remain LOW for 100ns. During this time, the outputs are disabled, ODT ( $R_{TT}$ ) turns off (High-Z), and the DRAM resets itself. Prior to RESET# going HIGH, at least 100 stable CK cycles with NOP commands must be given to the RLDRAM. After RESET# goes HIGH, the DRAM must be reinitialized as though a normal power-up was executed. All refresh counters on the DRAM are reset, and data stored in the DRAM is assumed unknown after RESET# has gone LOW. # **IEEE 1149.1 Serial Boundary Scan (JTAG)** The RLDRAM 3 device incorporates a serial boundary-scan test access port (TAP) for the purpose of testing the connectivity of the device after it has been mounted on a printed circuit board (PCB). As the complexity of PCB high-density surface mounting techniques increases, the boundary-scan architecture is a valuable resource for interconnectivity debug. This port operates in accordance with IEEE Standard 1149.1-2001 (JTAG) with the exception of the ZQ pin. To ensure proper boundary-scan testing of the ZQ pin, MR1[7] needs to be set to 0 until the JTAG testing of the pin is complete. Note that upon power up, the default state of the MRS bit M1[7] is low. The JTAG test access port utilizes the TAP controller on the device, from which the instruction register, boundary-scan register, bypass register, and ID register can be selected. Each of these functions of the TAP controller is described in detail below. ## **Disabling the JTAG Feature** It is possible to operate an RLDRAM 3 device without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW ( $V_{SS}$ ) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to $V_{DDQ}$ through a pull-up resistor. TDO should be left unconnected. Upon power-up, the device will come up in a reset state, which will not interfere with the operation of the device. ## **Test Access Port (TAP)** #### Test Clock (TCK) The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. #### **Test Mode Select (TMS)** The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. All the states in Figure 68 (page 104) are entered through the serial input of the TMS ball. A 0 in the diagram represents a LOW on the TMS ball during the rising edge of TCK, while a 1 represents a HIGH on TMS. #### Test Data-In (TDI) The TDI ball is used to serially input test instructions and data into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see Figure 68 (page 104). TDI is connected to the most significant bit (MSB) of any register (see Figure 69 (page 104)). #### Test Data-Out (TDO) The TDO output ball is used to serially clock test instructions and data out from the registers. The TDO output driver is only active during the Shift-IR and Shift-DR TAP controller states. In all other states, the TDO ball is in a High-Z state. The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register (see Figure 69 (page 104)). #### **TAP Controller** The TAP controller is a finite state machine that uses the state of the TMS ball at the rising edge of TCK to navigate through its various modes of operation (see Figure 68 (page 104)). Each state is described in detail below. ### **Test-Logic-Reset** The test-logic-reset controller state is entered when TMS is held HIGH for at least five consecutive rising edges of TCK. As long as TMS remains HIGH, the TAP controller will remain in the test-logic-reset state. The test logic is inactive during this state. #### Run-Test/Idle The run-test/idle is a controller state in between scan operations. This state can be maintained by holding TMS LOW. From there, either the data register scan, or subsequently, the instruction register scan, can be selected. #### Select-DR-Scan Select-DR-scan is a temporary controller state. All test data registers retain their previous state while here. #### Capture-DR The capture-DR state is where the data is parallel-loaded into the test data registers. If the boundary-scan register is the currently selected register, then the data currently on the balls is latched into the test data registers. #### Shift-DR Data is shifted serially through the data register while in this state. As new data is input through the TDI ball, data is shifted out of the TDO ball. #### Exit1-DR, Pause-DR, and Exit2-DR The purpose of exit1-DR is used to provide a path to return back to the run-test/idle state (through the update-DR state). The pause-DR state is entered when the shifting of data through the test registers needs to be suspended. When shifting is to reconvene, the controller enters the exit2-DR state and then can re-enter the shift-DR state. #### **Update-DR** When the EXTEST instruction is selected, there are latched parallel outputs of the boundary-scan shift register that only change state during the update-DR controller state. ### **Instruction Register States** The instruction register states of the TAP controller are similar to the data register states. The desired instruction is serially shifted into the instruction register during the shift-IR state and is loaded during the update-IR state. **Figure 68: TAP Controller State Diagram** **Figure 69: TAP Controller Functional Block Diagram** Note: 1. x = 121 for all configurations. ### **Performing a TAP RESET** A reset is performed by forcing TMS HIGH ( $V_{DDQ}$ ) for five rising edges of ${}^{t}CK$ . This RE-SET does not affect the operation of the device and may be performed while the device is operating. At power-up, the TAP is reset internally to ensure that TDO comes up in a High-Z state. If JTAG inputs cannot be guaranteed to be stable during power-up it is recommended that TMS be held HIGH for at least 5 consecutive TCK cycles prior to boundary scan testing. ## **TAP Registers** Registers are connected between the TDI and TDO balls and allow data to be scanned into and out of the RLDRAM 3 device test circuitry. Only one register can be selected at a time through the instruction register. Data is serially loaded into the TDI ball on the rising edge of TCK. Data is output on the TDO ball on the falling edge of TCK. ### **Instruction Register** Eight-bit instructions can be serially loaded into the instruction register. This register is loaded during the update-IR state of the TAP controller. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section. When the TAP controller is in the capture-IR state, the two LSBs are loaded with a binary 01 pattern to allow for fault isolation of the board-level serial test data path. ### **Bypass Register** To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between the TDI and TDO balls. This enables data to be shifted through the device with minimal delay. The bypass register is set LOW ( $\rm V_{SS}$ ) when the BYPASS instruction is executed. #### **Boundary-Scan Register** The boundary-scan register is connected to all the input and bidirectional balls on the device. Several balls are also included in the scan register to reserved balls. The device has a 121-bit register. The boundary-scan register is loaded with the contents of the RAM I/O ring when the TAP controller is in the capture-DR state and is then placed between the TDI and TDO balls when the controller is moved to the shift-DR state. The order in which the bits are connected is shown in Table 48 (page 110). Each bit corresponds to one of the balls on the RLDRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO. #### Identification (ID) Register The ID register is loaded with a vendor-specific, 32-bit code during the capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the RLDRAM 3 and can be shifted out when the TAP controller is in the shift-DR state. The ID register has a vendor code and other information described in Table 45 (page 109). #### **TAP Instruction Set** #### Overview There are 2<sup>8</sup> different instructions possible with the 8-bit instruction register. All combinations used are listed in Table 47 (page 110). These six instructions are described in detail below. The remaining instructions are reserved and should not be used. The TAP controller used in this RLDRAM 3 device is fully compliant to the IEEE 1149.1 convention. Instructions are loaded into the TAP controller during the shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO balls. To execute the instruction after it is shifted in, the TAP controller needs to be moved into the update-IR state. #### **EXTEST** The EXTEST instruction enables circuitry external to the component package to be tested. Boundary-scan register cells at output balls are used to apply a test vector, while those at input balls capture test results. Typically, the first test vector to be applied using the EXTEST instruction will be shifted into the boundary-scan register using the PRE-LOAD instruction. Thus, during the update-IR state of EXTEST, the output driver is turned on, and the PRELOAD data is driven onto the output balls. #### **IDCODE** The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO balls and enables the IDCODE to be shifted out of the device when the TAP controller enters the shift-DR state. The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state. #### High-Z The High-Z instruction causes the bypass register to be connected between the TDI and TDO. This places all RLDRAM outputs into a High-Z state. #### **CLAMP** When the CLAMP instruction is loaded into the instruction register, the data driven by the output balls are determined from the values held in the boundary-scan register. #### SAMPLE/PRELOAD When the SAMPLE/PRELOAD instruction is loaded into the instruction register and the TAP controller is in the capture-DR state, a snapshot can be taken of the states of the component's input and output signals without interfering with the normal operation of the assembled board. The snapshot is taken on the rising edge of TCK and is captured in the boundry-scan register. The data can then be viewed by shifting through the component's TDO output. The user must be aware that the TAP controller clock can only operate at a frequency up to 50 MHz, while the RLDRAM 3 clock operates significantly faster. Because there is a large difference between the clock frequencies, it is possible that during the capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible. To ensure that the boundary-scan register will capture the correct value of a signal, the RLDRAM signal must be stabilized long enough to meet the TAP controller's capture setup plus hold time (<sup>t</sup>CS plus <sup>t</sup>CH). The RLDRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CK and CK# captured in the boundary-scan register. After the data is captured, it is possible to shift out the data by putting the TAP into the shift-DR state. This places the boundary-scan register between the TDI and TDO balls. #### **BYPASS** When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a shift-DR state, the bypass register is placed between TDI and TDO. The advantage of the BYPASS instruction is that it shortens the boundary-scan path when multiple devices are connected together on a board. #### **Reserved for Future Use** The remaining instructions are not implemented but are reserved for future use. Do not use these instructions. Figure 70: JTAG Operation - Loading Instruction Code and Shifting Out Data Figure 71: TAP Timing ### **Table 42: TAP Input AC Logic Levels** $0^{\circ}\text{C} \le \text{T}_{\text{C}} \le +95^{\circ}\text{C}$ ; $+1.28\text{V} \le \text{V}_{\text{DD}} \le +1.42\text{V}$ , unless otherwise noted | Description | Symbol | Min | Мах | Units | |------------------------------|-----------------|--------------------------|--------------------------|-------| | Input HIGH (logic 1) voltage | V <sub>IH</sub> | V <sub>REF</sub> + 0.225 | - | V | | Input LOW (logic 0) voltage | V <sub>IL</sub> | - | V <sub>REF</sub> - 0.225 | V | Note: 1. All voltages referenced to $V_{SS}$ (GND). #### **Table 43: TAP AC Electrical Characteristics** $0^{\circ}\mathsf{C} \leq \mathsf{T}_{\mathsf{C}} \leq +95^{\circ}\mathsf{C}; \, +1.28\mathsf{V} \leq \mathsf{V}_{\mathsf{DD}} \leq +1.42\mathsf{V}$ | Description | Symbol | Min | Max | Units | |-------------------------|-------------------|-----|-----|-------| | Clock | • | | • | | | Clock cycle time | tTHTH | 20 | | ns | | Clock frequency | fTF | | 50 | MHz | | Clock HIGH time | tTHTL | 10 | | ns | | Clock LOW time | tTLTH | 10 | | ns | | TDI/TDO times | • | | • | • | | TCK LOW to TDO unknown | tTLOX | 0 | | ns | | TCK LOW to TDO valid | tTLOV | | 10 | ns | | TDI valid to TCK HIGH | <sup>t</sup> DVTH | 5 | | ns | | TCK HIGH to TDI invalid | tTHDX | 5 | | ns | | Setup times | | | • | | | TMS setup | <sup>t</sup> MVTH | 5 | | ns | #### **Table 43: TAP AC Electrical Characteristics (Continued)** $0^{\circ}C \le T_C \le +95^{\circ}C$ ; $+1.28V \le V_{DD} \le +1.42V$ | Description | Symbol | Min | Max | Units | |---------------|-----------------|-----|-----|-------| | Capture setup | <sup>t</sup> CS | 5 | | ns | | Hold times | | | | | | TMS hold | tTHMX | 5 | | ns | | Capture hold | <sup>t</sup> CH | 5 | | ns | Note: 1. <sup>t</sup>CS and <sup>t</sup>CH refer to the setup and hold time requirements of latching data from the boundary-scan register. ### **Table 44: TAP DC Electrical Characteristics and Operating Conditions** $0^{\circ}\text{C} \le \text{T}_{C} \le +95^{\circ}\text{C}$ ; $+1.28\text{V} \le \text{V}_{DD} \le +1.42\text{V}$ , unless otherwise noted | Description | Condition | Symbol | Min | Max | Units | Notes | |-----------------------------|----------------------------|------------------|-------------------------|-------------------------|-------|-------| | Input HIGH (logic 1) volt- | | V <sub>IH</sub> | V <sub>REF</sub> + 0.15 | $V_{\mathrm{DDQ}}$ | V | 1, 2 | | age | | | | | | | | Input LOW (logic 0) voltage | | V <sub>IL</sub> | V <sub>SSQ</sub> | V <sub>REF</sub> - 0.15 | V | 1, 2 | | Input leakage current | $0V \le V_{IN} \le V_{DD}$ | ILI | -5.0 | 5.0 | μΑ | | | Output leakage current | Output disabled, 0V ≤ | I <sub>LO</sub> | -5.0 | 5.0 | μΑ | | | | $V_{IN} \le V_{DDQ}$ | | | | | | | Output low voltage | I <sub>OLC</sub> = 100μA | V <sub>OL1</sub> | | 0.2 | V | 1 | | Output low voltage | I <sub>OLT</sub> = 2mA | V <sub>OL2</sub> | | 0.4 | V | 1 | | Output high voltage | I <sub>OHC</sub> = 100μΑ | V <sub>OH1</sub> | V <sub>DDQ</sub> - 0.2 | | V | 1 | | OUTPUT HIGH VOLTAGE | I <sub>OHT</sub> = 2mA | V <sub>OH2</sub> | V <sub>DDQ</sub> - 0.4 | | V | 1 | Notes: 1. All voltages referenced to $V_{SS}$ (GND). See AC Overshoot/Undershoot Specifications section for overshoot and undershoot limits. #### **Table 45: Identification Register Definitions** | Instruction Field | All Devices | Description | |------------------------------------|------------------|-----------------------------------------------------------------------------| | Revision number (31:28) | abcd | ab = 00 for Die Revision A | | | | cd = 00 for x18, 01 for x36 | | Device ID (27:12) | 00jkidef10100111 | def = 000 for 576Mb, 001 for 1Gb Double Die Package, 010 for 1Gb Monolithic | | | | i = 0 for common I/O | | | | jk = 10 for RLDRAM 3 | | Micron JEDEC ID code (11:1) | 00000101100 | Enables unique identification of RLDRAM vendor | | ID register presence indicator (0) | 1 | Indicates the presence of an ID register | ### **Table 46: Scan Register Sizes** | Register Name | Bit Size | |---------------|----------| | Instruction | 8 | | Bypass | 1 | | ID | 32 | | Boundary scan | 121 | #### **Table 47: Instruction Codes** | Instruction | Code | Description | |----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Extest | 0000 0000 | Captures I/O ring contents; Places the boundary-scan register between TDI and TDO; This operation does not affect RLDRAM 3 operations. | | ID code | 0010 0001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO; This operation does not affect RLDRAM 3 operations. | | Sample/preload | 0000 0101 | Captures I/O ring contents; Places the boundary-scan register between TDI and TDO. | | Clamp | 0000 0111 | Selects the bypass register to be connected between TDI and TDO; Data driven by output balls are determined from values held in the boundary-scan register. | | High-Z | 0000 0011 | Selects the bypass register to be connected between TDI and TDO; All outputs are forced into High-Z. | | Bypass | 1111 1111 | Places the bypass register between TDI and TDO; This operation does not affect RLDRAM operations. | ### **Table 48: Boundary Scan (Exit)** | Bit# | Ball | Bit# | Ball | Bit# | Ball | |------|------|------|------|------|------| | 1 | N8 | 42 | L7 | 83 | M3 | | 2 | N8 | 43 | K7 | 84 | M3 | | 3 | M11 | 44 | H1 | 85 | M5 | | 4 | M11 | 45 | H4 | 86 | M5 | | 5 | M9 | 46 | G2 | 87 | L2 | | 6 | M9 | 47 | G3 | 88 | L2 | | 7 | L12 | 48 | F1 | 89 | L4 | | 8 | L12 | 49 | F5 | 90 | L4 | | 9 | L10 | 50 | F4 | 91 | L6 | | 10 | L10 | 51 | F2 | 92 | L6 | | 11 | L8 | 52 | D1 | 93 | K1 | | 12 | L8 | 53 | F7 | 94 | K1 | | 13 | K13 | 54 | D7 | 95 | K3 | | 14 | K13 | 55 | C7 | 96 | K3 | | 15 | K11 | 56 | A13 | 97 | J4 | | 16 | K11 | 57 | В7 | 98 | J4 | ### **Table 48: Boundary Scan (Exit) (Continued)** | Bit# | Ball | Bit# | Ball | Bit# | Ball | |------|------|------|------|------|------| | 17 | J10 | 58 | E7 | 99 | J6 | | 18 | J10 | 59 | D13 | 100 | K5 | | 19 | J8 | 60 | F12 | 101 | J2 | | 20 | K9 | 61 | F10 | 102 | A4 | | 21 | J12 | 62 | F9 | 103 | A4 | | 22 | A10 | 63 | E2 | 104 | A6 | | 23 | A10 | 64 | E12 | 105 | A6 | | 24 | A8 | 65 | F6 | 106 | В3 | | 25 | A8 | 66 | F8 | 107 | В3 | | 26 | B11 | 67 | G7 | 108 | B5 | | 27 | B11 | 68 | H7 | 109 | B5 | | 28 | В9 | 69 | G5 | 110 | C2 | | 29 | В9 | 70 | G9 | 111 | C2 | | 30 | C12 | 71 | H6 | 112 | C4 | | 31 | C12 | 72 | Н8 | 113 | C4 | | 32 | C10 | 73 | F13 | 114 | C6 | | 33 | C10 | 74 | G11 | 115 | C6 | | 34 | C8 | 75 | G12 | 116 | E4 | | 35 | C8 | 76 | H10 | 117 | E4 | | 36 | E10 | 77 | H3 | 118 | D3 | | 37 | E10 | 78 | H11 | 119 | D3 | | 38 | D11 | 79 | H13 | 120 | E6 | | 39 | D11 | 80 | M7 | 121 | D5 | | 40 | E8 | 81 | N6 | - | - | | 41 | D9 | 82 | N6 | - | - | 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 www.micron.com/productsupport Customer Comment Line: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains initial descriptions of products still under development.