# UDN-2975W AND UDN-2976W DUAL 4A SOLENOID DRIVERS #### **FEATURES** - 5 A Peak Output - TTL/PMOS/CMOS Compatible Inputs - Low Input Current - Output Voltage to 60 V - Single-Ended or Split Supply - Adjustable Short-Circuit Protection - Internal Clamp Diodes - Plastic SIP With Heat-Sink Tab CURRENT CONTROL for operation of a pair of print solenoids is provided by both Type UDN-2975W and UDN-2976W. Each IC's dual driver sections operate directly from the printer control line. The two devices differ only in output-voltage ratings. They can be used at currents of up to 4 A. Type UDN-2975W is rated at 50 V. Type UDN-2976W is rated at 60 V or $\pm$ 30 V. Inputs are compatible with most TTL, DTL, LSTTL, and 5 V to 15 V CMOS and PMOS logic. Current is controlled by a current-sensing latch method that uses only one external sensing resistor for each driver. The load current is compared with the reference voltage and, at the level fixed by the system designer ( $V_{\rm REF}/10 = I_{\rm LOAD} \times R_{\rm SENSE}$ ), a latch is set, shutting OFF one of the output transistors. The internal flyback diode then maintains the flux without further input from the power supply, resulting in maximum efficiency. The latch is reset by pulling the input high. For the maximum in power-handling capability, the integrated circuits are supplied in 12-pin single Dwg. No. A-12,105 in-line power tab packages. For proper operation, an external heat sink is required. The tab is at $V_{\rm EE}$ potential and must be insulated from ground when Type UDN-2976W is used with a split supply. # ABSOLUTE MAXIMUM RATINGS at $T_{TAB} = +70^{\circ}C$ | Supply Voltage, V <sub>CC</sub> (Ref. V <sub>EE</sub> , UDN-2975W) 50 V | |-----------------------------------------------------------------------------------------------------------| | (Ref. V <sub>EE</sub> , UDN-2976W) 60 V | | V <sub>EE</sub> (Ref. GND, UDN-2975W) 0 V | | (Ref. GND, UDN-2976W) − 30 V | | Peak Output Current, I <sub>ouu</sub> 5 A | | Input Voltage, V <sub>IN</sub> | | Reference Voltage, V <sub>REF</sub> | | Package Power Dissipation, P <sub>D</sub> See Graph | | Operating Temperature Range, $T_A \cdot \cdot \cdot \cdot = -20^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | | Storage Temperature Range, $T_s \dots -55^{\circ}C$ to $+150^{\circ}C$ | ### **FUNCTIONAL BLOCK DIAGRAM** (ONE OF TWO DRIVERS) ## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE To maintain isolation between integrated circuit components and to provide for normal transistor operation, the substrate (pin 1) must be connected to the most negative point in the external circuit. #### TRUTH TABLE | V <sub>IN</sub> | $V_{SENSE}$ | Source<br>Driver | Sink<br>Driver | Function | |-----------------|-------------------------|------------------|----------------|----------| | High | NA | Off | Off | Off | | Low | <V <sub>RFF</sub> $/10$ | On | On | 0n | | Low | $>V_{REF}/10$ | Off | On | Flyback | ### ELECTRICAL CHARACTERISTICS at $T_A = +25$ °C, $T_{TAB} \le +70$ °C, $V_{CC} = 45$ V (UDN-2975W) or 55 V (UDN-2976W), $V_{EE} = V_{SENSE} = 0 V$ (unless otherwise noted) **Applicable** Limits | Characteristic | Symbol | Devices | Test Conditions | Min. | Max. | Units | |-----------------------------|----------------------|-----------|---------------------------------------------------------------------------|------|------|-------| | Supply Voltage Range | V <sub>cc</sub> | UDN-2975W | Operating | 20 | 50 | ٧ | | | | UDN-2976W | Operating | 20 | 60 | ٧ | | Supply Current | I <sub>cc</sub> | Both | Outputs Open | | 25 | mA | | | I <sub>EE</sub> | Both | Outputs Open | | - 20 | mA | | Output Drivers | | | | • | | • | | Output Leakage Current | I <sub>CEX</sub> | UDN-2975W | $V_{IN} = 2.4 \text{ V}, V_{CC} = 50 \text{ V}, V_{SOURCE} = 0 \text{ V}$ | | 100 | μΑ | | | | | $V_{IN} = 2.4 \text{ V}, V_{SINK} = V_{CC} = 50 \text{ V}$ | | 100 | μΑ | | | | UDN-2976W | $V_{IN} = 2.4 \text{ V}, V_{CC} = 60 \text{ V}, V_{SOURCE} = 0 \text{ V}$ | _ | 100 | μА | | | | | $V_{IN} = 2.4 \text{ V}, V_{SINK} = V_{CC} = 60 \text{ V}$ | | 100 | μΑ | | Output Saturation Voltage | V <sub>CE(SAT)</sub> | Both | Source Drivers, I <sub>LOAD</sub> = 4 A | _ | 3.5 | ٧ | | | | | Sink Drivers, I <sub>LOAD</sub> = 4 A | _ | 2.5 | ٧ | | Output Sustaining Voltage | V <sub>CE(SUS)</sub> | UDN-2975W | $I_{LOAD} = 4 \text{ A, L} = 3.5 \text{ mH}$ | 50 | | ٧ | | (Source drivers only) | | UDN-2976W | $I_{LOAD} = 4 \text{ A}, L = 3.5 \text{ mH}$ | 60 | | ٧ | | Clamp Diode Forward Voltage | V <sub>F</sub> | Both | $I_{\rm F} = 4$ A | | 2.0 | ٧ | | Output Rise Time | t <sub>r</sub> | Both | I <sub>LOAD</sub> = 4 A, 10% to 90%, Resistive Load | _ | 2.0 | μς | | Output Fall Time | t <sub>f</sub> | Both | I <sub>LOAD</sub> = 4 A, 90% to 10%, Resistive Load | | 2.0 | μS | | Control Logic | | | | | | | | Logic Input Voltage | V <sub>IN(1)</sub> | Both | | 2.0 | _ | ٧ | | | V <sub>IN(0)</sub> | Both | See Notes | _ | 0.5 | ٧ | | Logic Input Current | I <sub>IN(1)</sub> | Both | $V_{IN} = 2.4 \text{ V}$ | _ | 20 | μA | | | l <sub>IN(0)</sub> | Both | $V_{IN} = 0.4 V$ | _ | 20 | μΑ | | | I <sub>REF(1)</sub> | Both | $V_{REF} = 5.0 \text{ V}$ | | - 20 | μА | | Reference/Sense Ratio | | Both | $V_{REF} = 2.0 \text{ to } 5.0 \text{ V}$ | 9.5 | 10.5 | | | Propagation Delay Time | t <sub>pd</sub> | Both | 50% V <sub>in</sub> to 50% V <sub>out</sub> , Resistive Load | _ | 3.0 | μs | | | | | 100% V <sub>sense</sub> to 50% V <sub>out</sub> *, Resistive Load | | 3.0 | μs | | Minimum Reset Pulse Width | t <sub>in</sub> | Both | | | 1.0 | μs | NOTES: Negative current is defined as coming out of (sourcing) the specific device pin. For improved noise immunity, hysteresis insures $V_{\text{IN}(0)}$ of 0.8 V max. after $V_{\text{IN}}$ is 0.5 V or less.