FEATURES<br>AD5251: Dual 64-position resolution<br>AD5252: Dual 256-position resolution<br>$1 \mathrm{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$<br>Nonvolatile memory ${ }^{1}$ stores wiper setting w/write protection<br>Power-on refreshed with EEMEM settings in $300 \mu s$ typ<br>EEMEM rewrite time $=\mathbf{5 4 0} \boldsymbol{\mu}$ styp<br>Resistance tolerance stored in nonvolatile memory<br>12 extra bytes in EEMEM for user-defined information<br>$I^{2} \mathrm{C}$ compatible serial interface<br>Direct read/write access of RDAC ${ }^{2}$ and EEMEM registers<br>Predefined linear increment/decrement commands<br>Predefined $\pm 6 \mathrm{~dB}$ step change commands<br>Synchronous or aysynchronous dual channel update<br>Wiper setting read back<br>4 MHz bandwidth-1 k $\Omega$ version<br>Single supply 2.7 V to 5.5 V<br>Dual supply $\pm 2.25 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$<br>2 slave address decoding bits allow operation of 4 devices<br>100-year typical data retention $\mathrm{T}_{\mathrm{A}}=55^{\circ} \mathrm{C}$<br>Operating temperature $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

## APPLICATIONS

Mechanical potentiometer replacement
General purpose DAC replacement
LCD panel $\mathrm{V}_{\text {сом }}$ adjustment

## GENERAL DESCRIPTION

The AD5251/AD5252 are dual-channel, $\mathrm{I}^{2} \mathrm{C}$, nonvolatile memory, digitally controlled potentiometers with 64/256 positions, respectively. These devices perform the same electronic adjustment functions as mechanical potentiometers, trimmers, and variable resistors. The parts' versatile programmability allows multiple modes of operation, including read/write access in the RDAC and EEMEM registers, increment/decrement of resistance, resistance changes in $\pm 6 \mathrm{~dB}$ scales, wiper setting readback, and extra EEMEM for storing user-defined information such as memory data for other components, look-up table, or system identification information.

The AD5251/AD5252 allow the host $\mathrm{I}^{2} \mathrm{C}$ controllers to write any of the 64- or 256 -step wiper settings in the RDAC registers and store them in the EEMEM. Once the settings are stored,

Rev. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

White LED brightness adjustment<br>RF base station power amp bias control<br>Programmable gain and offset control<br>Programmable voltage-to-current conversion<br>Programmable power supply<br>Sensor calibrations

FUNDAMENTAL BLOCK DIAGRAM


Figure 1.
${ }^{1}$ The terms nonvolatile memory and EEMEM are used interchangeably.
${ }^{2}$ The terms digital potentiometer and RDAC are used interchangeably.
they are restored automatically to the RDAC registers at system power-on; the settings can also be restored dynamically.

The AD5251/AD5252 provide additional increment, decrement, +6 dB step change, and -6 dB step change in synchronous or asynchronous channel update modes. The increment and decrement functions allow stepwise linear adjustments, while $\pm 6 \mathrm{~dB}$ step changes are equivalent to doubling or halving the RDAC wiper setting. These functions are useful for steep-slope nonlinear adjustments such as white LED brightness and audio volume control. The parts have a patented resistance tolerance storing function which enable the user to access the EEMEM and obtain the absolute end-to-end resistance values of the RDACs for precision applications.

The AD5251/AD5252 are available in TSSOP-14 packages in $1 \mathrm{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$ options and all parts can operate over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ extended industrial temperature range.

TABLE OF CONTENTS
$\qquad$Interface Timing Characteristics7
Absolute Maximum Ratings .....  8
ESD Caution .....  8
Pin Configuration and Function Description .....  9
$I^{2} \mathrm{C}$ Interface Timing Diagram .....  9
$I^{2} \mathrm{C}$ Interface General Description ..... 10
$I^{2} \mathrm{C}$ Interface Detail Description ..... 11
RDAC/EEMEM Write ..... 11
$I^{2} \mathrm{C}$ Compatible 2-Wire Serial Bus ..... 15
Typical Performance Characteristics ..... 16
Operational Overview. ..... 20
Linear Increment and Decrement Commands ..... 20
$\pm 6 \mathrm{~dB}$ Adjustments (Doubling/Halving WIPER Setting) ..... 20

## REVISION HISTORY

## 6/04-Revision 0: Initial Version

## ELECTRICAL CHARACTERISTICS

$1 \mathrm{k} \Omega$ Version. $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%$ or $5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{ss}}=\mathbf{0} \mathrm{V}$ or $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{ss}}= \pm 2.5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{A}}=+\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=\mathbf{0} \mathrm{V},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.


## AD5251/AD5252

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Leakage Current | Iwp | $\overline{\mathrm{WP}}=\mathrm{V}_{\mathrm{DD}}$ |  |  | 5 | $\mu \mathrm{A}$ |
| A0 Leakage Current | $\mathrm{I}_{\mathrm{AO}}$ | $\mathrm{A} 0=\mathrm{GND}$ |  |  | 3 | $\mu \mathrm{A}$ |
| Input Leakage Current (Other than $\overline{\mathrm{WP}}$ and A 0 ) | II | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance ${ }^{5}$ | $C_{1}$ |  | 5 |  |  | pF |
| POWER SUPPLIES |  |  | 2.7 |  |  |  |
| Single-Supply Power Range | $V_{\text {D }}$ | $\mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V}$ |  |  | 5.5 | V |
| Dual-Supply Power Range | $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ |  | $\pm 2.25$ |  | $\pm 2.75$ | V |
| Positive Supply Current | IDD | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ | 5 |  | 15 | $\mu \mathrm{A}$ |
| Negative Supply Current | Iss | $\begin{aligned} & \mathrm{V}_{\mathrm{HH}}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{IL}}=\mathrm{GND}, \mathrm{~V}_{\mathrm{DD}}=+2.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V} \end{aligned}$ | -5 |  | -15 | $\mu \mathrm{A}$ |
| EEMEM Data Storing Mode Current | Idd_Store | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ | 35 |  |  | mA |
| EEMEM Data Restoring Mode Current ${ }^{6}$ | IDD_RESTORE | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ | 2.5 |  |  | mA |
| Power Dissipation ${ }^{7}$ | PDISS | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ or $\mathrm{V}_{\text {IL }}=\mathrm{GND}$ |  |  | 0.075 | mW |
| Power Supply Sensitivity | PSS | $\Delta V_{\text {DD }}=5 \mathrm{~V} \pm 10 \%$ | -0.025 | 0.01 | 0.025 | \%/\% |
|  |  | $\Delta V_{D D}=3 \mathrm{~V} \pm 10 \%$ | -0.04 | 0.02 | 0.04 | \%/\% |
| DYNAMIC CHARACTERISTICS ${ }^{5,8}$ |  |  | 4 |  |  |  |
| Bandwidth -3 dB | BW | $\mathrm{R}_{\text {AB }}=1 \mathrm{k} \Omega$ |  |  |  | MHz |
| Total Harmonic Distortion | THD | $\mathrm{V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}$ | 0.05 |  |  | \% |
| $\mathrm{V}_{\text {w }}$ Settling Time | $\mathrm{t}_{5}$ | $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}$ | 0.2 |  |  | $\mu \mathrm{s}$ |
| Resistor Noise Voltage | en_wb | $\mathrm{R}_{\text {w }}=500 \Omega, \mathrm{f}=1 \mathrm{kHz}$ (thermal noise only) | 3 |  |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Digital Crosstalk | $\mathrm{C}_{T}$ | $V_{A}=V_{D D}, V_{B}=0 \mathrm{~V}$, measure $V_{w}$ with adjacent RDAC making full-scale change | -80 |  |  | dB |
| Analog Coupling | $\mathrm{C}_{\text {AT }}$ | Signal input at A1 and measure the output at W3, $\mathrm{f}=1 \mathrm{kHz}$ | -72 |  |  | dB |

[^0]$10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ Versions. $\mathrm{V}_{\mathrm{DD}}=+3 \mathrm{~V} \pm 10 \%$ or $+5 \mathrm{~V} \pm 10 \% . \mathrm{V}_{\mathrm{Ss}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{ss}}= \pm 2.5 \mathrm{~V} \pm 10 \% \mathrm{~V}_{\mathrm{A}}=+\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}$, $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.


## AD5251/AD5252

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dual-Supply Power Range | $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ |  | $\pm 2.25$ |  | $\pm 2.75$ | V |
| Positive Supply Current | IDD | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  | 5 | 15 | $\mu \mathrm{A}$ |
| Negative Supply Current | Iss | $\begin{aligned} & \mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{IL}}=\mathrm{GND}, \mathrm{~V}_{\mathrm{DD}}=+2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}} \\ & =-2.5 \mathrm{~V} \end{aligned}$ |  | -5 | -15 | $\mu \mathrm{A}$ |
| EEMEM Data Storing Mode Current | IDD_Store | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}, \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | 35 |  | mA |
| EEMEM Data Restoring Mode Current ${ }^{6}$ | IDD_RESTORE | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}, \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | 2.5 |  | mA |
| Power Dissipation ${ }^{7}$ | PDISS | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  |  | 0.075 | mW |
| Power Supply Sensitivity | PSS | $\Delta V_{D D}=5 \mathrm{~V} \pm 10 \%$ | -0.005 | +0.002 | +0.005 | \%/\% |
|  |  | $\Delta V_{D D}=3 \mathrm{~V} \pm 10 \%$ | -0.01 | +0.002 | +0.01 | \%/\% |
| DYNAMIC CHARACTERISTICS ${ }^{5,8}$ |  |  |  |  |  |  |
| -3 dB Bandwidth | BW | $\mathrm{R}_{\text {AB }}=10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$ |  | 400/80/40 |  | kHz |
| Total Harmonic Distortion | THD w | $\mathrm{V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}$ |  | 0.05 |  | \% |
| Vw Settling Time | $\mathrm{ts}_{5}$ | $\begin{aligned} & V_{A}=V_{D D}, V_{B}=0 \mathrm{~V}, R_{A B}=10 \mathrm{k} \Omega / 50 \\ & \mathrm{k} \Omega / 100 \mathrm{k} \Omega \end{aligned}$ |  | 1.5/7/14 |  | $\mu \mathrm{s}$ |
| Resistor Noise Voltage | $\mathrm{e}_{\text {__wb }}$ | $10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$, code $=$ midscale, $\mathrm{f}=1 \mathrm{kHz}$ (thermal noise only) |  | 9/20/29 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Digital Crosstalk | $\mathrm{C}_{T}$ | $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}$, Measure $\mathrm{V}_{\mathrm{W}}$ with adjacent RDAC making full scale change |  | -80 |  | dB |
| Analog Coupling | $\mathrm{C}_{\text {at }}$ | Signal input at A1 and measure output at $\mathrm{W} 3, \mathrm{f}=1 \mathrm{kHz}$ |  | -72 |  | dB |

${ }^{1}$ Typical represents the average reading at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
${ }^{2}$ Resistor position nonlinearity error ( $\mathrm{R}-\mathrm{INL}$ ) is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic, except R-DNL of AD5252 1 k $\Omega$ version at $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{W}}=\mathrm{V}_{\mathrm{DD}} / \mathrm{R}$ for both $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
${ }^{3} \mathrm{INL}$ and DNL are measured at $\mathrm{V}_{\mathrm{w}}$ with the RDAC configured as a potentiometer divider similar to a voltage output $\mathrm{D} / \mathrm{A}$ converter. $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{B}}=0 \mathrm{~V} . \mathrm{DNL}$ specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions.
${ }^{4}$ Resistor Terminals A, B, and W have no limitations on polarity with respect to each other.
${ }^{5}$ Guaranteed by design and not subject to production test.
${ }^{6} \mathrm{cmd} 0$ NOP should be activated after cmd 1 to minimize $\mathrm{I}_{\text {DD_READ }}$ current consumption.
${ }^{7} \mathrm{P}_{\mathrm{DISS}}$ is calculated from $\mathrm{I}_{D D} \times \mathrm{V}_{D D}=5 \mathrm{~V}$.
${ }^{8}$ All dynamic characteristics use $V_{D D}=5 \mathrm{~V}$.

## INTERFACE TIMING CHARACTERISTICS

Guaranteed by design, not subject to production test. See Figure 3 for location of measured values. All input control voltages are specified with $t R=t F=2.5 \mathrm{~ns}(10 \%$ to $90 \%$ of 3 V$)$, and timed from a voltage level of 1.5 V . Switching characteristics are measured using both $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and 5 V .
Table 3. Interface Timing and EEMEM Reliability Characteristics (All Parts).

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INTERFACE TIMING <br> SCL Clock Frequency <br> tBUF Bus Free Time between STOP and START <br> $\mathrm{t}_{\mathrm{Hd} \text {;sta }}$ Hold Time (Repeated START) <br> tıow Low Period of SCL Clock <br> thigh High Period of SCL Clock <br> $\mathrm{t}_{\text {su;sta }}$ Setup Time For START Condition <br> tho;Dat Data Hold Time <br> $\mathrm{t}_{\text {su; Dat }}$ Data Setup Time <br> $\mathrm{t}_{\mathrm{F}}$ Fall Time of Both SDA and SCL Signals <br> $t_{R}$ Rise Time of Both SDA and SCL Signals tsu;sto Setup Time for STOP Condition EEMEM Data Storing Time EEMEM Data Restoring Time at Power-On ${ }^{1}$ <br> EEMEM Data Restoring Time Upon Restore Command or RESET Operation ${ }^{1}$ EEMEM Rewritable Time (delay time after Power On or RESET before EEMEM can be written) | fscl <br> $\mathrm{t}_{1}$ <br> $\mathrm{t}_{2}$ <br> $\mathrm{t}_{3}$ <br> $\mathrm{t}_{4}$ <br> $\mathrm{t}_{5}$ <br> $\mathrm{t}_{6}$ <br> $\mathrm{t}_{7}$ <br> $\mathrm{t}_{8}$ <br> ${ }^{\mathrm{t}} 9$ <br> $\mathrm{t}_{10}$ <br> teemem_store <br> teemem_restore <br> teemem_restorez <br> temem_rewrite | After this period, the first clock pulse is generated <br> $V_{D D}$ rise time dependent. Measure without decoupling capacitors at $V_{D D}$ and $\mathrm{V}_{\mathrm{ss}}$. $V_{D D}=5 \mathrm{~V}$ | $\begin{aligned} & 1.3 \\ & 0.6 \\ & 1.3 \\ & 0.6 \\ & 0.6 \\ & 0 \\ & 100 \\ & \\ & 0.6 \end{aligned}$ | 26 <br> 300 <br> 300 <br> 540 | $\begin{aligned} & 400 \\ & \\ & 0.9 \\ & 300 \\ & 300 \end{aligned}$ | kHz $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> ns <br> ns <br> ns <br> $\mu \mathrm{s}$ <br> ms <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| FLASH/EE MEMORY RELIABILITY <br> Endurance ${ }^{2}$ <br> Data Retention ${ }^{3}$ |  |  | 100 | 100 |  | kCycles <br> Years |

[^1]
## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted .
Table 4.

| Parameter | Rating |
| :---: | :---: |
| VdD to GND | -0.3 V, +7 V |
| $V_{\text {ss }}$ to GND | $+0.3 \mathrm{~V},-7 \mathrm{~V}$ |
| $\mathrm{V}_{\text {D }}$ to $\mathrm{V}_{\text {SS }}$ | 7 V |
| $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{B}}, \mathrm{V}_{\mathrm{W}}$ to GND | $\mathrm{V}_{S S}, \mathrm{~V}_{\mathrm{DD}}$ |
| Maximum Current |  |
| IWB, IWA Pulsed | $\pm 20 \mathrm{~mA}$ |
| $I_{\text {wb }}$ Continuous ( $\mathrm{R}_{\text {wb }} \leq 1 \mathrm{k} \Omega$, A Open) ${ }^{1}$ | $\pm 5 \mathrm{~mA}$ |
| Iwa Continuous ( $\mathrm{Rwa}^{\text {}}$ < $1 \mathrm{k} \Omega$, B Open) | $\pm 5 \mathrm{~mA}$ |
| $\mathrm{I}_{\mathrm{AB}}$ Continuous $\left(R_{A B}=1 \mathrm{k} \Omega / 10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega\right)$ | $\begin{aligned} & \pm 5 \mathrm{~mA} / \pm 500 \mu \mathrm{~A} / \\ & \pm 100 \mu \mathrm{~A} / \pm 50 \mu \mathrm{~A} \end{aligned}$ |
| Digital Inputs and Output Voltage to GND | $0 \mathrm{~V}, 7 \mathrm{~V}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature ( $\mathrm{T}_{\text {max }}$ ) | $150^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering,10 sec) | $300^{\circ} \mathrm{C}$ |
| Vapor Phase (60 sec) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec) | $220^{\circ} \mathrm{C}$ |
| TSSOP-14 Thermal Resistance ${ }^{2} \theta_{\text {JA }}$ | $136^{\circ} \mathrm{C} / \mathrm{W}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

[^2]
## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTION



Figure 2. AD5251/AD5252 in TSSOP-14

Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $V_{\text {DD }}$ | Positive Power Supply Pin. Connect +2.7 V to +5 V for single supply or $\pm 2.7 \mathrm{~V}$ for dual supply, where $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}} \leq 5.5 \mathrm{~V}$. $\mathrm{V}_{\mathrm{DD}}$ must be able to source 35 mA for 26 ms when storing data to EEMEM. |
| 2 | AD0 | $1^{2} \mathrm{C}$ Device Address 0. AD0 and AD1 allow four AD5251/AD5252s to be addressed. |
| 3 | $\overline{\mathrm{WP}}$ | Write Protect, Active Low. $\mathrm{V}_{\mathrm{WP}} \leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 4 | W1 | Wiper Terminal of RDAC1. $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{W} 1} \leq \mathrm{V}_{\mathrm{DD}} .^{1}$ |
| 5 | B1 | B Terminal of RDAC1. $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{B} 1} \leq \mathrm{V}_{\mathrm{DD}} .^{1}$ |
| 6 | A1 | A Terminal of RDAC1. $\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{\mathrm{A}_{1}} \leq \mathrm{V}_{\mathrm{DD}}{ }^{1}{ }^{1}$ |
| 7 | SDA | Serial Data Input/Output Pin. Shifts in one bit at a time on positive clock edges. MSB loaded first. Open-drain MOSFET requires pull-up resistor. |
| 8 | $\mathrm{V}_{\text {ss }}$ | Negative Supply. Connect to 0 V for single supply or -2.7 V for dual supply, where $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}} \leq$ +5.5 V . If $\mathrm{V}_{\text {ss }}$ is used, other than grounded, in dual supply, $\mathrm{V}_{s s}$ must be able to sink 35 mA for 26 ms when storing data to EEMEM. |
| 9 | SCL | Serial Input Register Clock Pin. Shifts in one bit at a time on positive clock edges. $\mathrm{V}_{\text {scl }} \leq$ $\left(V_{D D}+0.3 \mathrm{~V}\right)$. Pull-up resistor is recommended for SCL to ensure minimum power. |
| 10 | DGND | Digital Ground. Connect to system analog ground at a single point. |
| 11 | AD1 | $1^{2} \mathrm{C}$ ( Device Address 1. AD0 and AD1 allow four AD5251/AD5252s to be addressed. |
| 12 | A3 | A Terminal of RDAC3. $\mathrm{V}_{S S} \leq \mathrm{V}_{\text {A }} \leq \mathrm{V}_{\text {DD }}{ }^{1}$ |
| 13 | B3 | B Terminal of RDAC3. $\mathrm{V}_{\text {SS }} \leq \mathrm{V}_{\mathrm{B} 3} \leq \mathrm{V}_{\text {DD }}{ }^{1}$ |
| 14 | W3 | W Terminal of RDAC3. $\mathrm{V}_{\text {SS }} \leq \mathrm{V}_{\text {W3 }} \leq \mathrm{V}_{\text {DD }}{ }^{1}$ |

${ }^{1}$ For quad-channel device software compatibility, the dual potentiometers in the parts are designated as RDAC1 and RDAC3.

## $I^{2}$ C INTERFACE TIMING DIAGRAM



Figure 3. $1^{2} C$ Timing Diagram

## AD5251/AD5252

## I²C INTERFACE GENERAL DESCRIPTION

## $\square$ FROM MASTER TO SLAVE

$\square$ FROM SLAVE TO MASTER
S = START CONDITION
P = STOP CONDITION
A = ACKNOWLEDGE (SDA LOW)
$\bar{A}=$ NOT ACKNOWLEDGE (SDA HIGH)
R/ $\bar{W}=$ READ ENABLE AT HIGH AND WRITE ENABLE AT LOW


Figure 4. $I^{2}$ C—Master Writing Data to Slave


Figure 5. $1^{2}$ C—Master Reading Data from Slave


Figure 6. ${ }^{2}$ C—Combined Write/Read

## I²C INTERFACE DETAIL DESCRIPTION



Figure 7. Single Write Mode


Figure 8. Consecutive Write Mode

Table 6. Addresses for Writing Data Byte Contents to RDAC Registers ( $\mathrm{R} / \overline{\mathrm{W}}=0, \mathrm{CMD} / \overline{\mathrm{REG}}=0, \mathrm{EE} / \overline{\mathrm{RDAC}}=0$ )

| $\boldsymbol{A 4}$ | $\boldsymbol{A 3}$ | $\boldsymbol{A 2}$ | $\boldsymbol{A 1}$ | $\boldsymbol{A 0}$ | RDAC | Data Byte Description |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | Reserved |  |
| 0 | 0 | 0 | 0 | 1 | RDAC1 | 6- or 8 bit wiper setting (2 MSBs of AD5251 are X) |
| 0 | 0 | 0 | 1 | 0 | Reserved |  |
| 0 | 0 | 0 | 1 | 1 | RDAC3 | 6- or 8 bit wiper setting (2 MSBs of AD5251 are X) |
| 0 | 0 | 1 | 0 | 0 | Reserved |  |
| $:$ | $:$ | $:$ | $:$ | $:$ |  |  |
| 0 | 1 | 1 | 1 | 1 | Reserved |  |

## RDAC/EEMEM WRITE

Setting the wiper position requires an RDAC write operation. The single write operation is shown in Figure 7, and the consecutive write operation is shown in Figure 8. In the consecutive write operation, if the $\overline{\mathrm{RDAC}}$ is selected and the address starts at 00001, the first data byte goes to RDAC1 and the second data byte goes to RDAC3. The RDAC address is shown in Table 6.

While the RDAC wiper setting is controlled by a specific RDAC register, each RDAC register corresponds to a specific EEMEM location, which provides nonvolatile wiper storage functionality. The addresses are shown in Table 7. The single and consecutive write operations apply also to EEMEM write operations.

There are 12 nonvolatile memory locations: EEMEM4 to EEMEM15. Users can store a total of 12 bytes of information, such as memory data for other components, look-up tables, or system identification information.

In a write operation to the EEMEM registers, the device disables the $\mathrm{I}^{2} \mathrm{C}$ interface during the internal write cycle. Acknowledge polling is required to determine the completion of the write cycle. See EEMEM Write-Acknowledge Polling.

## AD5251/AD5252

Table 7. Addresses for Writing (Storing) RDAC Settings and User-Defined Data to EEMEM Registers ( $\mathrm{R} / \overline{\mathrm{W}}=0$, $\mathrm{CMD} / \overline{\mathrm{REG}}=0, \mathrm{EE} / \overline{\mathrm{RDAC}}=1$ )

| A4 | A3 | A2 | A1 | A0 | Data Byte Description |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | Reserved <br> 0 |
| 0 | 0 | 0 | 1 | Store RDAC1 setting to <br> EEMEM1 1 |  |
| 0 | 0 | 0 | 1 | 0 | Reserved <br> 0 |
| 0 | 0 | 1 | 1 | Store RDAC3 setting to <br> EEMEM3 1 |  |
| 0 | 0 | 1 | 0 | 0 | Store user data to EEMEM4 |
| 0 | 0 | 1 | 0 | 1 | Store user data to EEMEM5 |
| 0 | 0 | 1 | 1 | 0 | Store user data to EEMEM6 |
| 0 | 0 | 1 | 1 | 1 | Store user data to EEMEM7 |
| 0 | 1 | 0 | 0 | 0 | Store user data to EEMEM8 |
| 0 | 1 | 0 | 0 | 1 | Store user data to EEMEM9 |
| 0 | 1 | 0 | 1 | 0 | Store user data to EEMEM10 |
| 0 | 1 | 0 | 1 | 1 | Store user data to EEMEM11 |
| 0 | 1 | 1 | 0 | 0 | Store user data to EEMEM12 |
| 0 | 1 | 1 | 0 | 1 | Store user data to EEMEM13 |
| 0 | 1 | 1 | 1 | 0 | Store user data to EEMEM14 |
| 0 | 1 | 1 | 1 | 1 | Store user data to EEMEM15 |

## RDAC/EEMEM Read

The AD5251/AD5252 provide two different RDAC or EEMEM read operations. For example, Figure 9 shows the method of reading the RDAC0 to RDAC3 contents without specifying the address, assuming Address RDAC0 was already selected from the previous operation. If RDAC_N, other than Address 0 , is
selected previously, readback starts with Address N , followed by $\mathrm{N}+1$, and so on.

Figure 10 illustrates a random RDAC or EEMEM read operation. This operation lets users specify which RDAC or EEMEM register is read by first issuing a dummy write command to change the RDAC address pointer, and then proceeding with the RDAC read operation at the new address location.

Table 8. Addresses for Reading (Restoring) RDAC Settings and User Data from EEMEM (R/产 $=1$, CMD $/ \overline{\text { REG }}=0$, $\mathrm{EE} / \overline{\mathrm{RDAC}}=1$ )

| A4 | A3 | A2 | A1 | AO | Data Byte Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | Reserved |
| 0 | 0 | 0 | 0 | 1 | Read RDAC1 Setting from EEMEM1 |
| 0 | 0 | 0 | 1 | 0 | Reserved |
| 0 | 0 | 0 | 1 | 1 | Read RDAC3 Setting from EEMEM3 |
| 0 | 0 | 1 | 0 | 0 | Read user data from EEMEM4 |
| 0 | 0 | 1 | 0 | 1 | Read user data from EEMEM5 |
| 0 | 0 | 1 | 1 | 0 | Read user data from EEMEM6 |
| 0 | 0 | 1 | 1 | 1 | Read user data from EEMEM7 |
| 0 | 1 | 0 | 0 | 0 | Read user data from EEMEM8 |
| 0 | 1 | 0 | 0 | 1 | Read user data from EEMEM9 |
| 0 | 1 | 0 | 1 | 0 | Read user data from EEMEM10 |
| 0 | 1 | 0 | 1 | 1 | Read user data from EEMEM11 |
| 0 | 1 | 1 | 0 | 0 | Read user data from EEMEM12 |
| 0 | 1 | 1 | 0 | 1 | Read user data from EEMEM13 |
| 0 | 1 | 1 | 1 | 0 | Read user data from EEMEM14 |
| 0 | 1 | 1 | 1 | 1 | Read user data from EEMEM15 |



Figure 9. RDAC Current Read (Restricted to Previously Selected Address Stored in the Register).


Figure 10. RDAC or EEMEM Random Read

## RDAC/EEMEM Quick Commands

The AD5251/AD5252 feature 12 quick commands that facilitate easy manipulation of RDAC wiper settings and provide RDAC-to-EEMEM storing and restoring functions. The command
format is shown in Figure 11 and the command descriptions are shown in Table 9.


Figure 11. RDAC Quick Command Write (Dummy Write)

Table 9. RDAC-to-EEMEM Interface and RDAC Operation Quick Command Bits (CMD/ $\overline{\text { REG }}=1, A 2=0$ )

| C3 | C2 | C1 | C0 | Command Description |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | NOP |
| 0 | 0 | 0 | 1 | Restore EEMEM (A1, A0) to RDAC (A1, A0) ${ }^{1}$ |
| 0 | 0 | 1 | 0 | Store RDAC (A1, A0) to EEMEM (A1, A0) |
| 0 | 0 | 1 | 1 | Decrement RDAC (A1, A0) 6 dB |
| 0 | 1 | 0 | 0 | Decrement all RDACs 6 dB |
| 0 | 1 | 0 | 1 | Decrement RDAC (A1, A0) one step |
| 0 | 1 | 1 | 0 | Decrement all RDACs one step |
| 0 | 1 | 1 | 1 | Reset: Restore EEMEMs to all RDACs |
| 1 | 0 | 0 | 0 | Increment RDACs (A1, A0) 6 dB |
| 1 | 0 | 0 | 1 | Increment all RDACs 6 dB |
| 1 | 0 | 1 | 0 | Increment RDACs (A1, A0) one step |
| 1 | 0 | 1 | 1 | Increment all RDACs one step |
| 1 | 1 | 0 | 0 | Reserved |
| $:$ | $:$ | $:$ | $:$ |  |
| 1 | 1 | 1 | 1 | Reserved |

${ }^{1}$ This command leaves the device in the EEMEM read power state, which consumes power. Users should issue the NOP command to return the device to the idle state.
Table 10. Address Table for Reading Tolerance (CMD $/ \overline{\mathrm{REG}}=0, \mathrm{EE} / \overline{\mathrm{RDAC}}=1, A 4=1$ )

| A4 | A3 | A2 | A1 | A0 | Data Byte Description |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | Reserved |
| $:$ | $:$ | $:$ | $:$ | $:$ |  |
| 1 | 1 | 0 | 0 | 1 | Reserved |
| 1 | 1 | 0 | 1 | 0 | Sign and 7-bit integer values of RDAC1 tolerance (read only) |
| 1 | 1 | 0 | 1 | 1 | 8-bit decimal value of RDAC1 tolerance (read only) |
| 1 | 1 | 1 | 0 | 0 | Reserved |
| 1 | 1 | 1 | 0 | 1 | Reserved |
| 1 | 1 | 1 | 1 | 0 | Sign and 7-bit integer values of RDAC3 tolerance (read only) |
| 1 | 1 | 1 | 1 | 1 | 8-bit decimal value of RDAC3 tolerance (read only) |

## AD5251/AD5252



Figure 12. Format of Stored Tolerance in Sign Magnitude Format with Bit Position Descriptions. (Unit is percent. Only data bytes are shown.)

## $R_{A B}$ Tolerance Stored in Read-Only Memory

The AD5251/AD5252 feature patented $\mathrm{R}_{A B}$ tolerances storage in the nonvolatile memory. The tolerance of each channel is stored in the memory during the factory production and can be read by users at any time. The knowledge of stored tolerance, which is the average of $\mathrm{R}_{A B}$ over all codes (see Figure 28), allows users to predict $R_{A B}$ accurately. This feature is valuable for precision, rheostat mode, and open-loop applications where knowledge of absolute resistance is critical.

The stored tolerances reside in the read-only memory, and are expressed as a percentage. The tolerance is stored in two memory locations (see Table 10). The data format of the tolerance is in sign magnitude binary form. An example is shown in Figure 11. In the first memory location, the MSB is designated for the sign $(0=+$ and $1=-)$ and the 7 LSBs are designated for the integer portion of the tolerance. In the second memory location, all eight data bits are designated for the decimal portion of tolerance. As shown in Table 10 and Figure 12 for example, if the rated $\mathrm{R}_{A B}=10 \mathrm{k} \Omega$ and the data readback from Address 11000 shows 00011100 and Address 11001 shows 0000 1111, then RDAC0 tolerance can be calculated as

MSB: $0=+$
Next 7 MSB: $0011100=28$
8 LSB: $00001111=15 \times 2^{-8}=0.06$
Tolerance $=+28.06 \%$ and therefore
$\mathrm{R}_{\text {AB_Actual }}=12.806 \mathrm{k} \Omega$

## EEMEM Write-Acknowledge Polling

After each write operation to the EEMEM registers, an internal write cycle begins. The $\mathrm{I}^{2} \mathrm{C}$ interface of the device is disabled. To determine if the internal write cycle is complete and the $\mathrm{I}^{2} \mathrm{C}$ interface is enabled, interface polling can be executed. $\mathrm{I}^{2} \mathrm{C}$ interface polling can be conducted by sending a start condition followed by the slave address + the write bit. If the $\mathrm{I}^{2} \mathrm{C}$ interface responds with an ACK, the write cycle is complete and the interface is ready to proceed with further operations. Otherwise, $\mathrm{I}^{2} \mathrm{C}$ interface polling can be repeated until it succeeds. Commands 2 and 7 also require acknowledge polling.

## EEMEM Write Protection

Setting the $\overline{\mathrm{WP}}$ pin to a logic LOW after EEMEM programming protects the memory and RDAC registers from future write operations. In this mode, the EEMEM and RDAC read operations operate as normal. When write protection is enabled, Command 1 (Restore from EEMEM to RDAC) and Command 7 (Reset) function normally to allow RDAC settings to be refreshed from the EEMEM to the RDAC registers.

## I'C COMPATIBLE 2-WIRE SERIAL BUS



Figure 13. General ${ }^{2}$ C Write Pattern


Figure 14. General $I^{2} C$ Read Pattern

The first byte of the AD5251/AD5252 is a slave address byte (see Figure 12 and Figure 13). It has a 7 -bit slave address and an $\mathrm{R} / \overline{\mathrm{W}}$ bit. The 5 MSBs of the slave address are 01011, and the following 2 LSBs are determined by the states of the AD1 and AD0 pins. AD1 and AD0 allow the user to place up to four parts on one bus.

AD5251/AD5252 can be controlled via an $\mathrm{I}^{2} \mathrm{C}$ compatible serial bus, and are connected to this bus as slave devices. The 2-wire $I^{2} \mathrm{C}$ serial bus protocol (see Figure 13 and Figure 14) follows:

1. The master initiates a data transfer by establishing a start condition, such that SDA goes from high to low while SCL is high (see Figure 13). The following byte is the slave address byte, which consists of the 5 MSBs of a slave address defined as 01011 . The next two bits are AD1 and AD0, $\mathrm{I}^{2} \mathrm{C}$ device address bits. Depending on the states of their AD1 and AD0 bits, four parts can be addressed on the same bus. The last LSB, the $\mathrm{R} / \overline{\mathrm{W}}$ bit, determines whether data is read from or written to the slave device.

The slave whose address corresponds to the transmitted address responds by pulling the SDA line low during the ninth clock pulse (this is called an acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its serial register.
2. In the write mode (except when restoring EEMEM to the RDAC register), there is an instruction byte that follows the slave address byte. The MSB of the instruction byte is labeled CMD/ $/ \overline{\mathrm{REG}}$. MSB $=1$ enables CMD, the command instruction byte; MSB $=0$ enables general register writing. The third MSB in the instruction byte, labeled EE/ $\overline{\mathrm{RDAC}}$, is true only when MSB $=0$ or is in general writing mode. EE enables the EEMEM register and REG enables the RDAC register. The 5 LSBs, A4 to A0, designate the
addresses of the EEMEM and RDAC registers, (see Figure 7 and Figure 8). When MSB $=1$ or when in CMD mode, the four bits following MSB are C 3 to C 1 , which correspond to 12 predefined EEMEM controls and quick commands; there also are four factory reserved commands. The 3 LSBs-A2, A1, and A0-are four addresses, but only 001 and 011 are used for RDAC1 and RDAC3, respectively (see Figure 10). After acknowledging the instruction byte, the last byte in the write mode is the data byte. Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 13).
3. In current read mode, the RDAC0 data byte immediately follows the acknowledgment of the slave address byte. After an acknowledgement, RDAC1 follows, then RDAC2, and so on (there is a slight difference in write mode, where the last eight data bits representing RDAC3 data are followed by a no acknowledge bit). Similarly, the transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 14). Another reading method, random read method, is shown in Figure 10.
4. When all data bits have been read or written, a stop condition is established by the master. A stop condition is defined as a low-to-high transition on the SDA line while SCL is high. In write mode, the master pulls the SDA line high during the 10th clock pulse to establish a stop condition (see Figure 13). In read mode, the master issues a no acknowledge for the ninth clock pulse, i.e., the SDA line remains high. The master then brings the SDA line low before the $10^{\text {th }}$ clock pulse, which goes high to establish a stop condition (see Figure 14).

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 15. R-INL vs. Code


Figure 16. R-DNL vs. Code


Figure 17. INL vs. Code


Figure 18. DNL vs. Code


Figure 19. Supply Current vs. Temperature


Figure 20. Supply Current vs. Digital Input Voltage, $T_{A}=25^{\circ} \mathrm{C}$


Figure 21. Wiper Resistance vs. VBIAS


Figure 22. Change of $R_{A B}$ Vs. Temperature


Figure 23. AD5252 Rheostat Mode Tempco $\Delta R w / \Delta T$ vs. Code


Figure 24. AD5252 Potentiometer Mode Tempco $\Delta V_{w B} / \Delta T$ vs. Code


Figure 25. AD5252 Gain vs. Frequency vs. Code, $R_{A B}=1 \mathrm{k} \Omega$


Figure 26. AD5252 Gain vs. Frequency vs. Code, $R_{A B}=10 \mathrm{k} \Omega$

## AD5251/AD5252



Figure 27. AD5252 Gain vs. Frequency vs. Code, $R_{A B}=50 \mathrm{k} \Omega$


Figure 28. AD5252 Gain vs. Frequency vs. Code, $R_{A B}=100 \mathrm{k} \Omega$


Figure 29. $A D 5252 \Delta R_{A B}$ vs. Code, $T_{A}=25^{\circ} \mathrm{C}$


Figure 30. Supply Current vs. Digital Input Clock Frequency


Figure 31. Clock Feedthrough and Midscale Transition Glitch


Figure 32 .teemem_restore


Figure 33. AD5251 IwB max vs. Code


Figure 34. AD5252 IwB max vs. Code

## AD5251/AD5252

## OPERATIONAL OVERVIEW

The AD5251/AD5252 are dual-channel digital potentiometers in $1 \mathrm{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, or $100 \mathrm{k} \Omega$ that allow 64 and 256 linear resistance step adjustments. The AD5251/AD5252 employ double-gate CMOS EEPROM technology that allows resistance settings and user-defined data to be stored in the EEMEM registers. The EEMEM is nonvolatile, such that settings remain when power is removed. The RDAC wiper settings are restored from the non-volatile memory settings during device power-up and can also be restored at any time during operation.

The AD5251/AD5252 resistor wiper positions are determined by the RDAC register contents. The RDAC register acts like a scratch-pad register, allowing unlimited changes of resistance settings. RDAC register contents can be changed using the device's serial $\mathrm{I}^{2} \mathrm{C}$ interface. The format of the data-words and the commands to program the RDAC registers are discussed in the I2C Interface Detail Description section.

The four RDAC registers have corresponding EEMEM memory locations that provide nonvolatile storage of resistor wiper position settings. The AD5251/AD5252 provide commands to store the RDAC register contents to their respective EEMEM memory locations. During subsequent power-on sequences, the RDAC registers are automatically loaded with the stored value.

Whenever the EEMEM write operation is enabled, the device activates the internal charge pump and raises the EEMEM cell gate bias voltage to a high level, essentially erasing the current content in the EEMEM register and allowing subsequent storage of the new content. Saving data to an EEMEM register consumes about 35 mA of current and lasts about 26 ms . Because of charge pump operation, all RDAC channels may experience noise coupling during the EEMEM writing operation.

The EEMEM restore time in power-up or during operation is about $300 \mu \mathrm{~s}$. Note that the power up EEMEM refresh time depends on how fast $V_{D D}$ reaches its final value. As a result, any supply voltage decoupling capacitors limit the EEMEM restore time during power-up. Figure 32 shows the power up profile where $V_{D D}$, without any decoupling capacitors connected to it, is applied with a digital signal. The device initially resets the measured RDACs to midscale before reaching their final values during EEMEM restoration.

In addition, users should issue a NOP Command 0 immediately after using Command 1 to restore the EEMEM setting to RDAC, to minimize supply current dissipation. Directly reading user data from EEMEM does not require similar NOP command execution.

In addition to the movement of data between RDAC registers and EEMEM memory, the AD5251/AD5252 provide other shortcut commands that facilitate the users' programming needs, as shown in Table 11.

Table 11. AD5251/AD5252 Quick Commands

| Commmand | Description |
| :--- | :--- |
| 0 | NOP |
| 1 | Restore EEMEM content to RDAC. User should <br> issue NOP immediately after this command to <br> conserve power. |
| 2 | Store RDAC register setting to EEMEM. <br> 3 <br> 4 |
| Decrement RDAC 6 dB (shift data bits right). <br> Decrement all RDACs 6 dB (shift all data bits |  |
| 6 | right). <br> 7 |
| 8 | Decrement RDAC one step. |
| 9 | Decrement all RDACs one step. |
| 10 | Reset EEMEM contents to all RDACs. |
| Increment RDAC 6 dB (shift data bits left). |  |
| 11 | Increment All RDACs 6 dB (shift all data bits left). |
| $12-15$ | Increment RDAC one step. |

## LINEAR INCREMENT AND DECREMENT COMMANDS

The increment and decrement commands ( $10,11,5$, and 6 ) are useful for linear step adjustment applications. These commands simplify microcontroller software coding by allowing the controller to send just an increment or decrement command to the AD5251/AD5252. The adjustments can be directed to an individual RDAC or to all four RDACs.

## $\pm 6$ dB ADJUSTMENTS (DOUBLING/HALVING WIPER SETTING)

The AD5251/AD5252 accommodates $\pm 6 \mathrm{~dB}$ adjustments of the RDAC wiper positions by shifting the register contents to left/right for increment/decrement operations, respectively. Commands 3, 4, 8, and 9 can be used to increment or decrement the wiper positions in 6 dB steps synchronously or asynchronously.

Incrementing the wiper position by +6 dB is essentially doubling the RDAC register value, while decrementing by -6 dB is halving the register content. Internally, the AD5251/AD5252 use shift registers to shift the bits left and right to achieve a $\pm 6 \mathrm{~dB}$ increment or decrement. The maximum number of adjustments is nine and eight steps for increment from zero scale and decrement from full scale, respectively. These functions are useful for various audio/video level adjustments, especially for white LED brightness settings where human visual responses are more sensitive to large than small adjustments.

## DIGITAL INPUT/OUTPUT CONFIGURATION

SDA is a digital input/output with an open-drain MOSFET that requires a pull-up resistor for proper communication. On the other hand, SCL and $\overline{\mathrm{WP}}$ are digital inputs for which pull-up resistors are recommended to minimize the MOSFETs cross conduction current when the driving signals are lower than $\mathrm{V}_{\mathrm{DD}}$. SCL and $\overline{\mathrm{WP}}$ have ESD protection diodes, as shown in Figure 35 and Figure 36.
$\overline{\mathrm{WP}}$ can be permanently tied to $\mathrm{V}_{\mathrm{DD}}$ without a pull-up resistor if the write-protect feature is not used. If $\overline{\mathrm{WP}}$ is left floating, an internal current source pulls it low to enable write-protect. In applications where the device is not being programmed on a frequent basis, this allows the part to default to write-protect after any one-time factory programming or field calibration without the use of an on board pull-down resistor. Because there are protection diodes on all these inputs, their signal levels must not be greater than $V_{D D}$ to prevent forward biasing of the diodes.


Figure 35. SCL Digital Input


Figure 36. Equivalent $\overline{W P}$ Digital Input

## MULTIPLE DEVICES ON ONE BUS

The AD5251/AD5252 are equipped with two addressing pins, AD1 and AD0, that allow up to four AD5251/AD5252s to be operated on one $\mathrm{I}^{2} \mathrm{C}$ bus. To achieve this result, the states of AD1 and AD0 on each device must first be defined. An example is shown in Table 12 and Figure 37. In $\mathrm{I}^{2} \mathrm{C}$ programming, each device is issued a different slave address-01011(AD1)(AD0)to complete the addressing.

Table 12. Multiple Devices Addressing

| AD1 | AD0 | Device Addressed |
| :--- | :--- | :--- |
| 0 | 0 | U1 |
| 0 | 1 | U2 |
| 1 | 0 | U3 |
| 1 | 1 | U4 |



Figure 37. Multiple AD5251/AD5252s on a Single Bus

## TERMINAL VOLTAGE OPERATION RANGE

The AD5251/AD5252 are designed with internal ESD diodes for protection; these diodes also set the boundary of the terminal operating voltages. Positive signals present on Terminal $A, B$, or $W$ that exceed $V_{D D}$ are clamped by the forward biased diode. Similarly, negative signals on Terminal A, B , or W that are more negative than $\mathrm{V}_{\text {ss }}$ are also clamped (see Figure 38). In practice, users should not operate $V_{A B}, V_{W A}$, and $\mathrm{V}_{\mathrm{wB}}$ to be higher than the voltage across $\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{\mathrm{SS}}$, but $\mathrm{V}_{\mathrm{AB}}$, $\mathrm{V}_{\mathrm{WA}}$, and $\mathrm{V}_{\mathrm{WB}}$ have no polarity constraint.


Figure 38. Maximum Terminal Voltages Set by $V_{D D}$ and $V_{S S}$

## POWER-UP AND POWER-DOWN SEQUENCES

Because the ESD protection diodes limit the voltage compliance at terminals A, B, and W (see Figure 38), it is important to power-on $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {Ss }}$ before applying any voltage to Terminals A , B , and W. Otherwise, the diodes are forward-biased such that $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}$ are powered unintentionally and may affect the rest of the user's circuit. Similarly, $V_{\text {DD }} / V_{\text {Ss }}$ should be powered down last. The ideal power-up sequence is in the following order: GND, $V_{D D}, V_{s s}$, digital inputs, and $V_{A} / V_{B} / V_{w}$. The order of powering $V_{A}, V_{B}, V_{w}$, and the digital inputs is not important, as long as they are powered after $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{Ss}}$.

## AD5251/AD5252

## LAYOUT AND POWER SUPPLY BIASING

It is always a good practice to employ a compact, minimum lead-length layout design. The leads to the input should be as direct as possible, with a minimum conductor length. Ground paths should have low resistance and low inductance.

Similarly, it is also good practice to bypass the power supplies with quality capacitors. Low equivalent series resistance (ESR) $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ tantalum or electrolytic capacitors should be applied at the supplies to minimize any transient disturbance and filter low frequency ripple. Figure 39 illustrates the basic supply bypassing configuration for the AD5251/AD5252.


Figure 39. Power Supply Bypassing
The ground pin of the AD5251/AD5252 is used primarily as a digital ground reference. To minimize the digital ground bounce, the AD5251/AD5252 ground terminal should be joined remotely to the common ground (see Figure 39).

## DIGITAL POTENTIOMETER OPERATION

The structure of the RDAC is designed to emulate the performance of a mechanical potentiometer. The RDAC contains a string of resistor segments, with an array of analog switches acting as the wiper connection to the resistor array. The number of points is the resolution of the device. For example, the AD5251/AD5252 emulates 64 or 256 connection points with 64 or 256 equal resistance, $\mathrm{R}_{\mathrm{s}}$, allowing it to provide better than $1.5 \% / 0.4 \%$ settability resolution.

Figure 40 provides an equivalent diagram of the connections between the three terminals that make up one channel of the RDAC. Switches $S_{A}$ and $S_{B}$ are always ON, while one of switches $\mathrm{SW}(0)$ to $\mathrm{SW}\left(2^{\mathrm{N}-1}\right)$ is ON one at a time, depending on the setting decoded from the data bit. Because the switches are nonideal, there is a $75 \Omega$ wiper resistance, $\mathrm{R}_{\mathrm{w}}$. Wiper resistance is a function of supply voltage and temperature; lower supply voltages and higher temperatures result in higher wiper resistances. Consideration of wiper resistance dynamics is important in applications where accurate prediction of output resistance is required.


Figure 40. Equivalent RDAC Structure

## PROGRAMMABLE RHEOSTAT OPERATION

If either the W -to-B or W-to-A terminal is used as a variable resistor, the unused terminal can be opened or shorted with W; such operation is called rheostat mode (see Figure 41). The resistance tolerance can range $\pm 20 \%$.




Figure 41. Rheostat Mode Configuration
The nominal resistance of the AD5251/AD5252 has 64 or 256 contact points accessed by the wiper terminal, plus the B terminal contact. The 6-or 8-bit data-word in the RDAC register is decoded to select one of the 64 or 256 settings. The wiper's first connection starts at the B terminal for Data 0x00. This B-terminal connection has a wiper contact resistance, $\mathrm{R}_{\mathrm{w}}$, of $75 \Omega$, regardless of the nominal resistance. The second connection (the AD5251 $10 \mathrm{k} \Omega$ part) is the first tap point where $\mathrm{R}_{\mathrm{wb}}=231 \Omega\left(\mathrm{R}_{\mathrm{wb}}=\mathrm{R}_{A B} / 64+\mathrm{R}_{\mathrm{w}}=156 \Omega+75 \Omega\right)$ for Data $0 \times 01$, and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at $R_{W B}=9893 \Omega$. See Figure 40 for a simplified diagram of the equivalent RDAC circuit.

The general equation that determines the digitally programmed output resistance between W and B , is

$$
\begin{align*}
& \text { AD5251: } R_{W B}(D)=(D / 64) \times R_{A B}+75 \Omega  \tag{1}\\
& \text { AD5252: } R_{W B}(D)=(D / 256) \times R_{A B}+75 \Omega \tag{2}
\end{align*}
$$

Where $D$ is the decimal equivalent data contained in the RDAC latch and $R_{A B}$ is the nominal end-to-end resistance.


Figure 42. AD5251 Rwa $(D)$ and $R_{w b}(D)$ vs. Decimal Code

Table 13. $\mathrm{R}_{\mathrm{wB}}$ vs. Codes; $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega$, A Terminal $=$ Open

| D (DEC) | Rwb $^{\boldsymbol{(} \boldsymbol{\Omega})}$ | Output State |
| :--- | :--- | :--- |
| 63 | 9918 | Full scale |
| 32 | 5075 | Midscale |
| 1 | 231 | 1 LSB |
| 0 | 75 | Zero scale (wiper resistance) |

Note that in the zero-scale condition, a $75 \Omega$ finite wiper resistance is present. Care should be taken to limit the current conduction between W and B in this state to no more than $\pm 5 \mathrm{~mA}$ continuous for a total resistance of $1 \mathrm{k} \Omega$, or a $\pm 20 \mathrm{~mA}$ pulse, to avoid degradation or possible destruction of the internal switch contact.

Similar to the mechanical potentiometer, the resistance of the RDAC between Wiper W and Terminal A also produces a digitally controlled complementary resistance, $\mathrm{R}_{\mathrm{wA}}$. When these terminals are used, the B terminal can be opened. Setting the resistance value for $\mathrm{R}_{\mathrm{WA}}$ starts at a maximum value of resistance and decreases as the data loaded in the latch increases in value (see Figure 40). The general equation for this operation is

$$
\begin{align*}
& \text { AD5251: } R_{W A}(D)=[(64-D) / 64] \times R_{A B}+75 \Omega  \tag{3}\\
& \operatorname{AD5252:~}_{R_{W A}}(D)=[(256-D) / 256] \times R_{A B}+75 \Omega \tag{4}
\end{align*}
$$

Table 14. $\mathrm{R}_{\mathrm{WA}}$ vs. Codes; AD5251, $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega$, B Terminal Open

| D (DEC) | RwA $^{(\Omega)}$ | Output State |
| :--- | :--- | :--- |
| 63 | 231 | Full scale |
| 32 | 5075 | Midscale |
| 1 | 9918 | 1 LSB |
| 0 | 10075 | Zero scale |

The typical distribution of $\mathrm{R}_{\mathrm{AB}}$ from channel-to-channel matches about $\pm 0.15 \%$ within a given device. On the other hand, device-to-device matching is process-lot dependent with $\pm 20 \%$ tolerance.

## PROGRAMMABLE POTENTIOMETER OPERATION

If all three terminals are used, the operation is called potentiometer mode and the most common configuration is the voltage divider operation (see Figure 43).


Figure 43. Potentiometer Mode Configuration
If the wiper resistance is ignored, the transfer function is simply

$$
\begin{equation*}
\text { AD5251: } V_{W}=\frac{D}{64} \times V_{A B}+V_{B} \tag{5}
\end{equation*}
$$

$$
\begin{equation*}
\text { AD5252: } V_{W}=\frac{D}{256} \times V_{A B}+V_{B} \tag{6}
\end{equation*}
$$

A more accurate calculation, which includes the wiper resistance effect, yields

$$
\begin{equation*}
V_{W}(D)=\frac{\frac{D}{2^{N}} R_{A B}+R_{W}}{R_{A B}+2 R_{W}} V_{A} \tag{7}
\end{equation*}
$$

Where $2^{N}$ is the number of steps. Unlike in rheostat mode operation where the tolerance is high, potentiometer mode operation yields an almost ratiometric function of $D / 2^{N}$ with a relatively small error contributed by the $R_{W}$ terms. Therefore, the tolerance effect is almost cancelled. Similarly, the ratiometric adjustment also reduces the temperature coefficient effect to $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$, except at low value codes where $R_{W}$ dominates.

Potentiometer mode operations include other applications such as op amp input, feedback resistor networks, and other voltage scaling applications. The A, W, and B terminals can in fact be input or output terminals, provided $\left|\mathrm{V}_{\mathrm{A}}\right|,\left|\mathrm{V}_{\mathrm{W}}\right|$, and $\left|\mathrm{V}_{\mathrm{B}}\right|$ do not exceed $V_{\text {DD }}$ to $V_{\text {ss }}$.

## AD5251/AD5252

## APPLICATIONS

## LCD PANEL V сом ADJUSTMENT

Large LCD panels usually require an adjustable Vсом voltage centered around 6 V to 8 V with $\pm 1 \mathrm{~V}$ swing and small steps adjustment. This example represents common DAC applications where the window of adjustments is small and centered at any level. High voltage and high resolution DACs can be used but it is far more cost-effective to use low voltage digital potentiometers with level shifting, such as the AD5251 or AD5252, to achieve the objective.

Assume a $\mathrm{V}_{\text {сом }}$ voltage requirement of $6 \mathrm{~V} \pm 1 \mathrm{~V}$ with a $\pm 20 \mathrm{mV}$ step adjustment, as shown in Figure 44. The AD5252 can be configured in voltage divider mode with an op amp gain. With $\pm 20 \%$ tolerance accounted for by the AD5252, this circuit can still be adjusted from 5 V to 7 V with an $8 \mathrm{mV} /$ step in the worst case.


Figure 44. Apply 5 V Digital Potentiometer AD5251 in a 6 V $\pm 1$ V Application.

## CURRENT-SENSING AMPLIFIER

The dual channel, synchronous update, and channel-to-channel resistance matching characteristics make the AD5251/AD5252 suitable for current sensing applications, such as LED brightness control. In the circuit shown in Figure 45, when RDAC1 and RDAC3 are programmed to the same settings, it can be shown that

$$
\begin{equation*}
V_{o}=\frac{D}{2^{N}-D}\left(V_{2}-V_{1}\right)+V_{R E F} \tag{8}
\end{equation*}
$$

As a result, the current through a sense resistor connected between $V_{1}$ and $V_{2}$ can be known. The programmability of this circuit makes it adaptable to systems that require different sensitivities. If the op amp has very low offset and low bias current, the major source of error comes from the digital potentiometer channel-to-channel resistance mismatch, which is typically $0.15 \%$. The circuit accuracy is about 9 bits, which is adequate for LED control and other general purpose applications.


Figure 45. Current-Sensing Amplifier.

## ADJUSTABLE HIGH POWER LED DRIVER

Figure 46 shows a circuit that can drive three to four high power LEDs. The ADP1610 is an adjustable boost regulator that provides adequate headroom and current for the LEDs. Because its FB pin voltage is 1.2 V , the digital potentiometer AD5252 and the op amp form an average gain of 12 feedback networks that servo the sensing and feedback voltages. As a result, the voltage across $\mathrm{R}_{\text {SET }}$ is regulated around 0.1 V , depending on the AD5252's setting. An adjustable LED current is

$$
\begin{equation*}
I_{L E D}=\frac{V_{R_{S E T}}}{R_{S E T}} \tag{9}
\end{equation*}
$$

$\mathrm{R}_{\text {SET }}$ should be small to conserve power but large enough to limit the maximum LED current. R3 should also be used in parallel with the AD5252 to limit the LED current within an achievable range.


Figure 46. High Power Adjustable LED Driver

## OUTLINE DIMENSIONS



Figure 47. 14-Lead Thin Shrink Small Outline Package [TSSOP]
( $R U-14$ )
Dimensions shown in millimeters

ORDERING GUIDE

| Model | Step | $\mathrm{R}_{\mathrm{AB}}(\mathrm{k} \Omega)$ | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package Description | Package Option | Full Container Quantity | Branding ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD5251BRU1 | 64 | 1 | -40 to +85 | TSSOP | RU-14 | 96 | B1 |
| AD5251BRU1-RL7 | 64 | 1 | -40 to +85 | TSSOP | RU-14 | 1,000 | B1 |
| AD5251BRU10 | 64 | 10 | -40 to +85 | TSSOP | RU-14 | 96 | B10 |
| AD5251BRU10-RL7 | 64 | 10 | -40 to +85 | TSSOP | RU-14 | 1,000 | B10 |
| AD5251BRU50 | 64 | 50 | -40 to +85 | TSSOP | RU-14 | 96 | B50 |
| AD5251BRU50-RL7 | 64 | 50 | -40 to +85 | TSSOP | RU-14 | 1,000 | B50 |
| AD5251BRU100 | 64 | 100 | -40 to +85 | TSSOP | RU-14 | 96 | B100 |
| AD5251BRU100-RL7 | 64 | 100 | -40 to +85 | TSSOP | RU-14 | 1,000 | B100 |
| AD5251EVAL | 64 | 10 |  | Evaluation Board |  | 1 |  |
| AD5252BRU1 | 256 | 1 | -40 to +85 | TSSOP | RU-14 | 96 | B1 |
| AD5252BRU1-RL7 | 256 | 1 | -40 to +85 | TSSOP | RU-14 | 1,000 | B1 |
| AD5252BRU10 | 256 | 10 | -40 to +85 | TSSOP | RU-14 | 96 | B10 |
| AD5252BRU10-RL7 | 256 | 10 | -40 to +85 | TSSOP | RU-14 | 1,000 | B10 |
| AD5252BRU50 | 256 | 50 | -40 to +85 | TSSOP | RU-14 | 96 | B50 |
| AD5252BRU50-RL7 | 256 | 50 | -40 to +85 | TSSOP | RU-14 | 1,000 | B50 |
| AD5252BRU100 | 256 | 100 | -40 to +85 | TSSOP | RU-14 | 96 | B100 |
| AD5252BRU100-RL7 | 256 | 100 | -40 to +85 | TSSOP | RU-14 | 1,000 | B100 |
| AD5252EVAL | 256 | 10 |  | Evaluation Board |  | 1 |  |

[^3]
## AD5251/AD5252

NOTES

NOTES

## AD5251/AD5252

## NOTES

Purchase of licensed $I^{2} C$ components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips $I^{2} C$ Patent Rights to use these components in an $I^{2} C$ system, provided that the system conforms to the $I^{2} C$ Standard Specification as defined by Philips.


[^0]:    ${ }^{1}$ Typical represents the average reading at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
    ${ }^{2}$ Resistor position nonlinearity error ( $\mathrm{R}-\mathrm{INL}$ ) is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic, except R-DNL of AD5252 1 k $\Omega$ version at $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{W}}=\mathrm{V}_{\mathrm{DD}} / \mathrm{R}$ for both $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
    ${ }^{3} \mathrm{INL}$ and DNL are measured at $\mathrm{V}_{\mathrm{w}}$ with the RDAC configured as a potentiometer divider similar to a voltage output $\mathrm{D} / \mathrm{A}$ converter. $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{B}}=0 \mathrm{~V} . \mathrm{DNL}$ specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions.
    ${ }^{4}$ Resistor Terminals A, B, and W have no limitations on polarity with respect to each other.
    ${ }^{5}$ Guaranteed by design and not subject to production test.
    ${ }^{6} \mathrm{cmd} 0$ NOP should be activated after cmd 1 to minimize londeread current consumption.
    ${ }^{7} \mathrm{P}_{\text {DISS }}$ is calculated from $\mathrm{I}_{\mathrm{DD}} \times \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
    ${ }^{8}$ All dynamic characteristics use $V_{D D}=5 \mathrm{~V}$.

[^1]:    ${ }^{1}$ During power-up, all outputs preset to midscale before restoring to the final EEMEM contents. RDAC0 has the shortest, whereas RDAC3 has the longest EEMEM data restoring time.
    ${ }^{2}$ Retention lifetime equivalent at junction temperature $\mathrm{T}_{\jmath}=55^{\circ} \mathrm{C}$ per JEDEC Std. 22 , Method A117. Retention lifetime based on an activation energy of 0.6 eV derates with junction temperature.
     about 0.8 mA at $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ and 0.2 mA at $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$.

[^2]:    ${ }^{1}$ Maximum terminal current is bounded by the maximum applied voltage across any two of the $A, B$, and $W$ terminals at a given resistance, the maximum current handling of the switches, and the maximum power dissipation of the package. $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
    ${ }^{2}$ Package power dissipation $=\left(T J M A X-T_{A}\right) / \theta_{J A}$.

[^3]:    ${ }^{1}$ In the package marking, Line 1 shows the part number; Line 2 shows the branding information, such that $\mathrm{B} 1=1 \mathrm{k} \Omega, \mathrm{B} 10=10 \mathrm{k} \Omega, \mathrm{B} 50=50 \mathrm{k} \Omega$, and $\mathrm{B} 100=100 \mathrm{k} \Omega$; Line 3 shows the date code in YYWW.

