## General Description

The MAX1169 is a low-power, 16-bit successiveapproximation analog-to-digital converter (ADC). The device features automatic power-down, an on-chip 4 MHz clock, a +4.096 V internal reference, and an ${ }^{2}{ }^{2} \mathrm{C}$-compatible 2-wire serial interface capable of both fast and high-speed modes.
The MAX1169 operates from a single supply and consumes 5 mW at the maximum conversion rate of 58.6 ksps . AutoShutdown ${ }^{\text {TM }}$ powers down the device between conversions, reducing supply current to less than $50 \mu \mathrm{~A}$ at a 1 ksps throughput rate. The option of a separate digital supply voltage allows direct interfacing with +2.7 V to +5.5 V digital logic.
The MAX1169 performs a unipolar conversion on its single analog input using its internal 4 MHz clock. The full-scale analog input range is determined by the internal reference or by an externally applied reference voltage ranging from 1 V to $\mathrm{AV} D \mathrm{D}$.
The four address select inputs (ADD0 to ADD3) allow up to 16 MAX1169 devices on the same bus.
The MAX1169 is packaged in a 14-pin TSSOP and offers both commercial and extended temperature ranges. Refer to the MAX1069 data sheet for a 14-bit device in a pin-compatible package.

## Applications

Hand-Held Portable Applications
Medical Instruments
Battery-Powered Test Equipment
Solar-Powered Remote Systems
Received-Signal-Strength Indicators System Supervision

| Features |
| :--- |
| High-Speed $\mathrm{I}^{2} \mathrm{C}$-Compatible Serial Interface |
| 400kHz Fast Mode |
| 1.7 MHz High-Speed Mode |
| +4.75 V to +5.25 V Single Supply |
| +2.7 V to +5.5 V Adjustable Logic Level |
| Internal +4.096V Reference |

- External Reference: 1V to AVDD
- Internal 4MHz Conversion Clock
- 58.6ksps Sampling Rate
- AutoShutdown Between Conversions
- Low Power
5.0 mW at 58.6 ksps
4.2 mW at 50 ksps
2.0 mW at 10 ksps
0.23 mW at 1 ksps
$3 \mu \mathrm{~W}$ in Shutdown
- Small 14-Pin TSSOP Package

Ordering Information

| PART | TEMP RANGE | PIN- <br> PACKAGE | INL <br> (LSB) |
| :---: | :---: | :--- | :---: |
| MAX1169ACUD* | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14 TSSOP | $\pm 2$ |
| MAX1169BCUD* | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14 TSSOP | $\pm 2$ |
| MAX1169CCUD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14 TSSOP | $\pm 4$ |
| MAX1169AEUD* | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14 TSSOP | $\pm 2$ |
| MAX1169BEUD* | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14 TSSOP | $\pm 2$ |
| MAX1169CEUD* | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14 TSSOP | $\pm 4$ |

*Future product-contact factory for availability.

Pin Configuration


## 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP

## ABSOLUTE MAXIMUM RATINGS

| AVDD to AGND | -0.3V to +6V |
| :---: | :---: |
| DVDD to DGND | -0.3V to +6V |
| AGND to DGND. | -0.3V to +0.3V |
| AGNDS to AGND | -0.3V to +0.3V |
| AIN, REF, REFADJ to AGND.. | .-0.3V to ( AV DD +0.3 V ) |
| SCL, SDA, ADD_ to DGND. | -0.3V to +6V |
| Maximum Current into Any | 50 mA |



Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(A V_{D D}=+4.75 \mathrm{~V}\right.$ to $+5.25 \mathrm{~V}, \mathrm{D} \mathrm{V}_{\mathrm{DD}}=+2.7 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{fSCL}=1.7 \mathrm{MHz}(33 \%$ duty cycle $)$, fSAMPLE $=58.6 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V}$, external reference applied to REF, REFADJ = AVDD, CREF $=10 \mu F, T_{A}=T_{M I N}$ to $T_{M A X}$, unless otherwise noted. Typical values are at $T_{A}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY (Note 1) |  |  |  |  |  |  |
| Resolution |  |  | 16 |  |  | Bits |
| Relative Accuracy (Note 2) | INL | MAX1169A |  |  | $\pm 2$ | LSB |
|  |  | MAX1169B |  |  | $\pm 2$ |  |
|  |  | MAX1169C |  |  | $\pm 4$ |  |
| Differential Nonlinearity | DNL | MAX1169A, no missing codes |  |  | $\pm 1$ | LSB |
|  |  | MAX1169B, no missing codes | -1.0 |  | $\pm 1.5$ |  |
|  |  | MAX1169C |  |  | $\pm 2$ |  |
| Offset Error |  |  |  | 2 | 5 | mV |
| Offset-Error Temperature Coefficient |  |  |  | 1.0 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Gain Error |  | (Note 3) |  | $\pm 0.25$ | $\pm 0.5$ | \%FSR |
| Gain Temperature Coefficient |  |  |  | 0.1 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| DYNAMIC PERFORMANCE (fin(sine wave) $=1 \mathrm{kHz}, \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {REF }}(\mathrm{P}-\mathrm{P})$, $\mathrm{fSAMPLE}=58.6 \mathrm{ksps}$ ) |  |  |  |  |  |  |
| Signal-to-Noise Plus Distortion | SINAD |  | 86 | 90 |  | dB |
| Total Harmonic Distortion | THD | Up to the 5th harmonic |  | -102 | -90 | dB |
| Spurious-Free Dynamic Range | SFDR |  | 92 | 105 |  | dB |
| Signal-to-Noise Ratio | SNR |  | 87 | 90 |  | dB |
| Full-Power Bandwidth | FPBW | -3dB point |  | 4 |  | MHz |
| Full-Linear Bandwidth |  | SINAD > 81dB |  | 33 |  | kHz |
| CONVERSION RATE (Figure 11) |  |  |  |  |  |  |
| Conversion Time (SCL Stretched Low) | tconv | Fast mode |  | 7.1 | 7.5 | $\mu \mathrm{s}$ |
|  |  | High-speed mode |  | 5.8 | 6 |  |
| Throughput Rate (Note 4) | fsample | Fast mode |  |  | 19 | ksps |
|  |  | High-speed mode |  |  | 58.6 |  |
| Internal Clock Frequency | fCLK |  |  | 4 |  | MHz |
| Track/Hold Acquisition Time | tACQ | (Note 5) | 1100 |  |  | ns |
| Aperture Delay, Figure 11c (Note 6) | $t_{\text {AD }}$ | Fast mode |  | 50 |  | ns |
|  |  | High-speed mode |  | 30 |  |  |

## 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP

## ELECTRICAL CHARACTERISTICS (continued)

( $\mathrm{AV} \mathrm{V}_{\mathrm{DD}}=+4.75 \mathrm{~V}$ to $+5.25 \mathrm{~V}, \mathrm{DV} \mathrm{DD}=+2.7 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{fSCL}=1.7 \mathrm{MHz}\left(33 \%\right.$ duty cycle), fSAMPLE $=58.6 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V}$, external reference applied to REF, REFADJ = AVDD, CREF $=10 \mu F, T_{A}=T_{\text {MIN }}$ to $T_{M A X}$, unless otherwise noted. Typical values are at $T_{A}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Aperture Jitter, Figure 11c | $t_{\text {AJ }}$ | Fast mode |  | 100 |  | ps |
|  |  | High-speed mode |  | 100 |  |  |
| ANALOG INPUT (AIN) |  |  |  |  |  |  |
| Input Voltage Range | $V_{\text {AIN }}$ |  | 0 |  | $V_{\text {REF }}$ | V |


| Input Voltage Range | VAIN |  | 0 |  | $V_{\text {REF }}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Leakage Current |  | On/off-leakage current, $\mathrm{V}_{\mathrm{AIN}}=0$ or $\mathrm{AV}_{\mathrm{DD}}$, no clock, fSCL $=0$ |  | $\pm 0.01$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Input Capacitance | CIN |  |  | 35 |  | pF |
| INTERNAL REFERENCE (bypass REFADJ with $0.1 \mu \mathrm{~F}$ to AGND and REF with $10 \mu \mathrm{~F}$ to AGND) |  |  |  |  |  |  |
| REF Output Voltage | $V_{\text {REF }}$ |  | 4.056 | 4.096 | 4.136 | V |
| Reference Temperature Coefficient | TCref | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  | $\pm 20$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | $\pm 35$ |  |  |
| Reference Short-Circuit Current | IREFSC |  |  | 10 |  | mA |
| REFADJ Output Voltage |  |  | 4.056 | 4.096 | 4.136 | V |
| REFADJ Input Range |  | For small adjustments, from 4.096V |  | $\pm 60$ |  | mV |
| EXTERNAL REFERENCE (REFADJ = AVDD) |  |  |  |  |  |  |
| REFADJ Buffer Disable Voltage |  | Pull REFADJ high to disable the internal bandgap reference and reference buffer | $\begin{aligned} & A V_{D D} \\ & -0.1 \end{aligned}$ |  |  | V |
| REFADJ Buffer Enable Voltage |  |  |  |  | $\begin{gathered} \mathrm{AV} D \mathrm{DD} \\ -0.4 \end{gathered}$ | V |
| Reference Input Voltage Range |  | (Note 7) | 1.0 |  | AVDD | V |
| REF Input Current | IREF | $\mathrm{V}_{\text {REF }}=+4.096 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {REF }}(\mathrm{P}-\mathrm{P})$, <br> $\mathrm{f}_{\mathrm{IN}}($ sine wave $)=1 \mathrm{kHz}$, fSAMPLE $=58.6 \mathrm{ksps}$ |  | 27 |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {REF }}=+4.096 \mathrm{~V}$, shutdown |  | 0.1 |  |  |
| DIGITAL INPUTS/OUTPUTS (SCL, SDA) |  |  |  |  |  |  |
| Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ |  | $\begin{gathered} 0.7 \times \\ D V_{D D} \end{gathered}$ |  |  | V |
| Input Low Voltage | VIL |  |  |  | $\begin{aligned} & 0.3 \times \\ & D V_{D D} \end{aligned}$ | V |
| Input Hysteresis | VHYST |  |  | $\begin{aligned} & 0.1 \times \\ & D V_{D D} \end{aligned}$ |  | V |
| Input Current | IIN |  |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Input Capacitance | CIN |  |  | 15 |  | pF |
| Output Low Voltage | VOL | ISINK $=3 \mathrm{~mA}$ |  |  | 0.4 | V |
| ADDRESS SELECT INPUTS (ADD3, ADD2, ADD1, ADD0) |  |  |  |  |  |  |
| Input High Voltage |  |  | $\begin{aligned} & \hline 0.7 \times \\ & D V_{D D} \end{aligned}$ |  |  | V |
| Input Low Voltage |  |  |  |  | $\begin{gathered} 0.3 \times \\ D V_{D D} \\ \hline \end{gathered}$ | V |
| Input Hysteresis |  |  |  | $\begin{aligned} & 0.1 \times \\ & D V_{D D} \end{aligned}$ |  | V |

## 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP

## ELECTRICAL CHARACTERISTICS (continued)

$\left(\mathrm{AV}\right.$ DD $=+4.75 \mathrm{~V}$ to $+5.25 \mathrm{~V}, \mathrm{DV} \mathrm{DD}=+2.7 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{fSCL}=1.7 \mathrm{MHz}(33 \%$ duty cycle $)$, fSAMPLE $=58.6 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V}$, external reference applied to REF, REFADJ =AVDD, CREF $=10 \mu F, T_{A}=T_{\text {MIN }}$ to $T_{M A X}$, unless otherwise noted. Typical values are at $T_{A}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Current |  |  |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Input Capacitance |  |  |  | 15 |  | pf |

POWER REQUIREMENTS (AVDD, AGND, DVDD, DGND)

| Analog Supply Voltage | AVDD |  |  | 4.75 | 5.25 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Digital Supply Voltage | DVDD |  |  | 2.7 | 5.5 | V |
| Analog Supply Current | IAVDD | Internal reference (powered down between conversions,$R \bar{W}=0)$ | fSAMPLE $=58.6 \mathrm{ksps}$ | 1.8 | 2.5 | mA |
|  |  |  | fSAMPLE $=10 \mathrm{ksps}$ | 0.7 |  |  |
|  |  |  | fSAMPLE $=1 \mathrm{ksps}$ | 40 |  | $\mu \mathrm{A}$ |
|  |  |  | Shutdown | 0.4 | 5 |  |
|  |  | Internal reference <br> (always on, $R / \bar{W}=1$ ) | fSAMPLE $=58.6 \mathrm{ksps}$ | 1.8 | 2.5 | mA |
|  |  |  | fSAMPLE $=10 \mathrm{ksps}$ | 1.4 |  |  |
|  |  |  | fSAMPLE $=1 \mathrm{ksps}$ | 1.1 |  | $\mu \mathrm{A}$ |
|  |  |  | Shutdown | 0.4 | 5 |  |
|  |  | External reference(REFADJ = AVDD) | fSAMPLE $=58.6 \mathrm{ksps}$ | 0.90 | 1.8 | mA |
|  |  |  | fSAMPLE $=10 \mathrm{ksps}$ | 0.36 |  |  |
|  |  |  | fSAMPLE $=1 \mathrm{ksps}$ | 40 |  | $\mu \mathrm{A}$ |
|  |  |  | Shutdown | 0.4 | 5 |  |
| Digital Supply Current | IDVDD | fSAMPLE $=58.6 \mathrm{ksps}$ |  | 260 | 400 | $\mu \mathrm{A}$ |
|  |  | fSAMPLE $=10 \mathrm{ksps}$ |  | 65 |  |  |
|  |  | fSAMPLE $=1 \mathrm{ksps}$ |  | 6 |  |  |
|  |  | Shutdown |  | 0.2 | 5 |  |
| Power-Supply Rejection Ratio | PSRR | $\mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, full-scale input (Note 8) |  | 5 | 16 | LSB/V |

TIMING CHARACTERISTICS FOR 2-WIRE FAST MODE (Figure 1a and Figure 2)

| Serial Clock Frequency | fSCL |  |  | 400 |
| :--- | :---: | :--- | :--- | :---: |
| Bus Free Time Between a STOP <br> and a START Condition | tBUF |  | 1.3 | kHz |
| Hold Time for Start Condition | tHD, STA |  | 0.6 | $\mu \mathrm{~s}$ |
| Low Period of the SCL Clock | tLOW |  | 1.3 | $\mu \mathrm{~s}$ |
| High Period of the SCL Clock | tHIGH |  | 0.6 | $\mu \mathrm{~s}$ |
| Setup Time for a Repeated <br> START Condition (Sr) | tsu, STA |  | 0.6 | $\mu \mathrm{~s}$ |
| Data Hold Time | tHD, DAT | (Note 9) | 0 | $\mu \mathrm{~s}$ |
| Data Setup Time | tSU, DAT |  | $20+0.1 C_{B}$ | 300 |
| Rise Time of Both SDA and SCL <br> Signals, Receiving | tR | (Note 10) | ns |  |
| Fall Time of SDA Transmitting | tF | (Note 10) | $20+0.1 C_{B}$ | 300 |
| Setup Time for STOP Condition | tsU, STO |  | 0.6 | ns |
| Capacitive Load for Each Bus Line | CB |  |  | ns |
| Pulse Width of Spike Suppressed | tsP |  |  | 400 |

## 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP

## ELECTRICAL CHARACTERISTICS (continued)

( $\mathrm{AV} \mathrm{V}_{\mathrm{DD}}=+4.75 \mathrm{~V}$ to $+5.25 \mathrm{~V}, \mathrm{DV} \mathrm{DD}=+2.7 \mathrm{~V}$ to +5.5 V , fSCL $=1.7 \mathrm{MHz}$ ( $33 \%$ duty cycle), fSAMPLE $=58.6 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V}$, external reference applied to REF, REFADJ = AVDD, CREF $=10 \mu F, T_{A}=T_{M I N}$ to $T_{M A X}$, unless otherwise noted. Typical values are at $T_{A}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TIMING CHARACTERISTICS FOR 2-WIRE HIGH-SPEED MODE (Figure 1b and Figure 2) |  |  |  |  |  |  |
| Serial Clock Frequency | fSCLH | (Note 11) |  |  | 1.7 | MHz |
| Hold Time (Repeated) Start Condition | thD, STA |  | 160 |  |  | ns |
| Low Period of the SCL Clock | tLow |  | 320 |  |  | ns |
| High Period of the SCL Clock | thigh |  | 120 |  |  | ns |
| Setup Time for a Repeated START Condition | tSU, STA |  | 160 |  |  | ns |
| Data Hold Time | thD, DAT | (Note 9) | 0 |  | 150 | ns |
| Data Setup Time | tSu, DAT |  | 10 |  |  | ns |
| Rise Time of SCL Signal (Current Source Enabled) | tRCL | (Note 10) | 10 |  | 80 | ns |
| Rise Time of SCL Signal After Acknowledge Bit | trCL1 | (Note 10) | 20 |  | 160 | ns |
| Fall Time of SCL Signal | tFCL | (Note 10) | 20 |  | 80 | ns |
| Rise Time of SDA Signal | tRDA | (Note 10) | 20 |  | 160 | ns |
| Fall Time of SDA Signal | tFDA | (Note 10) | 20 |  | 160 | ns |
| Setup Time for STOP Condition | tSu, sto |  | 160 |  |  | ns |
| Capacitive Load for Each Bus Line | CB |  |  |  | 400 | pF |
| Pulse Width of Spike Suppressed | tsp |  |  |  | 10 | ns |

Note 1: $\quad D C$ accuracy is tested at $A V_{D D}=+5.0 \mathrm{~V}$ and $D V_{D D}=+3.0 \mathrm{~V}$. Performance at power-supply tolerance limits is guaranteed by power-supply rejection test.
Note 2: Relative accuracy is the deviation of the analog value at any code from its theoretical value after the full-scale range and offset have been calibrated.
Note 3: Offset nullified.
Note 4: One sample is achieved every 18 clocks in continuous conversion mode:
$\mathrm{f}_{\text {SAMPLE }}=\left(\frac{18 \text { clocks }}{\mathrm{f}_{\text {SCL }}}+\mathrm{t}_{\mathrm{CONV}}\right)^{-1}$
Note 5: The track/hold acquisition time is two SCL cycles as illustrated in Figure 11:
$t_{A C Q}=2 \times\left(\frac{1}{f_{S C L}}\right)$
Note 6: A filter on SDA and SCL delays the sampling instant and suppresses noise spikes less than 10 ns in high-speed mode and 50ns in fast mode.
Note 7: ADC performance is limited by the converter's noise floor, typically $225 \mu \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$.
Note 8 :
$\operatorname{PSRR}=\frac{\left[\mathrm{V}_{F S}(5.25 \mathrm{~V})-\mathrm{V}_{F S}(4.75 \mathrm{~V})\right] \times \frac{2^{\mathrm{N}}}{\mathrm{V}_{R E F}}}{5.25 \mathrm{~V}-4.75 \mathrm{~V}}$ where N is the number of bits (16).

## 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP

## ELECTRICAL CHARACTERISTICS (continued)

$\left(A V_{D D}=+4.75 \mathrm{~V}\right.$ to $+5.25 \mathrm{~V}, \mathrm{DV}$ DD $=+2.7 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{fSCL}=1.7 \mathrm{MHz}(33 \%$ duty cycle $)$, fSAMPLE $=58.6 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V}$, external reference applied to REF, REFADJ $=A V_{D D}, C_{\text {REF }}=10 \mu F, T_{A}=T_{\text {MIN }}$ to $T_{M A X}$, unless otherwise noted. Typical values are at $T_{A}=+25^{\circ} \mathrm{C}$.)

Note 9: A master device must provide a data hold time for SDA (referred to $\mathrm{V}_{I L}$ of SCL) in order to bridge the undefined region of SCL's falling edge (see Figure 1).
Note 10: $C_{B}=$ total capacitance of one bus line in pF . $\mathrm{t}_{\mathrm{R}}$ and $\mathrm{t}_{\mathrm{F}}$ measured between $0.3 \times \mathrm{DV}_{\mathrm{DD}}$ and $0.7 \times D V_{D D}$
Note 11: fSCL must meet the minimum clock low time plus the rise/fall times.


Figure 1. ${ }^{12}$ C Serial Interface Timing


Figure 2. Load Circuit

# 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP 

## Typical Operating Characteristics

$\left(D V_{D D}=+3.0 \mathrm{~V}, A V_{D D}=+5.0 \mathrm{~V}, \mathrm{fSCL}=1.7 \mathrm{MHz}\left(33 \%\right.\right.$ duty cycle), fSAMPLE $=58.6 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V}$, external reference applied to REF, REFADJ $=A V_{D D}, \operatorname{CREF}=10 \mu F, T_{A}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


## 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP

$\left(\mathrm{DV} \mathrm{VD}_{\mathrm{D}}=+3.0 \mathrm{~V}, \mathrm{AV} \mathrm{DD}=+5.0 \mathrm{~V}, \mathrm{fSCL}=1.7 \mathrm{MHz}\left(33 \%\right.\right.$ duty cycle), fSAMPLE $=58.6 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V}$, external reference applied to REF, REFADJ $=A V_{D D}$, CREF $=10 \mu F, T_{A}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


SUPPLY CURRENT vs. CONVERSION RATE (FAST MODE, INTERNAL REFERENCE)




# 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP 

$\left(\mathrm{DV} \mathrm{DD}^{2}=+3.0 \mathrm{~V}, \mathrm{AV} D \mathrm{D}=+5.0 \mathrm{~V}, \mathrm{fSCL}=1.7 \mathrm{MHz}\left(33 \%\right.\right.$ duty cycle), fSAMPLE $=58.6 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V}$, external reference applied to REF, REFADJ $=A V_{D D}, C_{\text {REF }}=10 \mu F, T_{A}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


## 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP

$\left(\mathrm{DV} \mathrm{VD}^{=}=+3.0 \mathrm{~V}, \mathrm{AV}\right.$ DD $=+5.0 \mathrm{~V}, \mathrm{fSCL}=1.7 \mathrm{MHz}\left(33 \%\right.$ duty cycle), fSAMPLE $=58.6 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V}$, external reference applied to REF, REFADJ $=A V_{D D}, C$ REF $=10 \mu F, T_{A}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)



# 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP 

|  |  |  |
| :---: | :---: | :--- |
| PIN | NAME | FUNCTION |
| 1 | DGND | Digital Ground |
| 2 | SCL | Clock Input |
| 3 | SDA | Data Input/Output |
| 4 | ADD2 | Address Select Input 2 |
| 5 | ADD1 | Address Select Input 1 |
| 6 | ADDO | Address Select Input 0 |
| 7 | DVDD | Digital Power Input. Bypass to DGND with a 0.1 1رF capacitor. |
| 8 | AVDD | Analog Power Input. Bypass to AGND with a 0.1 $\mu$ F capacitor. |
| 9 | AGND | Analog Ground |
| 10 | AIN | Analog Input |
| 11 | AGNDS | Analog Signal Ground. Negative reference for analog input. Connect to AGND. |
| 12 | REFADJ | Internal Reference Output and Reference Buffer Input. Bypass to AGND with a 0.1 $\mu \mathrm{F}$ capacitor. <br> Connect REFADJ to AVDD to disable the internal bandgap reference and reference-buffer amplifier. |
| 13 | REF | Reference Buffer Output and External Reference Input. Bypass to AGND with a 10رF capacitor <br> when using the internal reference. |
| 14 | ADD3 | Address Select Input 3 |

## Detailed Description

The MAX1169 ADC uses successive-approximation conversion (SAR) techniques and on-chip track-andhold (T/H) circuitry to capture and convert an analog signal to a serial 16-bit digital output.
The MAX1169 performs a unipolar conversion on its single analog input using its internal 4 MHz clock. The full-scale analog input range is determined by the internal reference or by an externally applied reference voltage ranging from 1 V to AV DD.
The flexible 2 -wire serial interface provides easy connection to microcontrollers ( $\mu \mathrm{Cs}$ ) and supports data rates up to 1.7 MHz . Figure 3 shows the simplified functional diagram for the MAX1169 and Figure 4 shows the typical application circuit.

Power Supply
To maintain a low-noise environment, the MAX1169 provides separate analog and digital power-supply inputs. The analog circuitry requires a +5 V supply and consumes only $900 \mu \mathrm{~A}$ at sampling rates up to 58.6 ksps . The digital supply voltage accepts voltages from +2.7 V to +5.5 V to ensure compatibility with low-
voltage ASICs. The MAX1169 wakes up in shutdown mode when power is applied irrespective of the $A V_{D D}$ and $\operatorname{DV}$ DD sequence.

Analog Input and Track/Hold
The MAX1169 analog input contains a T/H capacitor, T/H switches, comparator, and a switched capacitor digital-to-analog converter (DAC) (Figure 5).
As shown in Figure 11c, the MAX1169 acquisition period is the two clock cycles prior to the conversion period. The T/H switches are normally in the hold position. During the acquisition period, the T/H switches are in the track position and $\mathrm{CT}_{\text {TH }}$ charges to the analog input signal. Before a conversion begins, the T/H switches move to the hold position retaining the charge on $\mathrm{CT}_{\mathrm{T}} / \mathrm{H}$ as a sample of the analog input signal.
During the conversion interval, the switched capacitive DAC adjusts to restore the comparator input voltage to zero within the limits of 16 -bit resolution. This is equivalent to transferring a charge of $35 \mathrm{pF} \times\left(\mathrm{V}_{\text {AIN }}-V_{\text {AGNDS }}\right)$ from $\mathrm{C}_{\mathrm{T} / \mathrm{H}}$ to the binary weighted capacitive DAC, forming a digital representation of the analog input signal. During the conversion period, the MAX1169 holds SCL low (clock stretching).

## 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP



Figure 3. MAX1169 Simplified Functional Diagram


Figure 4. Typical Application Circuit

The time required for the $T / H$ to acquire an input signal is a function of the analog input source impedance. If the input signal source impedance is high, lengthen the acquisition time by reducing fSCL. The MAX1169 provides two SCL cycles (tACQ) in which the track-andhold capacitance must acquire a charge representing the input signal. Minimize the input source impedance (RSOURCE) to allow the track-and-hold capacitance to
charge within the allotted time. RsOURCE should be less than $11.3 \mathrm{k} \Omega$ for fsCL $=400 \mathrm{kHz}$ and less than $2 \mathrm{k} \Omega$ for $\mathrm{fSCL}=1.7 \mathrm{MHz}$. RSOURCE is calculated with the following equation:

$$
R_{\text {SOURCE }} \leq \frac{2}{f_{S C L} \times \ln \left(2 \times 2^{N}\right) \times C_{I N}}-R_{\text {IN }}
$$

# 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP 

where RSOURCE is the analog input source impedance, fSCL is the maximum system SCL frequency, $N$ is 16 (the number of bits of resolution), CIN is 35 pF (the sum of $\mathrm{C}_{\mathrm{T} / \mathrm{H}}$ and input stray capacitance), and RIN is $800 \Omega$ (the T/H switch resistances).
To improve the input-signal bandwidth under AC conditions, drive AIN with a wideband buffer ( $>4 \mathrm{MHz}$ ) that can drive the ADC's input capacitance and settle quickly (see the Input Buffer section).
An RC filter at AIN reduces the input track-and-hold switching transient by providing charge for $\mathrm{CT}_{\mathrm{T} / \mathrm{H}}$.

## Analog Input Bandwidth

The MAX1169 features input-tracking circuitry with a 4 MHz small-signal bandwidth. The 4 MHz input bandwidth makes it possible to digitize high-speed transient events and measure periodic signals with bandwidths exceeding the ADC's sampling rate by using undersampling techniques. Use anti-alias filtering to avoid high-frequency signals being aliased into the frequency band of interest.

## Analog Input Range and Protection

Internal electrostatic discharge (ESD) protection diodes clamp AIN, REF, and REFADJ to AVDD and AGNDS/ AGND (Figure 6). These diodes allow the analog inputs to swing from (AGND - 0.3V) to (AVDD +0.3 V ) without causing damage to the device. For accurate conversions, the inputs must not go more than 50 mV beyond their rails.
If the analog inputs exceed 300 mV beyond their rails, limit the current to 2 mA .

Internal Clock
The MAX1169 contains an internal 4 MHz oscillator that drives the SAR conversion clock. During conversion, SCL is held low (clock stretching). An internal register stores
data when the conversion is in progress. When the MAX1169 releases SCL, the master reads the conversion results at any clock rate up to 1.7 MHz (Figure 11).

Digital Interface
The MAX1169 features an ${ }^{2} \mathrm{C}$-compatible, 2-wire serial interface consisting of a bidirectional serial data line (SDA) and a serial clock line (SCL). SDA and SCL facilitate bidirectional communication between the MAX1169 and the master at rates up to 1.7 MHz . The master (typically a microcontroller) initiates data transfer on the bus and generates SCL.
SDA and SCL require pullup resistors ( $500 \Omega$ or greater, Figure 4). Optional resistors (24 $)$ in series with SDA and SCL protect the device inputs from high-voltage spikes on the bus lines. Series resistors also minimize crosstalk and undershoot of the bus signals.

## Bit Transfer

One data bit is transferred during each SCL clock cycle. Nine clock cycles are required to transfer the data into or out of the MAX1169. The data on SDA must remain stable during the high period of the SCL clock pulse as changes in SDA while SCL is high are control signals (see the START and STOP Conditions section). Both SDA and SCL idle high.

START and STOP Conditions
The master initiates a transmission with a START condition (S), a high-to-low transition on SDA with SCL high. The master terminates a transmission with a STOP condition ( $P$ ), a low-to-high transition on SDA while SCL is high (Figure 7). The STOP condition frees the bus and places all devices in F/S mode (see the Bus Timing section). Use a repeated START condition (Sr) in place of a STOP condition to leave the bus active and in its current timing mode (see the HS Mode section).


Figure 6. Internal Protection Diodes
Figure 5. Equivalent Input Circuit
MINIMIZE RSOURCE TO ALLOW THE TRACK-AND-HOLD CAPACITANCE (CTHH) TO CHARGE TO THE ANALOG SIGNAL SOURCE VOLTAGE WITHIN THE ALLOTTED TIME (tacQ).

## 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP



Figure 7. START and STOP Conditions


Figure 8. Acknowledge Bits

## Acknowledge Bits

 Successful data transfers are acknowledged with an acknowledge bit (A) or a not-acknowledge bit $(\overline{\mathrm{A}})$. Both the master and the MAX1169 (slave) generate acknowledge bits. To generate an acknowledge, the receiving device must pull SDA low before the rising edge of the acknowledge-related clock pulse (ninth pulse) and keep it low during the high period of the clock pulse (Figure 8). To generate a not acknowledge, the receiver allows SDA to be pulled high before the rising edge of the acknowledge-related clock pulse and leaves it high during the high period of the clock pulse.Monitoring the acknowledge bits allows for detection of unsuccessful data transfers. An unsuccessful data transfer happens if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the master should reattempt communication at a later time.

## Slave Address

A master initiates communication with a slave device by issuing a START condition followed by a slave address byte. As shown in Figure 9, the slave address byte consists of 7 address bits and a read/write bit $(R / \bar{W})$. When idle, the MAX1169 continuously waits for a START condition followed by its slave address. When the MAX1169 recognizes its slave address, it acquires the analog input signal and prepares for conversion. The first 3 bits (MSBs) of the slave address have been factory programmed and are always 011. Connecting

ADD3-ADD0 to DVDD or DGND, programs the last 4 bits (LSBs) of the slave address high or low.
Since the MAX1169 does not require setup or configuration, the least significant bit (LSB) of the address byte (R/W) controls power-down. In external reference mode (REFADJ = AVDD), R/ $\bar{W}$ is a don't care. In internal reference mode, setting $R / \bar{W}=1$ places the device in normal operation and setting R/W $=0$ powers down the internal reference following the conversion (see the Internal Reference Shutdown section).
After receiving the address, the MAX1169 (slave) issues an acknowledge by pulling SDA low for one clock cycle.

## Bus Timing

At power-up, the MAX1169 bus timing defaults to fast mode (F/S mode), allowing conversion rates up to 19ksps. The MAX1169 must operate in high-speed mode (HS mode) to achieve conversion rates up to 58.6 ksps . Figure 1 shows the bus timing for the MAX1169 2-wire interface.

HS Mode
At power-up, the MAX1169 bus timing is set for F/S mode. The master selects HS mode by addressing all devices on the bus with the HS mode master code 0000 $1 \mathrm{XXX}(\mathrm{X}=$ don't care). After successfully receiving the HS mode master code, the MAX1169 issues a not acknowledge, allowing SDA to be pulled high for one clock cycle (Figure 10). After the not acknowledge, the

# 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP 



Figure 9. MAX1169 Slave Address Byte


Figure 10. F/S-Mode to HS-Mode Transfer
MAX1169 is in HS mode. The master must then send a repeated START followed by a slave address to initiate HS mode communication. If the master generates a STOP condition, the MAX1169 returns to F/S mode.

## Data Byte (Read Cycle)

Initiate a read cycle to begin a conversion. A read cycle begins with the master issuing a START condition followed by 7 address bits and 1 read bit $(R / \bar{W})$. The standard ${ }^{2} \mathrm{C}$-compatible interface requires that $\mathrm{R} / \overline{\mathrm{W}}=$ 1 to read from a device; however, since the MAX1169 does not require setup or configuration, the read mode is inherent and $R / \bar{W}$ controls power-down (see the Internal Reference Shutdown section). If the address byte is successfully received, the MAX1169 (slave) issues an acknowledge and begins conversion.
As seen in Figure 11, the MAX1169 holds SCL low during conversion. When the conversion is complete, SCL is released and the master can clock data out of the device. The most significant byte of the conversion is available first and contains D15 to D8. The least significant byte contains D7 to D0. Data can be continuously converted as long as the master acknowledges the conversion results. Issuing a not acknowledge frees the bus, allowing the master to generate a STOP or repeated START.

## Applications Information

## Power-On Reset

When power is first applied, internal power-on reset circuitry activates the MAX1169 in shutdown. When the internal reference is used, allow 12 ms for the reference to settle when CREF $=10 \mu \mathrm{~F}$ and CREFADJ $=0.1 \mu \mathrm{~F}$.

## Automatic Shutdown

The MAX1169 automatic shutdown reduces the supply current to less than $0.6 \mu \mathrm{~A}$ between conversions. The MAX1169 ${ }^{2}$ ²-compatible interface is always active. When the MAX1169 receives a valid slave address, the device powers up. The device is then powered down again when the conversion is complete. The automatic shutdown function does not change with internal or external reference. When the internal reference is chosen, the internal reference remains active between conversions unless internal reference shutdown is requested (see the Internal Reference Shutdown section).

## Internal Reference Shutdown

The R/W bit of the slave address controls the MAX1169 internal reference shutdown. In external reference mode (REFADJ = AVDD), R/W is a don't care. In internal reference mode, setting $R / \bar{W}=1$ places the device in normal operation and setting $R / \bar{W}=0$ prepares the internal reference for shutdown.

## 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP


C. ACQUISITION DETAIL


Figure 11. Read Cycle

If the internal reference is used and $\mathrm{R} / \overline{\mathrm{W}}=0$, shutdown occurs when the master issues a not-acknowledge bit while reading the conversion results. The internal reference and internal reference buffer are disabled during shutdown, reducing the analog supply current to less than $1 \mu \mathrm{~A}$.
A dummy conversion is required to power up the internal reference. The MAX1169 internal reference begins
powering up from shutdown on the 9th falling edge of a valid address byte. Allow 12ms for the internal reference to settle before obtaining valid conversion results.

## Reference Voltage

The MAX1169 provides an internal or accepts an external reference voltage. The ADC input range is from Vagnds to VreF. (See the Transfer Function section.)

# 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP 

## Internal Reference

The MAX1169 contains an internal 4.096V bandgap reference. This bandgap reference is connected to REFADJ through a $5 k \Omega$ resistor. Bypass REFADJ with a $0.1 \mu \mathrm{~F}$ capacitor to AGND. The MAX1169 reference buffer has a unity gain to provide +4.096 V at REF. Bypass REF with a 10 FF capacitor to AGND when the internal reference is used (Figure 12).

The internal reference is adjustable to $\pm 1.5 \%$ using the circuit of Figure 13.

## External Reference

For external reference operation, disable the internal reference by connecting REFADJ to AVDD. During conversion, an external reference at REF must deliver up to $100 \mu \mathrm{~A}$ of DC load current and have an output impedance of less than $10 \Omega$.

For optimal performance, buffer the reference through an op amp and bypass REF with a $10 \mu \mathrm{~F}$ capacitor. Consider the MAX1169's equivalent input noise $\left(38 \mu V_{\text {RMS }}\right)$ when choosing a reference.

## Transfer Function

The MAX1169 has a standard unipolar transfer function with a valid analog input voltage range from VAGNDS to Vref. Output data coding is binary with 1LSB = (VREF/2N) where N is the number of bits (16). Code transitions occur halfway between successive-integer


Figure 12. Internal Reference

LSB values. Figure 14 shows the MAX1169 input/output (I/O) transfer function.

Input Buffer
Most applications require an input buffer amplifier to achieve 16 -bit accuracy. If the input signal is multiplexed, the input channel should be switched immediately after acquisition, rather than near the end of or


Figure 13. Adjusting the Internal Reference

## 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP



Figure 14. Unipolar Transfer Function
after a conversion. This allows more time for the input buffer amplifier to respond to a large step-change in input signal. The input amplifier must have a high enough slew rate to complete the required output voltage change before the beginning of the acquisition time. At the beginning of acquisition, the internal sampling capacitor array connects to AIN (the amplifier output), causing some output disturbance.
Ensure that the sampled voltage has settled to within the required limits before the end of the acquisition time. If the frequency of interest is low, AIN can be bypassed with a large enough capacitor to charge the internal sampling capacitor with very little ripple. However, for AC use, AIN must be driven by a wideband buffer (at least 4 MHz ), which must be stable with the ADC's capacitive load (in parallel with any AIN bypass capacitor used) and also settle quickly. Refer to Maxim's website at www.maxim-ic.com for application notes on how to choose the optimum buffer amplifier for your ADC application.

## Layout, Grounding, and Bypassing

Careful printed circuit (PC) board layout is essential for the best system performance. Boards should have separate analog and digital ground planes and ensure that digital and analog signals are separated from each other. Do not run analog and digital (especially clock) lines parallel to one another, or digital lines underneath the device package.
Figure 4 shows the recommended system ground connections. Establish an analog ground point at AGND and a digital ground point at DGND. Connect all analog
grounds to the star analog ground. Connect the digital grounds to the star digital ground. Connect the digital ground plane to the analog ground plane at one point. For lowest noise operation, make the ground return to the star ground's power supply low impedance and as short as possible.
High-frequency noise in the AVDD power supply degrades the ADC's high-speed comparator performance. Bypass AVDD to AGND with a $0.1 \mu \mathrm{~F}$ ceramic surface-mount capacitor. Make bypass capacitor connections as short as possible. If the power supply is very noisy, connect a $10 \Omega$ resistor in series with AVDD and a $4.7 \mu \mathrm{~F}$ capacitor from $A V_{D D}$ to AGND to create a lowpass RC filter.

## Definitions

Integral Nonlinearity
Integral nonlinearity (INL) is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit or a line drawn between the end points of the transfer function once offset and gain errors have been nullified. The MAX1169 INL is measured using the end-point method.

Differential Nonlinearity
Differential nonlinearity (DNL) is the difference between an actual step width and the ideal value of 1 LSB. A DNL error specification of less than 1 LSB guarantees no missing codes and a monotonic transfer function.

Aperture Jitter
Aperture jitter (tAJ) is the sample-to-sample variation in the time between the samples (Figure 11).

Aperture Delay
Aperture delay (taD) is the time from the falling edge of SCL to the instant when an actual sample is taken (Figure 11).

Signal-to-Noise Ratio
For a waveform perfectly reconstructed from digital samples, signal-to-noise ratio (SNR) is the ratio of full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution ( N bits):

$$
S N R=((6.02 \times N)+1.76) d B
$$

In reality, noise sources besides quantization noise exist, including thermal noise, reference noise, clock jitter, etc. Therefore, SNR is computed by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset.

## 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP

## Signal-to-Noise Plus Distortion

Signal-to-noise plus distortion (SINAD) is the ratio of the fundamental input frequency's RMS amplitude to RMS equivalent of all other ADC output signals:

$$
\operatorname{SINAD}(\mathrm{db})=20 \times \log \left(\frac{\text { Signal }_{\mathrm{RMS}}}{\text { Noise }_{\mathrm{RMS}}}\right)
$$

Effective Number of Bits
Effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists of quantization noise only. With an input range equal to the ADC's full-scale range, calculate the ENOB as follows:

$$
\mathrm{ENOB}=\left(\frac{\mathrm{SINAD}-1.76}{6.02}\right)
$$

## Total Harmonic Distortion

Total harmonic distortion (THD) is the ratio of the RMS sum of the input signal's first five harmonics to the fundamental itself, expressed as:

$$
T H D=20 \times \log \left(\frac{\sqrt{V_{2}^{2}+V_{3}^{2}+V_{4}^{2}+V_{5}^{2}}}{V_{1}}\right)
$$

where $V_{1}$ is the fundamental amplitude, and $V_{2}$ through $V_{5}$ are the amplitudes of the 2 nd- through 5th-order harmonics.

Spurious-Free Dynamic Range Spurious-free dynamic range (SFDR) is the ratio of RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next-largest distortion component.

Chip Information

[^0]
## 58.6ksps, 16-Bit, 2-Wire Serial ADC in a 14-Pin TSSOP

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.)



[^0]:    TRANSISTOR COUNT: 18,269 PROCESS: BiCMOS

