## DATA SHEET



## PCF8533 <br> Universal LCD driver for low multiplex rates

Product specification
File under Integrated Circuits, IC12

## Universal LCD driver for low multiplex rates

| CONTENTS |  | 7 | CHARACTERISTICS OF THE I²C-BUS |
| :---: | :---: | :---: | :---: |
| 1 | FEATURES | 7.1 | Bit transfer |
| 2 | GENERAL DESCRIPTION | 7.2 7.3 | START and STOP conditions System configuration |
| 3 | ORDERING INFORMATION | 7.4 | Acknowledge |
| 4 | BLOCK DIAGRAM | 7.5 | PCF8533 $\mathrm{I}^{2} \mathrm{C}$-bus controller |
| 4 | BLOCK DIAGRAM | 7.6 | Input filters |
| 5 | PINNING | 7.7 | $\mathrm{I}^{2} \mathrm{C}$-bus protocol |
| 6 | FUNCTIONAL DESCRIPTION | 7.8 | Command decoder |
| 6.1 | Power-on reset | 7.9 | Display controller |
| 6.2 | LCD bias generator | 7.10 | Cascaded operation |
| 6.3 | LCD voltage selector | 8 | LIMITING VALUES |
| 6.4 | LCD drive mode waveforms | 9 | HANDLING |
| 6.4.1 | Static drive mode | 10 | DC CHARACTERISTICS |
| 6.4.2 | 1:2 multiplex drive mode | 10 | DC CHARACTERISTICS |
| 6.4.3 | 1:3 multiplex drive mode | 11 | AC CHARACTERISTICS |
| 6.4.4 | 1:4 multiplex drive mode | 12 | BONDING PAD LOCATIONS |
| 6.5 | Oscillator | 13 | DEVICE PROTECTION |
| 6.5.1 | Internal clock |  | DEVICE PROTECTION |
| 6.5.2 | External clock | 14 | TRAY INFORMATION |
| 6.6 | Timing | 15 | DEFINITIONS |
| 6.7 | Display register | 16 | LIFE SUPPORT APPLICATIONS |
| 6.8 | Segment outputs |  | PURCHASE OF PHILIPS ${ }^{2} \mathrm{C}$ COMPONENTS |
| 6.9 | Backplane outputs | 17 | PURCHASE OF PHILIPS ${ }^{2} \mathrm{C}$ COMPONENTS |
| 6.10 | Display RAM | 18 | BARE DIE DISCLAIMER |
| 6.11 | Data pointer |  |  |
| 6.12 | Subaddress counter |  |  |
| 6.13 | Output bank selector |  |  |
| 6.14 | Input bank selector |  |  |
| 6.15 | Blinker |  |  |

## Universal LCD driver for low multiplex rates

## 1 FEATURES

- Single-chip LCD controller/driver
- Selectable backplane drive configuration: static or $2 / 3 / 4$ backplane multiplexing
- Selectable display bias configuration: static, $1 / 2$ or $1 / 3$
- Internal LCD bias generation with voltage-follower buffers
- 80 segment drives: up to forty 8 -segment numeric characters; up to twentyone 15-segment alphanumeric characters; or any graphics of up to 320 elements
- $80 \times 4$-bit RAM for display data storage
- Auto-incremented display data loading across device subaddress boundaries
- Display memory bank switching in static and duplex drive modes
- Versatile blinking modes
- LCD and logic supplies may be separated
- Wide power supply range: from 1.8 to 5.5 V
- Wide LCD supply range: from 2.5 V for low threshold LCDs and up to 6.5 V for guest-host LCDs and high threshold (automobile) twisted nematic LCDs
- Low power consumption
- $400 \mathrm{kHz} \mathrm{I}^{2} \mathrm{C}$-bus interface
- TTL/CMOS compatible
- Compatible with 4 -bit, 8 -bit or 16 -bit microprocessors/microcontrollers
- May be cascaded for large LCD applications (up to 5120 segments possible)
- No external components
- Compatible with Chip-On-Glass (COG) technology
- Manufactured in silicon gate CMOS process.


## 2 GENERAL DESCRIPTION

The PCF8533 is a peripheral device which interfaces to almost any Liquid Crystal Display (LCD) with low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 80 segments and can easily be cascaded for larger LCD applications. The PCF8533 is compatible with most microprocessors/microcontrollers and communicates via a two-line bidirectional $I^{2} \mathrm{C}$-bus. Communication overheads are minimized by a display RAM with auto-incremented addressing, by hardware subaddressing and by display memory switching (static and duplex drive modes).

## 3 ORDERING INFORMATION

| TYPE NUMBER | PACKAGE |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  | NAME |  | DESCRIPTION | VERSION |
| PCF8533U | - | chip with bumps in tray | - |  |

$\downarrow$

Fig. 1 Block diagram

[^0]
## 5 PINNING

| SYMBOL | PAD | DESCRIPTION |
| :---: | :---: | :---: |
| SDAACK | 1 | I2C-bus acknowledge output; note 1 |
| SDA | 2 and 3 | $1^{2} \mathrm{C}$-bus serial data input; note 1 |
| SCL | 4 and 5 | $1^{2} \mathrm{C}$-bus serial clock input |
| CLK | 6 | external clock input/output |
| $\mathrm{V}_{\mathrm{DD}}$ | 7 | supply voltage |
| SYNC | 8 | cascade synchronization input/output |
| OSC | 9 | internal oscillator enable input |
| A0, A1 and A2 | 10, 11 and 12 | subaddress inputs |
| SA0 | 13 | $\mathrm{I}^{2} \mathrm{C}$-bus slave address input; bit 0 |
| $\mathrm{V}_{\text {SS }}$ | 14 | logic ground |
| $\mathrm{V}_{\text {LCD }}$ | 15 | LCD supply voltage |
| BP0, BP1, BP2 and BP3 | 17, 99, 16 and 98 | LCD backplane outputs |
| S0 to S79 | 18 to 97 | LCD segment outputs |

## Note

1. For most applications SDA and SDAACK will be shorted together; see Chapter 7 .

## 6 FUNCTIONAL DESCRIPTION

The PCF8533 is a versatile peripheral device designed to interface any microprocessor/microcontroller to a wide variety of LCDs. It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 80 segments. The display configurations possible with the PCF8533 depend on the number of active backplane outputs required; a selection of display configurations is given in Table 1.

All of the display configurations given in Table 1 can be implemented in the typical system shown in Fig. 2.
The host microprocessor/microcontroller maintains the 2 -line ${ }^{2} \mathrm{C}$-bus communication channel with the PCF8533.
The internal oscillator is selected by connecting pad OSC to $\mathrm{V}_{\mathrm{SS}}$. The appropriate biasing voltages for the multiplexed LCD waveforms are generated internally. The only other connections required to complete the system are to the power supplies ( $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{SS}}$ and $\mathrm{V}_{\mathrm{LCD}}$ ) and the LCD panel selected for the application.

Table 1 Selection of display configurations

| NUMBER OF |  | 7-SEGMENTS NUMERIC |  | 14-SEGMENTS <br> ALPHANUMERIC |  | DOT MATRIX |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BACKPLANES | SEGMENTS | DIGITS | INDICATOR <br> SYMBOLS | CHARACTERS | INDICATOR <br> SYMBOLS |  |
| 4 | 320 | 40 | 40 | 20 | 40 | 320 dots $(4 \times 80)$ |
| 3 | 240 | 30 | 30 | 16 | 16 | 240 dots $(3 \times 80)$ |
| 2 | 160 | 20 | 20 | 10 | 20 | 160 dots $(2 \times 80)$ |
| 1 | 80 | 10 | 10 | 5 | 10 | 80 dots $(1 \times 80)$ |

## Universal LCD driver for low multiplex rates



Fig. 2 Typical system configuration.

### 6.1 Power-on reset

At Power-on the PCF8533 resets to a starting condition as follows:

1. All backplane outputs are set to $V_{\text {LCD }}$.
2. All segment outputs are set to $\mathrm{V}_{\mathrm{LCD}}$.
3. The drive mode ' $1: 4$ multiplex with $1 / 3$ bias' is selected.
4. Blinking is switched off.
5. Input and output bank selectors are reset (as defined in Table 5).
6. The ${ }^{2} \mathrm{C}$-bus interface is initialized.
7. The data pointer and the subaddress counter are cleared.
8. Display disabled.

Data transfers on the $\mathrm{I}^{2} \mathrm{C}$-bus should be avoided for 1 ms following Power-on to allow completion of the reset action.

### 6.2 LCD bias generator

Fractional LCD biasing voltages are obtained from an internal voltage divider of the three series resistors connected between $\mathrm{V}_{\mathrm{LCD}}$ and $\mathrm{V}_{\mathrm{SS}}$. The centre resistor can be switched out of the circuit to provide a $1 / 2$ bias voltage level for the 1:2 multiplex configuration.

### 6.3 LCD voltage selector

The LCD voltage selector co-ordinates the multiplexing of the LCD in accordance with the selected LCD drive configuration. The operation of the voltage selector is controlled by MODE SET commands from the command decoder.

The biasing configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of $\mathrm{V}_{\mathrm{OP}}$ and the resulting discrimination ratios (D), are given in Table 2.
A practical value for $\mathrm{V}_{\mathrm{OP}}$ is determined by equating $\mathrm{V}_{\text {off }}(\mathrm{ms})$ with a defined LCD threshold voltage ( $\mathrm{V}_{\text {th }}$ ), typically when the LCD exhibits approximately $10 \%$ contrast. In the static drive mode a suitable choice is $\mathrm{V}_{\mathrm{OP}}>3 \mathrm{~V}_{\text {th }}$.
Multiplex drive ratios of $1: 3$ and $1: 4$ with $1 / 2$ bias are possible but the discrimination and hence the contrast ratios are smaller ( $\sqrt{3}=1.732$ for $1: 3$ multiplex or
$\frac{\sqrt{21}}{3}=1.528$ for $1: 4$ multiplex).
The advantage of these modes is a reduction of the LCD full-scale voltage $\mathrm{V}_{\mathrm{OP}}$ as follows:

- $1: 3$ multiplex ( $1 / 2$ bias):
$\mathrm{V}_{\mathrm{OP}}=\sqrt{6} \times \mathrm{V}_{\text {off(rms) }}=2.449 \mathrm{~V}_{\text {off(rms })}$
- $1: 4$ multiplex ( $1 / 2$ bias):
$\mathrm{V}_{\mathrm{OP}}=\left[\frac{(4 \times \sqrt{3})}{3}\right]=2.309 \mathrm{~V}_{\text {off(rms) }}$
These compare with $\mathrm{V}_{\mathrm{OP}}=3 \mathrm{~V}_{\text {off(rms) }}$ when $1 / 3$ bias is used. Note: $\mathrm{V}_{\mathrm{OP}}=\mathrm{V}_{\mathrm{LCD}}$.

Table 2 Preferred LCD drive modes: summary of characteristics

| LCD DRIVE MODE | NUMBER OF |  | LCD BIAS CONFIGURATION | $\frac{V_{\text {off }(\mathrm{rms})}}{V_{\mathrm{OP}}}$ | $\frac{V_{\mathrm{on}(\mathrm{rms})}}{\mathrm{V}_{\mathrm{OP}}}$ | $D=\frac{V_{\text {on(rms })}}{V_{\text {off(rms }}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | BACKPLANES | LEVELS |  |  |  |  |
| static | 1 | 2 | static | 0 | 1 | $\infty$ |
| 1:2 | 2 | 3 | 1/2 | 0.354 | 0.791 | 2.236 |
| 1:2 | 2 | 4 | 1/3 | 0.333 | 0.745 | 2.236 |
| 1:3 | 3 | 4 | 1/3 | 0.333 | 0.638 | 1.915 |
| 1:4 | 4 | 4 | 1/3 | 0.333 | 0.577 | 1.732 |

## Universal LCD driver for low multiplex rates

### 6.4 LCD drive mode waveforms

### 6.4.1 Static drive mode

The static LCD drive mode is used when a single backplane is provided in the LCD. Backplane and segment drive waveforms for this mode are shown in Fig. 3.


Fig. 3 Static drive mode waveforms.

## Universal LCD driver for low multiplex rates

### 6.4.2 1:2 MULTIPLEX DRIVE MODE

When two backplanes are provided in the LCD, the $1: 2$ multiplex mode applies. The PCF8533 allows the use of $1 / 2$ bias or $1 / 3$ bias in this mode as shown in Figs 4 and 5.

$\mathrm{V}_{\text {state1 }}(\mathrm{t})=\mathrm{V}_{\text {sn }}(\mathrm{t})-\mathrm{V}_{\mathrm{BPO}}(\mathrm{t})$
$V_{\text {on }(\text { rms })}=0.791 \mathrm{~V}_{\mathrm{LCD}}$.
$\mathrm{V}_{\text {state2 }}(\mathrm{t})=\mathrm{V}_{\text {sn }}(\mathrm{t})-\mathrm{V}_{\mathrm{BP} 1}(\mathrm{t})$.
$\mathrm{V}_{\text {off }(\text { ( } \mathrm{ms})}=0.354 \mathrm{~V}_{\text {LCD }}$.

Fig. 4 Waveforms for the $1: 2$ multiplex drive mode with $1 / 2$ bias.

## Universal LCD driver for low multiplex rates


$\mathrm{V}_{\text {state1 }}(\mathrm{t})=\mathrm{V}_{\text {sn }}(\mathrm{t})-\mathrm{V}_{\text {BPo }}(\mathrm{t})$.
$\mathrm{V}_{\mathrm{on}(\mathrm{rms})}=0.745 \mathrm{~V}_{\mathrm{LCD}}$.
$\mathrm{V}_{\text {state2 }}(\mathrm{t})=\mathrm{V}_{\text {sn }}(\mathrm{t})-\mathrm{V}_{\mathrm{BP} 1}(\mathrm{t})$.
$V_{\text {off }(\text { rms })}=0.333 \mathrm{~V}_{\text {LCD }}$.
Fig. 5 Waveforms for the $1: 2$ multiplex drive mode with $1 / 3$ bias.

### 6.4.3 1:3 MULTIPLEX DRIVE MODE

When three backplanes are provided in the LCD, the 1:3 multiplex drive mode applies, as shown in Fig.6.

(a) Waveforms at driver.
$\mathrm{V}_{\mathrm{LCD}}$
$2 \mathrm{~V}_{\mathrm{LCD}} / 3$
$\mathrm{V}_{\mathrm{LCD}} / 3 \longrightarrow$
state 1

- 0 V
——
$-2 \mathrm{~V}_{\mathrm{LCD}} / 3-$

$V_{\text {LCD }}$
$2 \mathrm{~V}_{\mathrm{LCD}} / 3$
$\qquad$

state 2
0 V
$-\mathrm{V}_{\mathrm{LCD}} / 3$
$-2 \mathrm{~V}_{\mathrm{LCD}} / 3$
$-\mathrm{V}_{\mathrm{LCD}}$
$\mathrm{V}_{\text {state } 1}(\mathrm{t})=\mathrm{V}_{\text {sn }}(\mathrm{t})-\mathrm{V}_{\text {BPo }}(\mathrm{t})$.
$\mathrm{V}_{\mathrm{on}(\mathrm{rms})}=0.638 \mathrm{~V}_{\mathrm{LCD}}$.
$\mathrm{V}_{\text {state2 }}(\mathrm{t})=\mathrm{V}_{\mathrm{sn}}(\mathrm{t})-\mathrm{V}_{\mathrm{BP} 1}(\mathrm{t})$.
$\mathrm{V}_{\text {off }(\text { rms })}=0.333 \mathrm{~V}_{\text {LCD }}$.
Fig. 6 Waveforms for the 1:3 multiplex drive mode.


### 6.4.4 1:4 MULTIPLEX DRIVE MODE

When four backplanes are provided in the LCD, the $1: 4$ multiplex drive mode applies, as shown in Fig.7.

Fig. 7 Waveforms for the 1:4 multiplex drive mode.

## Universal LCD driver for low multiplex rates

PCF8533

### 6.5 Oscillator

### 6.5.1 INTERNAL CLOCK

The internal logic and the LCD drive signals of the PCF8533 are timed either by the built-in oscillator or from an external clock. When the internal oscillator is used, pad OSC should be connected to $\mathrm{V}_{\mathrm{SS}}$. In this event, the output from pad CLK provides the clock signal for cascaded PCF8533s in the system. After power-up, SDA must be HIGH to guarantee that the clock starts.

### 6.5.2 EXTERNAL CLOCK

The condition for external clock is made by tying pad OSC to $V_{D D}$; pad CLK then becomes the external clock input.

The clock frequency ( $\mathrm{f}_{\mathrm{CLK}}$ ) determines the LCD frame frequency.

A clock signal must always be supplied to the device; removing the clock may freeze the LCD in a DC state.

### 6.6 Timing

The timing of the PCF8533 organizes the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. In cascaded applications, the synchronization signal (SYNC) maintains the correct timing relationship between the PCF8533s in the system. The timing also generates the LCD frame frequency which it derives as an integer division of the clock frequency (see Table 3). The frame frequency is a fixed division of the internal clock or of the frequency applied to pad CLK when an external clock is used.

### 6.7 Display register

The display latch holds the display data while the corresponding multiplex signals are generated. There is a one-to-one relationship between the data in the display latch, the LCD segment outputs and one column of the display RAM.

### 6.8 Segment outputs

The LCD drive section includes 80 segment outputs (S0 to S79) which should be connected directly to the LCD. The segment output signals are generated in accordance with the multiplexed backplane signals and with data resident in the display latch. When less than 80 segment outputs are required the unused segment outputs should be left open-circuit.

### 6.9 Backplane outputs

The LCD drive section includes four backplane outputs BP0 to BP3 which should be connected directly to the LCD. The backplane output signals are generated in accordance with the selected LCD drive mode. If less than four backplane outputs are required the unused outputs can be left open-circuit. In the 1:3 multiplex drive mode BP3 carries the same signal as BP1, therefore these two adjacent outputs can be tied together to give enhanced drive capabilities. In the 1:2 multiplex drive mode $B P 0$ and BP2, BP1 and BP3 respectively carry the same signals and may also be paired to increase the drive capabilities. In the static drive mode the same signal is carried by all four backplane outputs and they can be connected in parallel for very high drive requirements.

### 6.10 Display RAM

The display RAM is a static $80 \times 4$-bit RAM which stores LCD data. A logic 1 in the RAM bit map indicates the on-state of the corresponding LCD segment; similarly, a logic 0 indicates the off-state. There is a one-to-one correspondence between the RAM addresses and the segment outputs, and between the individual bits of a RAM word and the backplane outputs. The first RAM column corresponds to the 80 segments operated with respect to backplane BP0 (see Fig.8). In multiplexed LCD applications the segment data of the second, third and fourth column of the display RAM are time-multiplexed with BP1, BP2 and BP3 respectively.

## Universal LCD driver for low multiplex rates

PCF8533

When display data is transmitted to the PCF8533 the display bytes received are stored in the display RAM in accordance with the selected LCD drive mode. The data is stored as it arrives and does not wait for the acknowledge cycle as with the commands. Depending on the current mux mode data is stored singularly, in pairs, triplets or quadruplets. e.g. in $1: 2$ mux mode the RAM data is stored every second bit. To illustrate the filling order, an example of a 7-segment numeric display showing all drive modes is given in Fig.9; the RAM filling organization depicted applies equally to other LCD types. With reference to Fig.9, in the static drive mode the eight transmitted data bits are placed in bit 0 of eight successive display RAM addresses. In the 1:2 multiplex drive mode the eight transmitted data bits are placed in bits 0 and 1 of four successive display RAM addresses

In the 1:3 multiplex drive mode these bits are placed in bits 0,1 and 2 of three successive addresses, with bit 2 of the third address left unchanged. This last bit may, if necessary, be controlled by an additional transfer to this address but care should be taken to avoid overriding adjacent data because full bytes are always transmitted. In the 1: 4 multiplex drive mode the eight transmitted data bits are placed in bits $0,1,2$ and 3 of two successive display RAM addresses.

Table 3 LCD frame frequencies

| FRAME FREQUENCY | NOMINAL FRAME <br> FREQUENCY (Hz) |
| :---: | :---: |
| $\frac{\mathrm{f}_{\mathrm{CLK}}}{24}$ | 64 |



Fig. 8 Display RAM bit map showing direct relationship between display RAM addresses and segment outputs, and between bits in a RAM word and backplane outputs.

## Universal LCD driver for low multiplex rates

PCF8533

### 6.11 Data pointer

The addressing mechanism for the display RAM is realized using the data pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialization of the data pointer by the LOAD DATA POINTER command. Following this, an arriving data byte is stored starting at the display RAM address indicated by the data pointer thereby observing the filling order shown in Fig.9. The data pointer is automatically incremented in accordance with the chosen LCD configuration. That is, after each byte is stored, the contents of the data pointer are incremented by eight (static drive mode), by four (1:2 multiplex drive mode), by three ( $1: 3$ multiplex drive mode) or by two ( $1: 4$ multiplex drive mode). If an $\mathrm{I}^{2} \mathrm{C}$-bus data access is terminated early then the state of the data pointer will be unknown. The data pointer should be re-written prior to further RAM accesses.

### 6.12 Subaddress counter

The storage of display data is conditioned by the contents of the subaddress counter. Storage is allowed to take place only when the contents of the subaddress counter agree with the hardware subaddress applied to A0, A1 and A2. The subaddress counter value is defined by the DEVICE SELECT command. If the contents of the subaddress counter and the hardware subaddress do not agree then data storage is inhibited but the data pointer is incremented as if data storage had taken place.
The subaddress counter is also incremented when the data pointer overflows.

The storage arrangements described lead to extremely efficient data loading in cascaded applications. When a series of display bytes are sent to the display RAM, automatic wrap-over to the next PCF8533 occurs when the last RAM address is exceeded. Subaddressing across device boundaries is successful even if the change to the next device in the cascade occurs within a transmitted character (such as during the 27th display data byte transmitted in 1:3 multiplex mode).

The hardware subaddress should not be changed whilst the device is being accessed on the $\mathrm{I}^{2} \mathrm{C}$-bus interface.

### 6.13 Output bank selector

The output bank selector selects one of the four bits per display RAM address for transfer to the display latch. The actual bit selected depends on the particular LCD drive mode in operation and on the instant in the multiplex sequence.

In 1: 4 multiplex, all RAM addresses of bit 0 are selected, these are followed by the contents of bit 1, bit 2 and then bit 3 . Similarly in $1: 3$ multiplex, bits 0,1 and 2 are selected sequentially. In $1: 2$ multiplex, bits 0 and 1 are selected and, in the static mode, bit 0 is selected. The SYNC signal will reset these sequences to the following starting points; bit 3 for $1: 4$ multiplex, bit 2 for $1: 3$ multiplex, bit 1 for $1: 2$ multiplex and bit 0 for static mode.

The PCF8533 includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In the static drive mode, the BANK SELECT command may request the contents of bit 2 to be selected for display instead of the contents of bit 0 . In the 1:2 drive mode, the contents of bits 2 and 3 may be selected instead of bits 0 and 1 . This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

### 6.14 Input bank selector

The input bank selector loads display data into the display RAM in accordance with the selected LCD drive configuration. Display data can be loaded in bit 2 in static drive mode or in bits 2 and 3 in $1: 2$ drive mode by using

## Universal LCD driver for low multiplex rates

PCF8533
the BANK SELECT command. The input bank selector functions independently to the output bank selector.

### 6.15 Blinker

The display blinking capabilities of the PCF8533 are very versatile. The whole display can be blinked at frequencies selected by the BLINK command. The blinking frequencies are integer multiples of the clock frequency. The ratios between the clock and blinking frequencies depend on the mode in which the device is operating, see Table 4.

An additional feature is for an arbitrary selection of LCD segments to be blinked. This applies to the static and $1: 2$ LCD drive modes and can be implemented without any communication overheads. By means of the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blinking frequency. This mode can also be specified by the BLINK command.

In the 1:3 and 1:4 multiplex modes, where no alternate RAM bank is available, groups of LCD segments can be blinked by selectively changing the display RAM data at fixed time intervals.

If the entire display is to be blinked at a frequency other than the nominal blinking frequency, this can be effectively performed by resetting and setting the display enable bit $E$ at the required rate using the MODE SET command.

Table 4 Blinking frequencies

| BLINKING MODE | NORMAL OPERATING MODE <br> RATIO | NOMINAL BLINKING FREQUENCY |
| :--- | :---: | :--- |
| Off | - | blinking off |
| 2 Hz | $\frac{\mathrm{f}_{\mathrm{CLK}}}{768}$ | 2 Hz |
| 1 Hz | $\frac{\mathrm{f}_{\mathrm{CLK}}}{1536}$ | 1 Hz |
| 0.5 Hz | $\frac{\mathrm{f}_{\mathrm{CLK}}}{3072}$ | 0.5 Hz |

17

| drive mode | LCD segments | LCD backplanes | display RAM filling order |  |  |  |  |  |  |  |  | transmitted display byte |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| static |  |  |  | $n$ <br>  | $\begin{gathered} \mathrm{n}+1 \\ \hline \mathrm{~b} \\ \mathrm{x} \\ \mathrm{x} \\ \mathrm{x} \end{gathered}$ | $\begin{gathered} \mathrm{n}+2 \\ \hline \mathrm{a} \\ \mathrm{x} \\ \mathrm{x} \\ \mathrm{x} \end{gathered}$ | $\begin{gathered} \mathrm{n}+3 \\ \hline \mathrm{f} \\ \mathrm{x} \\ \mathrm{x} \\ \mathrm{x} \end{gathered}$ | $\begin{gathered} \mathrm{n}+4 \\ \hline \mathrm{~g} \\ \mathrm{x} \\ \mathrm{x} \\ \mathrm{x} \end{gathered}$ | $\begin{gathered} \mathrm{n}+5 \\ \hline \mathrm{e} \\ \mathrm{x} \\ \mathrm{x} \\ \mathrm{x} \end{gathered}$ | $\begin{gathered} \mathrm{n}+6 \\ \hline \mathrm{~d} \\ \mathrm{x} \\ \mathrm{x} \\ \mathrm{x} \end{gathered}$ | $\begin{gathered} \mathrm{n}+7 \\ \hline \mathrm{DP} \\ \mathrm{x} \\ \mathrm{x} \\ \mathrm{x} \end{gathered}$ |  | MSB LSB |  |  |  | $\mathrm{e} \text { d }$ | LSB |
| $1: 2$ <br> multiplex |  |  | bit/ 0 BP 1 2 3 | $\begin{array}{\|l\|} \hline \mathrm{n} \\ \hline \mathrm{a} \\ \mathrm{~b} \\ \mathrm{x} \\ \mathrm{x} \\ \hline \end{array}$ | $\begin{gathered} \mathrm{n}+1 \\ \hline \mathrm{f} \\ \mathrm{~g} \\ \mathrm{x} \\ \mathrm{x} \end{gathered}$ | $n+2$ <br> $e$ <br> $c$ <br> $x$ <br> $x$ | $\begin{gathered} \mathrm{n}+3 \\ \mathrm{~d} \\ \mathrm{DP} \\ \mathrm{x} \\ \mathrm{x} \end{gathered}$ |  |  |  |  |  | S |  | $\mathrm{g}$ |  |  | LSB <br> DP |
| $1: 3$ <br> multiplex |  |  | $\begin{array}{ll} \mathrm{bit} / & 0 \\ \mathrm{BP} & 1 \\ & 2 \\ & 3 \end{array}$ | n <br> b <br> DP <br> c <br> c <br> x | $\begin{gathered} \mathrm{n}+1 \\ \hline \mathrm{a} \\ \mathrm{~d} \\ \mathrm{~g} \\ \mathrm{x} \end{gathered}$ | $\begin{gathered} \mathrm{n}+2 \\ \hline \mathrm{f} \\ \mathrm{e} \\ \mathrm{x} \\ \mathrm{x} \end{gathered}$ |  |  |  |  |  |  | MSB LSB |  |  |  |  |  |
| $1: 4$ <br> multiplex |  |  | bit/ 0 BP 1 $2$ <br> 3 | $\begin{array}{\|c\|} \hline \mathrm{n} \\ \hline \mathrm{a} \\ \mathrm{c} \\ \mathrm{~b} \\ \mathrm{DP} \end{array}$ | $\begin{gathered} \mathrm{n}+1 \\ \hline \mathrm{f} \\ \mathrm{e} \\ \mathrm{~g} \\ \mathrm{~d} \end{gathered}$ |  |  |  |  |  |  |  | S |  | DP | $f$ | e | LSB  <br> g d |

[^1]X = data bit unchanged
Fig. 9 Relationships between LCD layout, drive mode, display RAM filling order and display data transmitted over the $\mathrm{I}^{2} \mathrm{C}$-bus

## Universal LCD driver for low multiplex rates

## 7 CHARACTERISTICS OF THE I²C-BUS

The $\mathrm{I}^{2} \mathrm{C}$-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a Serial Data line (SDA) and a Serial Clock Line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

By connecting SDAACK to SDA on the PCF8533, the SDA line becomes fully ${ }^{2} \mathrm{C}$-bus compatible. Having the acknowledge output separated from the serial data line is advantageous in Chip-On-Glass (COG) applications. In COG applications where the track resistance from the SDAACK pad to the system SDA line can be significant, a potential divider is generated by the bus pull-up resistor and the Indium Tin Oxide (ITO) track resistance. It is possible that during the acknowledge cycle the PCF8533 will not be able to create a valid logic 0 level. By splitting the SDA input from the output the device could be used in a mode that ignores the acknowledge bit. In COG applications where the acknowledge cycle is required, it is necessary to minimize the track resistance from the SDAACK pad to the system SDA line to guarantee a valid low level.

The following definition assumes SDA and SDAACK are connected and refers to the pair as SDA.

### 7.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal. Bit transfer is illustrated in Fig. 10.

### 7.2 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P). The START and STOP conditions are illustrated in Fig. 11.

### 7.3 System configuration

A device generating a message is a 'transmitter', a device receiving a message is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves'. The system configuration is illustrated in Fig. 12.

### 7.4 Acknowledge

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge bit. The acknowledge bit is a HIGH level signal put on the bus by the transmitter during which time the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a STOP condition. Acknowledgement on the $\mathrm{I}^{2} \mathrm{C}$-bus is illustrated in Fig. 13.

### 7.5 PCF8533 $\mathrm{I}^{2} \mathrm{C}$-bus controller

The PCF8533 acts as an $I^{2} \mathrm{C}$-bus slave receiver. It does not initiate $\mathrm{I}^{2} \mathrm{C}$-bus transfers or transmit data to an $\mathrm{I}^{2} \mathrm{C}$-bus master receiver. The only data output from the PCF8533 are the acknowledge signals of the selected devices. Device selection depends on the $\mathrm{I}^{2} \mathrm{C}$-bus slave address, on the transferred command data and on the hardware subaddress.

In single device application, the hardware subaddress inputs A 0 , A 1 and A 2 are normally tied to $\mathrm{V}_{\text {SS }}$ which defines the hardware subaddress 0 . In multiple device applications A0, A1 and A2 are tied to $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{DD}}$ in accordance with a binary coding scheme such that no two devices with a common $I^{2} \mathrm{C}$-bus slave address have the same hardware subaddress.

### 7.6 Input filters

To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines.

## Universal LCD driver for low multiplex rates

PCF8533

## $7.7 \quad \mathrm{I}^{2} \mathrm{C}$-bus protocol

Two ${ }^{2} \mathrm{C}$-bus slave addresses ( 01110000 and 01110010 ) are reserved for the PCF8533. The least significant bit of the slave address that a PCF8533 will respond to is defined by the level tied at its input SA0. The PCF8533 is a write only device and will not respond to a read access. Therefore, two types of PCF8533 can be distinguished on the same $\mathrm{I}^{2} \mathrm{C}$-bus which allows:

1. Up to 16 PCF8533s on the same $I^{2} \mathrm{C}$-bus for very large LCD applications
2. The use of two types of LCD multiplex on the same $I^{2} \mathrm{C}$-bus.

The $\mathrm{I}^{2} \mathrm{C}$-bus protocol is shown in Fig.14. The sequence is initiated with a START condition (S) from the $\mathrm{I}^{2} \mathrm{C}$-bus master which is followed by one of the two PCF8533 slave addresses available. All PCF8533s with the corresponding SA0 level acknowledge in parallel to the slave address, but all PCF8533s with the alternative SA0 level ignore the whole $\mathrm{I}^{2} \mathrm{C}$-bus transfer.

After acknowledgement, a control byte follows which defines if the next byte is RAM or command information. The control byte also defines if the next following byte is a control byte or further RAM/command data.

In this way it is possible to configure the device then fill the display RAM with little overhead.

The command bytes and control bytes are also acknowledged by all addressed PCF8533s connected to the bus.

The display bytes are stored in the display RAM at the address specified by the data pointer and the subaddress counter. Both data pointer and subaddress counter are automatically updated and the data is directed to the intended PCF8533 device.

The acknowledgement after each byte is made only by the (A0, A1 and A2) addressed PCF8533. After the last display byte, the $1^{2} \mathrm{C}$-bus master issues a STOP condition (P). Alternatively a START may be issued to RESTART an $\mathrm{I}^{2} \mathrm{C}$-bus access.

### 7.8 Command decoder

The command decoder identifies command bytes that arrive on the $\mathrm{I}^{2} \mathrm{C}$-bus. The five commands available to the PCF8533 are defined in Table 5.


Fig. 10 Bit transfer.

## Universal LCD driver for low multiplex rates

PCF8533


Fig. 11 Definition of START and STOP conditions.


Fig. 12 System configuration.


Fig. 13 Acknowledgement on the $\mathrm{I}^{2} \mathrm{C}$-bus.
EXAMPLES
a) transmit two bytes of RAM data


N

Fig. $14 \mathrm{I}^{2} \mathrm{C}$-bus protocol.


## Universal LCD driver for low multiplex rates

Table 5 Definition of PCF8533 commands

| COMMAND | OPCODE |  |  |  |  |  |  |  | OPTIONS | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MODE SET | 1 | 1 | 0 | 0 | E | B | M1 | M0 | Table 6 | defines LCD drive mode |
|  |  |  |  |  |  |  |  |  | Table 7 | defines LCD bias configuration |
|  |  |  |  |  |  |  |  |  | Table 8 | defines display status; the possibility to disable the display allows implementation of blinking under external control |
| LOAD DATA POINTER | 0 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | Table 9 | seven bits of immediate data, bits P6 to P0, are transferred to the data pointer to define one of eighty display RAM addresses |
| DEVICE <br> SELECT | 1 | 1 | 1 | 0 | 0 | A2 | A1 | A0 | Table 10 | three bits of immediate data, bits A0 to A3, are transferred to the subaddress counter to define one of eight hardware subaddresses |
| BANK SELECT | 1 | 1 | 1 | 1 | 1 | 0 | 1 | O | Table 11 | defines input bank selection (storage of arriving display data) |
|  |  |  |  |  |  |  |  |  | Table 12 | defines output bank selection (retrieval of LCD display data); the BANK SELECT command has no effect in $1: 3$ and $1: 4$ multiplex drive modes |
| BLINK | 1 | 1 | 1 | 1 | 0 | A | $\begin{gathered} \hline \text { BF } \\ 1 \end{gathered}$ | $\begin{gathered} \mathrm{BF} \\ 0 \end{gathered}$ | Table 13 | defines the blinking frequency |
|  |  |  |  |  |  |  |  |  | Table 14 | selects the blinking mode; normal operation with frequency set by BF1, BF0 or blinking by alternation of display RAM banks. Alternation blinking does not apply in $1: 3$ and $1: 4$ multiplex drive modes |

Table 6 Mode set option 1

| LCD DRIVE MODE |  | BITS |  |
| :---: | :---: | :---: | :---: |
| DRIVE MODE | BACKPLANE | M1 | M0 |
| Static | 1 BP | 0 | 1 |
| $1: 2$ | MUX (2 BP) | 1 | 0 |
| $1: 3$ | MUX (3 BP) | 1 | 1 |
| $1: 4$ | MUX (4 BP) | 0 | 0 |

Table 7 Mode set option 2

| LCD BIAS | BIT B |
| :---: | :---: |
| $1 / 3$ bias | 0 |
| $1 / 2$ bias | 1 |

Table 8 Mode set option 3

| DISPLAY STATUS | BIT E |
| :--- | :---: |
| Disabled (blank) | 0 |
| Enabled | 1 |

Table 9 Load data pointer option 1

| DESCRIPTION |  |  |  | BITS |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| 7 b bit binary value of <br> 0 to 79 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |  |

Table 10 Device select option 1

| DESCRIPTION | BITS |  |  |
| :--- | :--- | :--- | :--- |
| 3 bit binary value of 0 to 7 | A2 | A1 | A0 |

Table 11 Bank select option 1 (Input)

| STATIC | $\mathbf{1}: \mathbf{2}$ MUX | BIT I |
| :--- | :--- | :---: |
| RAM bit 0 | RAM bits 0 and 1 | 0 |
| RAM bit 2 | RAM bits 2 and 3 | 1 |

Table 12 Bank select option 2 (Output)

| STATIC | $\mathbf{1}: \mathbf{2}$ MUX | BIT O |
| :--- | :---: | :---: |
| RAM bit 0 | RAM bits 0 and 1 | 0 |
| RAM bit 2 | RAM bits 2 and 3 | 1 |

Table 13 Blink option 1

| BLINK FREQUENCY | BITS |  |
| :--- | :---: | :---: |
|  | BF1 | BF0 |
| Off | 0 | 0 |
| 2 Hz | 0 | 1 |
| 1 Hz | 1 | 0 |
| 0.5 Hz | 1 | 1 |

Table 14 Blink option 2

| BLINK MODE | BIT A |
| :--- | :---: |
| Normal blinking ${ }^{(1)}$ | 0 |
| Alternation blinking | 1 |

## Note

1. Normal blinking is assumed when multiplex rates $1: 3$ or 1:4 are selected.

### 7.9 Display controller

The display controller executes the commands identified by the command decoder. It contains the status registers of the PCF8533 and co-ordinates their effects.
The controller is also responsible for loading display data into the display RAM as required by the filling order.

### 7.10 Cascaded operation

In large display configurations, up to 16 PCF8533s can be distinguished on the same $I^{2} \mathrm{C}$-bus by using the 3-bit hardware subaddress (A0, A1 and A2) and the programmable $\mathrm{I}^{2} \mathrm{C}$-bus slave address (SA0). When cascaded PCF8533s are synchronized they can share the backplane signals from one of the devices in the cascade. Such an arrangement is cost-effective in large LCD applications since the backplane outputs of only one device need to be through-plated to the backplane electrodes of the display. The other PCF8533s of the cascade contribute additional segment outputs but their backplane outputs are left open-circuit (see Fig.16).
The $\overline{\text { SYNC }}$ line is provided to maintain the correct synchronization between all cascaded PCF8533s. This synchronization is guaranteed after the Power-on reset. The only time that SYNC is likely to be needed is if synchronization is accidentally lost (e.g. by noise in adverse electrical environments, or by the definition of a multiplex mode when PCF8533s with different SA0 levels are cascaded). $\overline{\text { SYNC }}$ is organized as an input/output pad; the output selection being realized as an open-drain driver with an internal pull-up resistor. A PCF8533 asserts the SYNC line at the onset of its last active backplane signal and monitors the SYNC line at all other times. Should synchronization in the cascade be lost, it will be restored by the first PCF8533 to assert SYNC. The timing relationship between the backplane waveforms and the SYNC signal for the various drive modes of the PCF8533 are shown in Fig. 17.
The contact resistance between the $\overline{\text { SYNC pads of }}$ cascaded devices must be controlled. If the resistance is too high then the device will not be able to synchronize properly. This is particularly applicable to COG applications. Table 15 shows the limiting values for contact resistance.

Table 15 SYNC contact resistance

| NUMBER OF DEVICES | MAXIMUM CONTACT <br> RESISTANCE |
| :---: | :---: |
| 2 | $6000 \Omega$ |
| 3 to 5 | $2200 \Omega$ |
| 6 to 10 | $1200 \Omega$ |
| 11 to 16 | $700 \Omega$ |

## Universal LCD driver for low multiplex rates



Fig. 16 Cascaded PCF8533 configuration.

## Universal LCD driver for low multiplex rates



Fig. 17 Synchronization of the cascade for the various PCF8533 drive modes.

## Universal LCD driver for low multiplex rates

## 8 LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL | PARAMETER | MIN. | MAX. | UNIT |
| :--- | :--- | :--- | :--- | :--- |
| $\mathrm{V}_{\mathrm{DD}}$ | supply voltage | -0.5 | +6.5 | V |
| $\mathrm{I}_{\mathrm{DD}}$ | supply current | -50 | +50 | mA |
| $\mathrm{~V}_{\mathrm{LCD}}$ | LCD supply voltage | $\mathrm{V}_{\mathrm{SS}}-0.5$ | +7.5 | V |
| $\mathrm{I}_{\mathrm{LCD}}$ | LCD supply current | -50 | +50 | mA |
| $\mathrm{I}_{\mathrm{SS}}$ | negative supply current | -50 | +50 | mA |
| $\mathrm{~V}_{\mathrm{I}(\mathrm{n})}$ | input voltage on pads SDA, SCL, CLK, SYNC, SA0, OSC <br> and A0 to A2 | $\mathrm{V}_{\mathrm{SS}}-0.5$ | $\mathrm{~V}_{\mathrm{DD}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{O}(\mathrm{n})}$ | output voltage on pads S0 to S79 and BP0 to BP3 | $\mathrm{V}_{\mathrm{SS}}-0.5$ | $\mathrm{~V}_{\mathrm{LCD}}+0.5$ | V |
| $\mathrm{I}_{\mathrm{I}}$ | DC input current | -10 | +10 | mA |
| $\mathrm{I}_{\mathrm{O}}$ | DC output current | -10 | +10 | mA |
| $\mathrm{P}_{\text {tot }}$ | total power dissipation | - | 400 | mW |
| P/out | power dissipation per output | - | 100 | mW |
| $\mathrm{~T}_{\text {stg }}$ | storage temperature | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |

## 9 HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices").

Universal LCD driver for low multiplex rates

## 10 DC CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=1.8$ to $5.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{LCD}}=2.5$ to $6.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$; unless otherwise specified.

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supplies |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{DD}}$ | supply voltage |  | 1.8 | - | 5.5 | V |
| $\mathrm{V}_{\text {LCD }}$ | LCD supply voltage |  | 2.5 | - | 6.5 | V |
| $\mathrm{I}_{\mathrm{DD}}$ | supply current | $\mathrm{f}_{\text {CLK }}=1536 \mathrm{~Hz}$; note 1 | - | 8 | 20 | $\mu \mathrm{A}$ |
| LLCD | LCD supply current | $\mathrm{f}_{\text {CLK }}=1536 \mathrm{~Hz}$; note 1 | - | 24 | 60 | $\mu \mathrm{A}$ |
| Logic |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | LOW-level input voltage |  | $\mathrm{V}_{\text {SS }}$ | - | $0.3 \mathrm{~V}_{\mathrm{DD}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH-level input voltage |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
| $\mathrm{I}_{\text {OL1 }}$ | LOW-level output current on pads CLK and SYNC | $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 1 | - | - | mA |
| $\mathrm{I}_{\mathrm{OH} 1}$ | HIGH-level output current pad CLK | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{OH}}=4.6 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \hline \end{aligned}$ | -1 | - | - | mA |
| IOL2 | LOW-level output current pad SDA | $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 3 | - | - | mA |
| $\mathrm{I}_{\mathrm{L} 1}$ | leakage current on pads SA0, A0 to A2, CLK, SDA and SCL | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\text {SS }}$ | -1 | - | +1 | $\mu \mathrm{A}$ |
| lı2 | leakage current pad OSC | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}$ | -1 | - | +1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {POR }}$ | Power-on reset voltage level |  | 1.0 | 1.3 | 1.6 | V |
| $\mathrm{C}_{1}$ | input capacitance | note 2 | - | - | 7 | pF |
| LCD outputs |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{BP}}$ | DC voltage component on pads BP0 to BP3 | $\mathrm{C}_{\mathrm{BP}}=35 \mathrm{nF}$ | -100 | - | +100 | mV |
| $\mathrm{V}_{S}$ | DC voltage component on pads S0 to S79 | $\mathrm{C}_{\mathrm{S}}=5 \mathrm{nF}$ | -100 | - | +100 | mV |
| $\mathrm{R}_{\mathrm{BP}}$ | output resistance at pads BP0 to BP3 | $\mathrm{V}_{\text {LCD }}=5 \mathrm{~V}$; note 3 | - | 1.5 | 10 | k $\Omega$ |
| $\mathrm{R}_{\mathrm{S}}$ | output resistance at pads S0 to S79 | $\mathrm{V}_{\mathrm{LCD}}=5 \mathrm{~V}$; note 3 | - | 6.0 | 13.5 | $\mathrm{k} \Omega$ |

## Notes

1. LCD outputs are open-circuit; inputs at $\mathrm{V}_{S S}$ or $\mathrm{V}_{\mathrm{DD}}$; external clock with $50 \%$ duty factor; $\mathrm{I}^{2} \mathrm{C}$-bus inactive.
2. Not tested; given by design.
3. Outputs measured one at a time.

## 11 AC CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=1.8$ to $5.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{LCD}}=2.5$ to $6.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$; unless otherwise specified.

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {CLK }}$ | oscillator frequency at pad CLK | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$; note 1 | 797 | 1536 | 3046 | Hz |
| $\mathrm{t}_{\text {CLKH }}$ | input CLK HIGH time |  | 130 | - | - | $\mu \mathrm{S}$ |
| tclkL | input CLK LOW time |  | 130 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{d}(\mathrm{p}) \mathrm{SYNC}}$ | $\overline{\text { SYNC propagation delay time }}$ |  | - | 30 | - | ns |
| $\mathrm{t}_{\text {SYNCL }}$ | SYNC LOW time |  | 1 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{d}(\mathrm{PLCD})}$ | driver delays with test loads | $\mathrm{V}_{\mathrm{LCD}}=5 \mathrm{~V}$ | - | - | 30 | $\mu \mathrm{s}$ |
| Timing characteristics: ${ }^{2} \mathbf{C}$-bus; note 2 |  |  |  |  |  |  |
| $\mathrm{f}_{\mathrm{SCL}}$ | SCL clock frequency |  | - | - | 400 | kHz |
| $\mathrm{t}_{\text {BUF }}$ | bus free time between a STOP and START |  | 1.3 | - | - | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {HD } ; \text { STA }}$ | START condition hold time |  | 0.6 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {SU; }}$ STA | set-up time for a repeated START condition |  | 0.6 | - | - | $\mu \mathrm{S}$ |
| tLow | SCL LOW time |  | 1.3 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {HIGH }}$ | SCL HIGH time |  | 0.6 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{r}}$ | SCL and SDA rise time |  | - | - | 0.3 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{f}}$ | SCL and SDA fall time |  | - | - | 0.3 | $\mu \mathrm{S}$ |
| $\mathrm{C}_{\mathrm{b}}$ | capacitive bus line load |  | - | - | 400 | pF |
| $\mathrm{t}_{\text {SU; DAT }}$ | data set-up time |  | 100 | - | - | ns |
| thd; DAT | data hold time |  | 0 | - | - | ns |
| $\mathrm{t}_{\text {SU; }}$ STO | set-up time for STOP condition |  | 0.6 | - | - | $\mu \mathrm{s}$ |
| tsw | tolerable spike width on bus |  | - | - | 50 | ns |

## Notes

1. Typical output duty cycle of $50 \%$.
2. All timing values are valid within the operating supply voltage and ambient temperature range and are referenced to $V_{I L}$ and $V_{I H}$ with an input voltage swing of $V_{S S}$ to $V_{D D}$.

$$
\begin{aligned}
& \overline{\text { SYNC }} \underbrace{6.8 \Omega}_{(2 \%)} \mathrm{V}_{\mathrm{DD}} \\
& \text { BP0 to BP3, and } 1 \mathrm{nF} \\
& \text { S0 to S79 } \\
& 11-v_{S S}
\end{aligned}
$$

Fig. 18 Test loads.

## Universal LCD driver for low multiplex rates



Fig. 19 Driver timing waveforms.


Fig. $201^{2} \mathrm{C}$-bus timing waveforms.

Universal LCD driver for low multiplex rates
PCF8533

## 12 BONDING PAD LOCATIONS

## Bonding pad locations (dimensions in $\mu \mathrm{m}$ )

All $x$ and $y$ coordinates are referenced to centre of chip (see Fig.22).

| SYMBOL | PAD | x | y |
| :---: | :---: | :---: | :---: |
| SDAACK | 1 | -1079.20 | -594.40 |
| SDA | 2 | -839.20 | -594.40 |
| SDA | 3 | -759.20 | -594.40 |
| SCL | 4 | -599.20 | -594.40 |
| SCL | 5 | -519.20 | -594.40 |
| CLK | 6 | -414.80 | -594.40 |
| $V_{\text {DD }}$ | 7 | -284.80 | -594.40 |
| SYNC | 8 | +4.20 | -594.40 |
| OSC | 9 | +119.20 | -594.40 |
| A0 | 10 | +249.20 | -594.40 |
| A1 | 11 | +379.20 | -594.40 |
| A2 | 12 | +581.20 | -594.40 |
| SA0 | 13 | +711.20 | -594.40 |
| $V_{S S}$ | 14 | +841.20 | -594.40 |
| $\mathrm{V}_{\text {LCD }}$ | 15 | +1099.60 | -594.40 |
| BP2 | 16 | +1277.60 | -594.40 |
| BP0 | 17 | +1357.60 | -594.40 |
| S0 | 18 | +1437.60 | -594.40 |
| S1 | 19 | +1517.60 | -594.40 |
| S2 | 20 | +1597.60 | -594.40 |
| S3 | 21 | +1677.60 | -594.40 |
| S4 | 22 | +1757.60 | -594.40 |
| S5 | 23 | +1837.60 | -594.40 |
| S6 | 24 | +1917.60 | -594.40 |
| S7 | 25 | +1997.60 | -594.40 |
| S8 | 26 | +2077.60 | -594.40 |
| S9 | 27 | +2157.60 | -594.40 |
| S10 | 28 | +2237.60 | -594.40 |
| S11 | 29 | +2317.60 | -594.40 |
| S12 | 30 | +2357.60 | +594.40 |
| S13 | 31 | +2277.60 | +594.40 |
| S14 | 32 | +2197.60 | +594.40 |
| S15 | 33 | +2117.60 | +594.40 |
| S16 | 34 | +2037.60 | +594.40 |
| S17 | 35 | +1957.60 | +594.40 |
| S18 | 36 | +1877.60 | +594.40 |
| S19 | 37 | +1797.60 | +594.40 |


| SYMBOL | PAD | $\mathbf{x}$ | $\mathbf{y}$ |
| :---: | :---: | :---: | :---: |
| S20 | 38 | +1717.60 | +594.40 |
| S21 | 39 | +1637.60 | +594.40 |
| S22 | 40 | +1557.60 | +594.40 |
| S23 | 41 | +1477.60 | +594.40 |
| S24 | 42 | +1317.60 | +594.40 |
| S25 | 43 | +1237.60 | +594.40 |
| S26 | 44 | +1157.60 | +594.40 |
| S27 | 45 | +1077.60 | +594.40 |
| S28 | 46 | +997.60 | +594.40 |
| S29 | 47 | +917.60 | +594.40 |
| S30 | 48 | +837.60 | +594.40 |
| S31 | 49 | +757.60 | +594.40 |
| S32 | 50 | +677.60 | +594.40 |
| S33 | 51 | +597.60 | +594.40 |
| S34 | 52 | +437.60 | +594.40 |
| S35 | 53 | +357.60 | +594.40 |
| S36 | 54 | +277.60 | +594.40 |
| S37 | 55 | +197.60 | +594.40 |
| S38 | 56 | +117.60 | +594.40 |
| S39 | 57 | +37.60 | +594.40 |
| S40 | 58 | -42.40 | +594.40 |
| S41 | 59 | -122.40 | +594.40 |
| S42 | 60 | -202.40 | +594.40 |
| S43 | 61 | -282.40 | +594.40 |
| S44 | 62 | -362.40 | +594.40 |
| S45 | 63 | -442.40 | +594.40 |
| S46 | 64 | -602.40 | +594.40 |
| S47 | 65 | -682.40 | +594.40 |
| S48 | 66 | -762.40 | +594.40 |
| S49 | 67 | -842.40 | +594.40 |
| S50 | 68 | -922.40 | +594.40 |
| S51 | 69 | -1002.40 | +594.40 |
| S52 | 70 | -1082.40 | +594.40 |
| 71 | -1162.40 | +594.40 |  |
| S53 | 72 | -1242.40 | +594.40 |
| -1322.40 | +594.40 |  |  |
|  | -1402.40 | +594.40 |  |


| SYMBOL | PAD | $\mathbf{x}$ | $\mathbf{y}$ |
| :---: | :---: | :---: | :---: |
| S57 | 75 | -1562.40 | +594.40 |
| S58 | 76 | -1642.40 | +594.40 |
| S59 | 77 | -1722.40 | +594.40 |
| S60 | 78 | -1802.40 | +594.40 |
| S61 | 79 | -1882.40 | +594.40 |
| S62 | 80 | -1962.40 | +594.40 |
| S63 | 81 | -2042.40 | +594.40 |
| S64 | 82 | -2122.40 | +594.40 |
| S65 | 83 | -2202.40 | +594.40 |
| S66 | 84 | -2282.40 | +594.40 |
| S67 | 85 | -2362.40 | +594.40 |
| S68 | 86 | -2322.40 | -594.40 |
| S69 | 87 | -2242.40 | -594.40 |
| S70 | 88 | -2162.40 | -594.40 |
| S71 | 89 | -2082.40 | -594.40 |
| S72 | 90 | -2002.40 | -594.40 |
| S73 | 91 | -1922.40 | -594.40 |
| S74 | 92 | -1842.40 | -594.40 |
| S75 | 93 | -1762.40 | -594.40 |
| S76 | 94 | -1682.40 | -594.40 |
| S77 | 95 | -1602.40 | -594.40 |
| S78 | 96 | -1522.40 | -594.40 |


| SYMBOL | PAD | $\mathbf{x}$ | $\mathbf{y}$ |
| :---: | :---: | :---: | :---: |
| S79 | 97 | -1442.40 | -594.40 |
| BP3 | 98 | -1362.40 | -594.40 |
| BP1 | 99 | -1282.40 | -594.40 |

Alignment marks

| C1 | - | +2300.5 | +55.0 |
| :---: | :---: | :---: | :---: |
| C2 | - | -2320.2 | +107.0 |
| F | - | -2208.3 | -165.4 |

Dummy pads (connected to segments shown; note

| D1 | (S11) | +2469.70 | -594.40 |
| :---: | :---: | :---: | :---: |
| D2 | $(\mathrm{S} 11)$ | +2549.70 | -594.40 |
| D3 | $(\mathrm{S} 12)$ | +2517.60 | +594.40 |
| D4 | $(\mathrm{S} 12)$ | +2437.60 | +594.40 |
| D5 | $(\mathrm{S} 67)$ | -2442.30 | +594.40 |
| D6 | $(\mathrm{S} 67)$ | -2522.30 | +594.40 |
| D7 | (S68) | -2554.40 | -594.40 |
| D8 | (S68) | -2474.40 | -594.40 |

Chip corners (pre-sawing)

| Bottom left | - | -2695.00 | -750.00 |
| :---: | :--- | :--- | :--- |
| Top right | - | +2695.00 | +750.00 |

## Note

1. The dummy pads are not tested.

32

The position of the bonding pads is not to scale.
Chip dimensions: approximately $5.40 \times 1.51 \mathrm{~mm}$.
Bump dimensions: $90 \times 50 \times 17.5 \mu \mathrm{~m}$.
Wafer thickness: $381 \mu \mathrm{~m}$.
Fig. 22 Bonding pad locations
[^2]
## Universal LCD driver for low multiplex rates

PCF8533

13 DEVICE PROTECTION


Fig. 23 Device protection diagram.

## Universal LCD driver for low multiplex rates

## 14 TRAY INFORMATION



The dimensions are given in Table 16.
Fig. 24 Tray details.


Fig. 25 Tray alignment.
The orientation of the IC in a pocket is indicated by the position of the IC type name on the die surface with respect to the chamfer on the upper left corner of the tray. Refer to the bonding pad location diagram for the orientating and position of the type name on the die surface.

Table 16 Dimensions

| DIM. | DESCRIPTION | VALUE |
| :---: | :--- | :---: |
| A | pocket pitch, x direction | 7.37 mm |
| B | pocket pitch, y direction | 3.68 mm |
| C | pocket width, x direction | 5.50 mm |
| D | pocket width, y direction | 1.60 mm |
| E | tray width, x direction | 50.8 mm |
| F | tray width, y direction | 50.8 mm |
| x | no. pockets in x direction | 6 |
| y | no. pockets in y direction | 12 |

## Universal LCD driver for low multiplex rates

## 15 DEFINITIONS

| Data sheet status |  |
| :--- | :--- |
| Objective specification | This data sheet contains target or goal specifications for product development. |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification | This data sheet contains final product specifications. |
| Limiting values | Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or <br> more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation <br> of the device at these or at any other conditions above those given in the Characteristics sections of the specification <br> is not implied. Exposure to limiting values for extended periods may affect device reliability. |
| Application information |  |
| Where application information is given, it is advisory and does not form part of the specification. |  |

## 16 LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

## 17 PURCHASE OF PHILIPS ${ }^{2}$ ²C COMPONENTS



Purchase of Philips $I^{2} \mathrm{C}$ components conveys a license under the Philips' $I^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$ system provided the system conforms to the $\mathrm{I}^{2} \mathrm{C}$ specification defined by Philips. This specification can be ordered using the code 939839340011.

## 18 BARE DIE DISCLAIMER

All die are tested and are guaranteed to comply with all data sheet limits up to the point of wafer sawing for a period of ninety (90) days from the date of Philips' delivery. If there are data sheet limits not guaranteed, these will be separately indicated in the data sheet. There is no post waffle pack testing performed on individual die. Although the most modern processes are utilized for wafer sawing and die pick and place into waffle pack carriers, Philips Semiconductors has no control of third party procedures in the handling, packing or assembly of the die. Accordingly, Philips Semiconductors assumes no liability for device functionality or performance of the die or systems after handling, packing or assembly of the die. It is the responsibility of the customer to test and qualify their application in which the die is used.

## Philips Semiconductors - a worldwide company

Argentina: see South America
Australia: 3 Figtree Drive, HOMEBUSH, NSW 2140, Tel. +61 29704 8141, Fax. +61 297048139
Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213,
Tel. +43 160101 1248, Fax. +43 1601011210
Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 17220 0733, Fax. +375 172200773
Belgium: see The Netherlands
Brazil: see South America
Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,
51 James Bourchier Blvd., 1407 SOFIA,
Tel. +359 268 9211, Fax. +359 2689102
Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,
Tel. +1 800234 7381, Fax. +1 8009430087
China/Hong Kong: 501 Hong Kong Industrial Technology Centre,
72 Tat Chee Avenue, Kowloon Tong, HONG KONG,
Tel. +852 2319 7888, Fax. +852 23197700
Colombia: see South America
Czech Republic: see Austria
Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V,
Tel. +45 3329 3333, Fax. +45 33293905
Finland: Sinikalliontie 3, FIN-02630 ESPOO,
Tel. +358 9615 800, Fax. +358 961580920
France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex,
Tel. +33 14099 6161, Fax. +33 140996427
Germany: Hammerbrookstraße 69, D-20097 HAMBURG,
Tel. +49 402353 60, Fax. +49 4023536300
Hungary: see Austria
India: Philips INDIA Ltd, Band Box Building, 2nd floor,
254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025,
Tel. +91 22493 8541, Fax. +91 224930966
Indonesia: PT Philips Development Corporation, Semiconductors Division, Gedung Philips, JI. Buncit Raya Kav.99-100, JAKARTA 12510,
Tel. +62 217940040 ext. 2501, Fax. +62 217940080
Ireland: Newstead, Clonskeagh, DUBLIN 14,
Tel. +353 17640 000, Fax. +353 17640200
Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053,
TEL AVIV 61180, Tel. +972 3645 0444, Fax. +972 36491007
Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23-20052 MONZA (MI),
Tel. +39 039203 6838, Fax +39 0392036800
Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku,
TOKYO 108-8507, Tel. +81 33740 5130, Fax. +81 337405057
Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2709 1412, Fax. +82 27091415
Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3750 5214, Fax. +60 37574880
Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800234 7381, Fax +9-5 8009430087
Middle East: see Italy

Netherlands: Postbus 90050,5600 PB EINDHOVEN, Bldg. VB,
Tel. +31 4027 82785, Fax. +31 402788399
New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,
Tel. +64 9849 4160, Fax. +64 98497811
Norway: Box 1, Manglerud 0612, OSLO,
Tel. +47 2274 8000, Fax. +47 22748341
Pakistan: see Singapore
Philippines: Philips Semiconductors Philippines Inc.,
106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI,
Metro MANILA, Tel. +63 2816 6380, Fax. +63 28173474
Poland: UI. Lukiska 10, PL 04-123 WARSZAWA,
Tel. +48 22612 2831, Fax. +48 226122327
Portugal: see Spain
Romania: see Italy
Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW,
Tel. +7 095755 6918, Fax. +7 0957556919
Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,
Tel. +65 350 2538, Fax. +65 2516500
Slovakia: see Austria
Slovenia: see Italy
South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,
2092 JOHANNESBURG, P.O. Box 58088 Newville 2114,
Tel. +27 11471 5401, Fax. +27 114715398
South America: Al. Vicente Pinzon, 173, 6th floor,
04547-130 SAO PAULO, SP, Brazil,
Tel. +55 11821 2333, Fax. +55 118212382
Spain: Balmes 22, 08007 BARCELONA,
Tel. +34 93301 6312, Fax. +34 933014107
Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,
Tel. +46 85985 2000, Fax. +46 859852745
Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 14882741 Fax. +41 14883263
Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 22134 2886, Fax. +886 221342874
Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd.,
209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2745 4090, Fax. +66 23980793
Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 2881260 Umraniye, ISTANBUL, Tel. +90 216522 1500, Fax. +90 2165221813
Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44264 2776, Fax. +380 442680461
United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 208730 5000, Fax. +44 2087548421
United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800234 7381, Fax. +1 8009430087
Uruguay: see South America
Vietnam: see Singapore
Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,
Tel. +381 1162 5344, Fax.+381 11635777

For all other countries apply to: Philips Semiconductors,
Internet: http://www.semiconductors.philips.com International Marketing \& Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 402724825

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.
The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.
Printed in The Netherlands 465006/02/pp36
Date of release: 1999 Jul 30
Document order number: 939775005045

## Philips <br> Semiconductors



PHILIPS


[^0]:    uo!̣eo!!!oəds łonpold

[^1]:    ع๕૬8ココd
    uo!̣eo!!!əods łonpold

[^2]:    

