

# 3.3V-5V 256 Kbit (32Kb x8) TIMEKEEPER® SRAM

- INTEGRATED ULTRA-LOW POWER SRAM, REAL TIME CLOCK, POWER-FAIL CONTROL CIRCUIT and BATTERY
- FREQUENCY TEST OUTPUT for REAL TIME CLOCK SOFTWARE CALIBRATION
- YEAR 2000 COMPLIANT
- AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION
- **■** WATCHDOG TIMER
- WRITE PROTECT VOLTAGE (V<sub>PFD</sub> = Power-Fail Deselect Voltage):
  - $M48T37Y: 4.2V \le V_{PFD} \le 4.5V$
  - $M48T37V: 2.7V \le V_{PFD} \le 3.0V$
- PACKAGING INCLUDES a 44-LEAD SOIC and SNAPHAT TOP (to be Ordered Separately)
- SOIC PACKAGE PROVIDES DIRECT CONNECTION for a SNAPHAT® TOP which CONTAINS the BATTERY and CRYSTAL
- MICROPROCESSOR POWER-ON RESET (Valid even during battery back-up mode)
- PROGRAMMABLE ALARM OUTPUT ACTIVE in the BATTERY BACKED-UP
- BATTERY LOW FLAG

**Table 1. Signal Names** 

| A0-A14          | Address Inputs                                 |  |  |  |
|-----------------|------------------------------------------------|--|--|--|
| DQ0-DQ7         | Data Inputs / Outputs                          |  |  |  |
| RST             | Power Fail Reset Output (Open Drain)           |  |  |  |
| ĪRQ/FT          | Interrupt / Frequency Test Output (Open Drain) |  |  |  |
| WDI             | Watchdog Input                                 |  |  |  |
| Ē               | Chip Enable                                    |  |  |  |
| G               | Output Enable                                  |  |  |  |
| W               | Write Enable                                   |  |  |  |
| V <sub>CC</sub> | Supply Voltage                                 |  |  |  |
| Vss             | Ground                                         |  |  |  |
| NC              | Not connected Internally                       |  |  |  |



Figure 1. Logic Diagram



February 2000 1/20

Table 2. Absolute Maximum Ratings (1)

| Symbol               | Parameter                                                 |         | Value       | Unit |
|----------------------|-----------------------------------------------------------|---------|-------------|------|
| TA                   | Ambient Operating Temperature                             | Grade 1 | 0 to 70     | °C   |
| I'A                  | Ambient Operating Temperature                             | Grade 6 | -40 to 85   | °C   |
| T <sub>STG</sub>     | Storage Temperature (V <sub>CC</sub> Off, Oscillator Off) | SNAPHAT | -40 to 85   | °C   |
| 1316                 | Clorage remperature (VCC cm, escimator cm)                | SOIC    | -55 to 125  | °C   |
| T <sub>SLD</sub> (2) | Lead Solder Temperature for 10 seconds                    |         | 260         | °C   |
| V <sub>IO</sub>      | Input or Output Voltages                                  | M48T37Y | -0.3 to 7   | V    |
| VIO                  | input of Output voltages                                  | M48T37V | -0.3 to 4.6 | V    |
| Vcc                  | Supply Voltage                                            | M48T37Y | -0.3 to 7   | V    |
| VCC                  | VCC Supply Voltage                                        |         | -0.3 to 4.6 | V    |
| Io                   | Output Current                                            |         | 10          | mA   |
| P <sub>D</sub>       | Power Dissipation                                         |         | 1           | W    |

Note: 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum rating conditions for extended periods of time may affect reliability

**CAUTION:** Negative undershoots below –0.3V are not allowed on any pin while in the Battery Back-up mode. **CAUTION:** Do NOT wave solder SOIC to avoid damaging SNAPHAT sockets.

Figure 2. SOIC Connections



### **DESCRIPTION**

The M48T37Y/37V TIMEKEEPER® RAM is a 32Kb x8 non-volatile static RAM and real time clock. The monolithic chip is available in a special package which provides a highly integrated battery backed-up memory and real time clock solution.

The 44 lead 330mil SOIC package provides sockets with gold-plated contacts at both ends for direct connection to a separate SNAPHAT housing containing the battery and crystal. The unique design allows the SNAPHAT battery package to be mounted on top of the SOIC package after the completion of the surface mount process.

Insertion of the SNAPHAT housing after reflow prevents potential battery and crystal damage due to the high temperatures required for device surface-mounting. The SNAPHAT housing is keyed to prevent reverse insertion.

The SOIC and battery packages are shipped separately in plastic anti-static tubes or in Tape &Reel form. For the 44 lead SOIC, the battery/crystal package (i.e. SNAPHAT) part number is "M4T28-BR12SH" or "M4T32-BR12SH".

**Caution:** Do not place the SNAPHAT battery/crystal top in conductive foam, as this will drain the lithium button-cell battery.

As Figure 3 shows, the static memory array and the quartz controlled clock oscillator of the M48T37Y/37V are integrated on one silicon chip.

<sup>2.</sup> Soldering temperature not to exceed 260°C for 10 seconds (total thermal budget not to exceed 150°C for longer than 30 seconds).

Table 3. Operating Modes (1)

| Mode     | Vcc                                                            | Ē               | G               | W               | DQ0-DQ7          | Power                |
|----------|----------------------------------------------------------------|-----------------|-----------------|-----------------|------------------|----------------------|
| Deselect | 4.5V to 5.5V                                                   | V <sub>IH</sub> | Х               | Х               | High Z           | Standby              |
| Write    | (M48T37Y)                                                      | VIL             | Х               | V <sub>IL</sub> | D <sub>IN</sub>  | Active               |
| Read     | 3.0V to 3.6V                                                   | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | Active               |
| Read     | (M48T37V)                                                      | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z           | Active               |
| Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) <sup>(2)</sup> X X X |                 | Х               | High Z          | CMOS Standby     |                      |
| Deselect | ≤ V <sub>SO</sub>                                              | Х               | Х               | Х               | High Z           | Battery Back-up Mode |

Note: 1. X = V<sub>IH</sub> or V<sub>IL</sub>; V<sub>SO</sub> = Battery Back-up Switchover Voltage. 2. See Table 7 for details.

Figure 3. Block Diagram



Table 4. AC Measurement Conditions

| Input Rise and Fall Times             | ≤ 5ns   |
|---------------------------------------|---------|
| Input Pulse Voltages                  | 0 to 3V |
| Input and Output Timing Ref. Voltages | 1.5V    |

Note that Output Hi-Z is defined as the point where data is no longer driven.

The memory locations, to provide user accessible BYTEWIDE™ clock information are in the bytes with addresses 7FF1 and 7FF9h-7FFFh (located in Table 11). The clock locations contain the century, year, month, date, day, hour, minute, and second in 24 hour BCD format. Corrections for 28, 29 (leap year-compliant until the year 2100), 30, and 31 day months are made automatically.

Byte 7FF8h is the clock control register. This byte controls user access to the clock information and also stores the clock calibration setting.

Byte 7FF7h contains the watchdog timer setting. The watchdog timer redirects an out-of-control microprocessor and provides a reset or interrupt to it. Byte 7FF2h-7FF5h are reserved for clock alarm programming.

These bytes can be used to set the alarm. This will generate an active low signal on the  $\overline{IRQ}/FT$  pin when the alarm bytes match the date, hours, minutes and seconds of the clock. The eight clock bytes are not the actual clock counters themselves; they are memory locations consisting of Bi-PORT<sup>IM</sup> read/write memory cells. The M48T37Y/37V includes a clock control circuit which updates the clock bytes with current information once per second. The information can be accessed by the user in the same manner as any other location in the static memory array.

The M48T37Y/37V also has its own Power-fail Detect circuit. The control circuitry constantly monitors the single  $V_{CC}$  supply for an out of tolerance condition. When  $V_{CC}$  is out of tolerance, the circuit writes protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low  $V_{CC}$ . As  $V_{CC}$  falls below the Battery Back-up Switchover Voltage ( $V_{SO}$ ), the control circuitry connects the battery which maintains data and clock operation until valid power returns.

Figure 4. AC Testing Load Circuit



Note: Excluding open-drain output pins.

### **READ MODE**

The M48T37Y/37V is in the Read Mode whenever Write Enable ( $\overline{\mathbb{E}}$ ) is low. The unique address specified by the 15 Address Inputs defines which one of the 32,752 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within Address Access time ( $t_{AVQV}$ ) after the last address input signal is stable, providing that the  $\overline{\mathbb{E}}$  and Output Enable ( $\overline{\mathbb{G}}$ ) access times are also satisfied. If the  $\overline{\mathbb{E}}$  and  $\overline{\mathbb{G}}$  access times are not met, valid data will be available after the latter of the Chip Enable Access time ( $t_{ELQV}$ ) or Output Enable Access time ( $t_{CQV}$ ).

The state of the eight three-state Data I/O signals is controlled by  $\overline{E}$  and  $\overline{G}$ . If the outputs are activated before  $t_{AVQV}$ , the data lines will be driven to an indeterminate state until  $t_{AVQV}$ .

If the Address Inputs are changed while  $\overline{E}$  and  $\overline{G}$  remain active, output data will remain valid for Output Data Hold time  $(t_{AXQX})$  but will be indeterminate until the next Address Access.

# Table 5. Capacitance $^{(1, 2)}$ $(T_A = 25 \, ^{\circ}C)$

| Г | Symbol                                         | Parameter         | Test Condition        | Min | Max | Unit |
|---|------------------------------------------------|-------------------|-----------------------|-----|-----|------|
|   | C <sub>IN</sub>                                | Input Capacitance | $V_{IN} = 0V$         |     | 10  | pF   |
|   | C <sub>IO</sub> (3) Input / Output Capacitance |                   | V <sub>OUT</sub> = 0V |     | 10  | pF   |

Note: 1. Effective capacitance measured with power supply at 5V. 2. Sampled only, not 100% tested. 3. Outputs deselected.

### **Table 6. DC Characteristics**

 $(T_A = 0 \text{ to } 70 \, ^{\circ}\text{C or } -40 \text{ to } 85 \, ^{\circ}\text{C})$ 

|                                |                                  |                                         | M48                                           | Т37Ү                  | M48                   | T37V                  |    |
|--------------------------------|----------------------------------|-----------------------------------------|-----------------------------------------------|-----------------------|-----------------------|-----------------------|----|
| Symbol                         | Parameter                        | Test Condition                          | Test Condition V <sub>CC</sub> = 4.5V to 5.5V |                       | V <sub>CC</sub> = 3.0 | Unit                  |    |
|                                |                                  |                                         | Min                                           | Max                   | Min                   | Max                   |    |
| ILI <sup>(1)</sup>             | Input Leakage Current            | $0V \le V_{IN} \le V_{CC}$              |                                               | ±1                    |                       | ±1                    | μΑ |
| I <sub>LO</sub> <sup>(1)</sup> | Output Leakage Current           | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> |                                               | ±1                    |                       | ±1                    | μΑ |
| Icc                            | Supply Current                   | Outputs open                            |                                               | 50                    |                       | 33                    | mA |
| I <sub>CC1</sub>               | Supply Current (Standby)<br>TTL  | Ē = V <sub>IH</sub>                     |                                               | 3                     |                       | 2                     | mA |
| I <sub>CC2</sub>               | Supply Current (Standby)<br>CMOS | $\overline{E} = V_{CC} - 0.2V$          |                                               | 3                     |                       | 2                     | mA |
| V <sub>IL</sub> (2)            | Input Low Voltage                |                                         | -0.3                                          | 0.8                   | -0.3                  | 0.8                   | V  |
| V <sub>IH</sub>                | Input High Voltage               |                                         | 2.2                                           | V <sub>CC</sub> + 0.3 | 2.2                   | V <sub>CC</sub> + 0.3 | V  |
| V <sub>OL</sub>                | Output Low Voltage (standard)    | I <sub>OL</sub> = 2.1mA                 |                                               | 0.4                   |                       | 0.4                   | V  |
| V <sub>OL</sub>                | Output Low Voltage (open drain)  | I <sub>OL</sub> = 10mA                  |                                               | 0.4                   |                       | 0.4                   | V  |
| V <sub>OH</sub> <sup>(2)</sup> | Output High Voltage              | I <sub>OH</sub> = -1mA                  | 2.4                                           |                       | 2.4                   |                       | V  |

Note: 1. Outputs deselected.

2. Negative spikes of –1V allowed for up to 10ns once per cycle.

Table 7. Power Down/Up Trip Points DC Characteristics (1)

 $(T_A = 0 \text{ to } 70 \, ^{\circ}\text{C or } -40 \text{ to } 85 \, ^{\circ}\text{C})$ 

| Symbol           | Parameter                                           | Min     | Тур               | Max                     | Unit |       |
|------------------|-----------------------------------------------------|---------|-------------------|-------------------------|------|-------|
| V <sub>PFD</sub> | Power-fail Deselect Voltage                         | M48T37Y | 4.2               | 4.4                     | 4.5  | V     |
| VPFD             | Fower-ian Deserect Voltage                          | M48T37V | 2.7               | 2.9                     | 3.0  | V     |
| V <sub>SO</sub>  | Battery Back-up Switchover Voltage                  | M48T37Y |                   | V <sub>BAT</sub>        |      | V     |
| V 50             | Battery Back-up Switchover Voltage                  | M48T37V |                   | V <sub>PFD</sub> –100mV |      | V     |
| ton              | Expected Data Retention Time (25°C)                 | Grade 1 | 5                 | 7                       |      | YEARS |
| שלי              | t <sub>DR</sub> Expected Data Retention Time (25°C) |         | 10 <sup>(2)</sup> |                         |      | YEARS |

### Table 8. Power Down/Up AC Characteristics

 $(T_A = 0 \text{ to } 70 \, ^{\circ}\text{C or } -40 \text{ to } 85 \, ^{\circ}\text{C})$ 

| Symbol               | Parameter                                                                                       | Min | Max | Unit |    |
|----------------------|-------------------------------------------------------------------------------------------------|-----|-----|------|----|
| t <sub>F</sub> (1)   | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> Fall Time                      |     | 300 |      | μs |
| t <sub>FB</sub> (2)  | t <sub>ER</sub> (2) V <sub>PFD</sub> (min) to V <sub>SS</sub> V <sub>CC</sub> Fall Time M48T37Y |     |     |      | μs |
| FB ` ′               | VPFD (IIIII) to VSS VCC I all Tille                                                             | 150 |     | μs   |    |
| t <sub>R</sub>       | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> Rise Time                      |     | 10  |      | μs |
| t <sub>RB</sub>      | V <sub>SS</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> Rise Time                             | 1   |     | μs   |    |
| t <sub>REC</sub> (3) | V <sub>PFD</sub> (max) to RST High                                                              | 40  | 200 | ms   |    |

Note: 1. V<sub>PFD</sub> (max) to V<sub>PFD</sub> (min) fall time of less than tF may result in deselection/write protection not occurring until 200µs after V<sub>CC</sub> pass-

2.  $V_{PFD}$  (min) to  $V_{SS}$  fall time of less than  $t_{FB}$  may cause corruption of RAM data. 3.  $t_{REC}$  (min) = 20ms for Industrial Temperature Range - grade 6 device.

Figure 5. Power Down/Up Mode AC Waveforms



Note: 1. All voltages referenced to Vss.
2. Using larger M4T32-BR12SH6 SNAPHAT top (recommended for Industrial Temperature Range - grade 6 device).

Figure 6. Read Mode AC Waveforms.



Note: Write Enable  $(\overline{W})$  = High.

Table 9. Read Mode AC Characteristics (T<sub>A</sub> = 0 to 70  $^{\circ}$ C or -40 to 85  $^{\circ}$ C)

|                       |                                         | M48                   | T37Y      | M48                   | Г37V |    |
|-----------------------|-----------------------------------------|-----------------------|-----------|-----------------------|------|----|
| Symbol                | Parameter                               | V <sub>CC</sub> = 4.5 | V to 5.5V | V <sub>CC</sub> = 3.0 | Unit |    |
| Syllibol              | raidilietei                             | -7                    | 70        | -1                    | 10   | ]  |
|                       |                                         | Min                   | Max       | Min                   | Max  |    |
| t <sub>AVAV</sub>     | Read Cycle Time                         | 70                    |           | 100                   |      | ns |
| t <sub>AVQV</sub> (1) | Address Valid to Output Valid           |                       | 70        |                       | 100  | ns |
| t <sub>ELQV</sub> (1) | Chip Enable Low to Output Valid         |                       | 70        |                       | 100  | ns |
| t <sub>GLQV</sub> (1) | Output Enable Low to Output Valid       |                       | 35        |                       | 50   | ns |
| t <sub>ELQX</sub> (2) | Chip Enable Low to Output Transition    | 5                     |           | 10                    |      | ns |
| t <sub>GLQX</sub> (2) | Output Enable Low to Output Transition  | 5                     |           | 5                     |      | ns |
| t <sub>EHQZ</sub> (2) | Chip Enable High to Output Hi-Z         |                       | 25        |                       | 50   | ns |
| t <sub>GHQZ</sub> (2) | Output Enable High to Output Hi-Z       |                       | 25        |                       | 40   | ns |
| t <sub>AXQX</sub> (1) | Address Transition to Output Transition | 10                    |           | 10                    |      | ns |

Note: 1.  $C_L = 100pF$ . 2.  $C_L = 5pF$ .



Figure 7. Write Enable Controlled, Write AC Waveform

### **WRITE MODE**

The M48T37Y/37V is in the Write Mode whenever  $\overline{W}$  and  $\overline{E}$  are low. The start of a write is referenced from the latter occurring falling edge of  $\overline{W}$  or  $\overline{E}$ . A write is terminated by the earlier rising edge of  $\overline{W}$  or  $\overline{E}$ . The addresses must be held valid throughout the cycle.  $\overline{E}$  or  $\overline{W}$  must return high for a minimum of  $t_{EHAX}$  from Chip Enable or  $t_{WHAX}$  from Write Enable prior to the initiation of another read or write cycle. Data-in must be valid  $t_{DVWH}$  prior to the end of write and remain valid for  $t_{WHDX}$  afterward.  $\overline{G}$  should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on  $\overline{E}$  and  $\overline{G}$  a low on  $\overline{W}$  will disable the outputs  $t_{WLQZ}$  after  $\overline{W}$  falls.

### **DATA RETENTION MODE**

With valid V<sub>CC</sub> applied, the M48T37Y/37V operates as a conventional BYTEWIDE static RAM. Should the Supply Voltage decay, the RAM will automatically power-fail deselect, write protecting itself when V<sub>CC</sub> falls within the V<sub>PFD</sub> (max), V<sub>PFD</sub> (min) window. All outputs become high impedance, and all inputs are treated as "don't care".

**Note**: A power failure during a write cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below V<sub>PFD</sub> (min), the user can be assured the memory will be in a write protected state, provided the V<sub>CC</sub> fall time is not less than t<sub>F</sub>.

The M48T37Y/37V may respond to transient noise spikes on  $V_{CC}$  that reach into the deselect window during the time the device is sampling  $V_{CC}$ . Therefore, decoupling of the power supply lines is recommended.

When  $V_{CC}$  drops below  $V_{SO}$ , the control circuit switches power to the internal battery which preserves data and powers the clock. The internal button cell will maintain data in the M48T37Y/37V for an accumulated period of at least 7 years at room temperature when  $V_{CC}$  is less than  $V_{SO}$ . As system power returns and  $V_{CC}$  rises above  $V_{SO}$ , the battery is disconnected, and the power supply is switched to external  $V_{CC}$ . Normal RAM operation can resume  $t_{REC}$  after  $V_{CC}$  reaches  $V_{PFD}$  (max).

For more information on Battery Storage Life refer to the Application Note AN1012.

Table 10. Write Mode AC Characteristics (TA = 0 to 70  $^{\circ}$ C or -40 to 85  $^{\circ}$ C)

|                          |                                         | M48                   | Г37Ү      | M48                   | T37V      |      |  |
|--------------------------|-----------------------------------------|-----------------------|-----------|-----------------------|-----------|------|--|
| Cumbal                   | Parameter                               | V <sub>CC</sub> = 4.5 | V to 5.5V | V <sub>CC</sub> = 3.0 | V to 3.6V | Unit |  |
| Symbol                   | Parameter                               | -7                    | 0         | -1                    | 0         |      |  |
|                          |                                         | Min                   | Max       | Min                   | Max       |      |  |
| tavav                    | Write Cycle Time                        | 70                    |           | 100                   |           | ns   |  |
| t <sub>AVWL</sub>        | Address Valid to Write Enable Low       | 0                     |           | 0                     |           | ns   |  |
| t <sub>AVEL</sub>        | Address Valid to Chip Enable Low        | 0                     |           | 0                     |           | ns   |  |
| twLwH                    | Write Enable Pulse Width                | 50                    |           | 80                    |           | ns   |  |
| teleh                    | Chip Enable Low to Chip Enable High     | 55                    |           | 80                    |           | ns   |  |
| t <sub>WHAX</sub>        | Write Enable High to Address Transition | 0                     |           | 10                    |           | ns   |  |
| t <sub>EHAX</sub>        | Chip Enable High to Address Transition  | 0                     |           | 10                    |           | ns   |  |
| t <sub>DVWH</sub>        | Input Valid to Write Enable High        | 30                    |           | 50                    |           | ns   |  |
| t <sub>DVEH</sub>        | Input Valid to Chip Enable High         | 30                    |           | 50                    |           | ns   |  |
| t <sub>WHDX</sub>        | Write Enable High to Input Transition   | 5                     |           | 5                     |           | ns   |  |
| teHDX                    | Chip Enable High to Input Transition    | 5                     |           | 5                     |           | ns   |  |
| t <sub>WLQZ</sub> (1, 2) | Write Enable Low to Output Hi-Z         |                       | 25        |                       | 50        | ns   |  |
| t <sub>AVWH</sub>        | Address Valid to Write Enable High      | 60                    |           | 80                    |           | ns   |  |
| t <sub>AVEH</sub>        | Address Valid to Chip Enable High       | 60                    |           | 80                    |           | ns   |  |
| t <sub>WHQX</sub> (1, 2) | Write Enable High to Output Transition  | 5                     |           | 10                    |           | ns   |  |

Note: 1. C<sub>L</sub> = 5pF.

2. If  $\overline{E}$  goes low simultaneously with  $\overline{W}$  going low, the outputs remain in the high impedance state.

A0-A14

VALID

tAVEH

tAVEL

tAVWL

TEHDX

A100927

Figure 8. Chip Enable Controlled, Write AC Waveforms





### **POWER-ON RESET**

The M48T37Y/37V continuously monitors V<sub>CC</sub>. When V<sub>CC</sub> falls to the power fail detect trip point, the  $\overline{RST}$  pulls low (open drain) and remains low on power-up for 40ms to 200ms after V<sub>CC</sub> passes V<sub>PFD</sub>.  $\overline{RST}$  is valid for all V<sub>CC</sub> conditions. The  $\overline{RST}$  pin is an open drain output and an appropriate resistor to V<sub>CC</sub> should be chosen to control rise time.

### **PROGRAMMABLE INTERRUPTS**

The M48T37Y/37V provides two programmable interrupts; an alarm and a watchdog. When an interrupt condition occurs, the M48T37Y/37V sets the appropriate flag bit in the flag register 7FF0h. The interrupt enable bits in (AFE and ABE) in

7FF6h and the Watchdog Steering (WDS) bit in 7FF7h allow the interrupt to activate the IRQ/FT pin.

The interrupt flags and the  $\overline{IRQ}/FT$  output are cleared by a read to the flags register. An interrupt condition reset will not occur unless the addresses are stable at the flag location for at least 15ns while the device is in the read mode as shown in Figure 11.

The  $\overline{\mbox{IRQ}}/\mbox{FT}$  pin is an open drain output and requires a pull-up resistor (10k $\Omega$  recommended) to VCC. The pin remains in the high impedance state unless an interrupt occurs or the frequency test mode is enabled.

Table 11. Register Map

| Address | Data |            |          |         |             |             |           | Functio n | /Range     |       |
|---------|------|------------|----------|---------|-------------|-------------|-----------|-----------|------------|-------|
| Address | D7   | D6         | D5       | D4      | D3 D2 D1 D0 |             |           |           | BCD Format |       |
| 7FFFh   |      | 10 Y       | 'ears    |         |             | Ye          | ear       |           | Year       | 00-99 |
| 7FFEh   | 0    | 0          | 0        | 10 M    |             | Мо          | nth       |           | Month      | 01-12 |
| 7FFDh   | 0    | 0          | 10 [     | Date    |             | Date: Day   | of Month  |           | Date       | 01-31 |
| 7FFCh   | 0    | FT         | 0        | 0       | 0           | D           | ay of Wee | ek        | Day        | 01-7  |
| 7FFBh   | 0    | 0          | 10 F     | lours   |             | Но          | urs       |           | Hour       | 00-23 |
| 7FFAh   | 0    | 10 Minutes |          | 3       |             | Min         | utes      |           | Min        | 00-59 |
| 7FF9h   | ST   | 10 Seconds |          | s       |             | Sec         | onds      |           | Sec        | 00-59 |
| 7FF8h   | W    | R          | S        |         | (           | Calibration | 1         |           | Control    |       |
| 7FF7h   | WDS  | BMB4       | BMB3     | BMB2    | BMB1        | BMB0        | RB1       | RB0       | Watchdog   |       |
| 7FF6h   | AFE  | 0          | ABE      | 0       | 0           | 0           | 0         | 0         | Interrupts |       |
| 7FF5h   | RPT4 | 0          | Alarm    | 10 Date |             | Alarm       | Date      |           | Alarm Date | 01-31 |
| 7FF4h   | RPT3 | 0          | Alarm 1  | 0 Hours |             | Alarm Hours |           |           |            | 00-23 |
| 7FF3h   | RPT2 | Alar       | m 10 Min | utes    |             | Alarm I     | Alarm Min | 00-59     |            |       |
| 7FF2h   | RPT1 | Alar       | m 10 Sec | onds    |             | Alarm S     | Alarm Sec | 00-59     |            |       |
| 7FF1h   |      | 1000       | Year     |         | 100 Year    |             |           |           | Century    | 00-99 |
| 7FF0h   | WDF  | AF         | Z        | BL      | Z           | Z           | Z         | Z         | Flags      |       |

Keys: S = Sign Bit

FT = Frequency Test Bit

R = Read Bit W = Write Bit ST = Stop Bit 0 = Must be set to '0'

BL = Battery Low Flag

BMB0-BMB4 = Watchdog Multiplier Bits

AFE = Alarm Flag Enable Flag

RB0-RB1 = Watchdog Resolution Bits

WDS = Watchdog Steering Bit

ABE = Alarm in Battery Back-Up Mode Enable Bit

RPT1-RPT4 = Alarm Repeat Mode Bits

WDF = Watchdog Flag
AF = Alarm Flag
Z = '0' and are Read only

### **CLOCK OPERATIONS**

### Reading the Clock

Updates to the TIMEKEEPER registers should be halted before clock data is read to prevent reading data in transition. Because the BiPORT TIME-KEEPER cells in the RAM array are only data registers, and not the actual clock counters, updating the registers can be halted without disturbing the clock itself.

Updating is halted when a '1' is written to the READ bit, D6 in the Control Register 7FF8h. As long as a '1' remains in that position, updating is halted. After a halt is issued, the registers reflect

the count; that is, the day, date, and the time that were current at the moment the halt command was issued.

All of the TIMEKEEPER registers are updated simultaneously. A halt will not interrupt an update in

progress. Updating will resume within a second after the bit is reset to a '0'.

### **Setting the Clock**

Bit D7 of the Control Register (7FF8h) is the WRITE bit. Setting the WRITE bit to a '1', like the READ bit, halts updates to the TIMEKEEPER registers. The user can then load them with the correct day, date, and time data in 24 hour BCD format (see Table 11). Resetting the WRITE bit to a '0' then transfers the values of all time registers (7FF1h, 7FF9h-7FFFh) to the actual TIMEKEEPER counters and allows normal operation to resume. After the WRITE bit is reset, the next clock update will occur in approximately one second.

**Note**: Upon power-up following a power failure, both the WRITE bit and the READ bit will be reset to '0'.

577



Figure 10. Crystal Accuracy Across Temperature

### Stopping and Starting the Oscillator

The oscillator may be stopped at any time. If the device is going to spend a significant amount of time on the shelf, the oscillator can be turned off to minimize current drain on the battery. The STOP bit is the MSB of the seconds register. Setting it to a '1' stops the oscillator. When reset to a '0', the M48T37Y/37V oscillator starts within one second.

**Note**: It is not necessary to set the WRITE bit when setting or resetting the FREQUENCY TEST bit (FT) or the STOP bit (ST).

### Calibrating the Clock

The M48T37Y/37V is driven by a quartz controlled oscillator with a nominal frequency of 32,768 Hz. The devices are tested not to exceed  $\pm 35$  ppm (parts per million) oscillator frequency error at 25 °C, which equates to about  $\pm 1.53$  minutes per month. With the calibration bits properly set, the accuracy of each M48T37Y/37V improves to better than  $\pm 1/-2$  ppm at 25 °C.

The oscillation rate of any crystal changes with temperature (see Figure 10). Most clock chips compensate for crystal frequency and temperature shift error with cumbersome trim capacitors. The M48T37Y/37V design, however, employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 256 stage, as shown in Fig-

ure 9. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five bit Calibration byte found in the Control Register. Adding counts speeds the clock up, subtracting counts slows the clock down.

The Calibration byte occupies the five lower order bits (D4-D0) in the Control Register 7FF8h. These bits can be set to represent any value between 0 and 31 in binary form. Bit D5 is a Sign bit; '1' indicates positive calibration, '0' indicates negative calibration. Calibration occurs within a 64 minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary '1' is loaded into the register, only the first 2 minutes in the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on.

Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125, 829, 120 (64 minutes x 60 seconds/minute x 32,768 cycles/second) actual oscillator cycles, that is +4.068 or -2.034 ppm of adjustment per calibration step in the calibration register. Assuming that the oscillator is in fact running at exactly 32,768 Hz, each of the 31 increments in the Calibration byte would represent +10.7 or -5.35

Figure 11. Interrupt Reset Waveforms



seconds per month which corresponds to a total range of +5.5 or -2.75 minutes per month.

Two methods are available for ascertaining how much calibration a given M48T37Y/37V may require. The first involves simply setting the clock, letting it run for a month and comparing it to a known accurate reference (like WWW broadcasts). While that may seem crude, it allows the designer to give the end user the ability to calibrate his clock as his environment may require, even after the final product is packaged in a non-user serviceable enclosure. All the designer has to do is provide a simple utility that accesses the Calibration byte.

The second approach is better suited to a manufacturing environment, and involves the use of the IRQ/FT pin. The pin will toggle at 512Hz when the Stop bit (ST, D7 of 7FF9h) is '0', the Frequency Test Bit (FT, D6 of 7FFCh) is '1', the Alarm Flag Enable Bit (AFE, D7 of 7FF6h) is '0', and the Watchdog Steering bit (WDS, D7 of 7FF7h) is '1' or the Watchdog Register is reset (7FF7h=0).

Any deviation from 512 Hz indicates the degree and direction of oscillator frequency shift at the test temperature. For example, a reading of 512.01024 Hz would indicate a +20 ppm oscillator frequency error, requiring a -10(WR001010) to be loaded into the Calibration Byte for correction. Note that setting or changing the Calibration Byte does not affect the Frequency test output frequency.

The  $\overline{IRQ}/FT$  pin is an open drain output which requires a pull-up resistor for proper operation. A 500-10k $\Omega$  resistor is recommended in order to control the rise time. The FT bit is cleared on power-down.

For more information on calibration, see the Application Note AN934 "TIMEKEEPER Calibration".

### SETTING ALARM CLOCK

Registers 7FF5h-7FF2h contain the alarm settings. The alarm can be configured to go off at a predetermined time on a specific day of the month or repeat every day, hour, minute, or second. It can also be programmed to go off while the M48T37Y/37V is in the battery back-up mode of operation to serve as a system wake-up call.

RPT1-RPT4 put the alarm in the repeat mode of operation. Table 12 shows the possible configurations. Codes not listed in the table default to the once per second mode to quickly alert the user of an incorrect alarm setting.

**Note**: User must transition address (or toggle chip enable) to see Flag bit change.

When the clock information matches the alarm clock settings based on the match criteria defined by RPT1-RPT4, AF is set. If AFE is also set, the alarm condition activates the IRQ/FT pin. To disable alarm, write '0' to the Alarm Date registers and RPT1-4. The alarm flag and the IRQ/FT output are cleared by a read to the Flags register.

The IRQ/FT pin can also be activated in the battery back-up mode. The IRQ/FT will go low if an alarm occurs and both Alarm in Battery Back-up Mode Enable (ABE) and AFE are set. The ABE and AFE bits are reset during power-up, therefore an alarm generated during power-up will only set AF. The user can read the Flag Register at system boot-up to determine if an alarm was generated while the M48T37Y/37V was in the deselect mode during power-up. Figure 12 illustrates the back-up mode alarm timing.



Figure 12. Back-up Mode Alarm Waveforms

Table 12. Alarm Repeat Mode

| RPT4 | RPT3 | RPT2 | RPT1           | Alarm Activated |
|------|------|------|----------------|-----------------|
| 1    | 1    | 1    | 1              | Once per Second |
| 1    | 1    | 1    | 0              | Once per Minute |
| 1    | 1    | 0    | 0              | Once per Hour   |
| 1    | 0    | 0    | 0              | Once per Day    |
| 0    | 0    | 0    | 0 Once per Mon |                 |

### WATCHDOG TIMER

The watchdog timer can be used to detect an out-of-control microprocessor. The user programs the watchdog timer by setting the desired amount of time-out into the eight bit Watchdog Register, address 7FF7h. The five bits (BMB4-BMB0) store a binary multiplier and the two lower order bits (RB1-RB0) select the resolution, where 00 = 1/16 second, 01 = 1/4second, 10 = 1 second, and 11 = 4 seconds. The amount of time-out is then determined to be the multiplication of the five bit multiplier value with the resolution. (For example: writing 00001110 in the Watchdog Register = 3x1 or 3 seconds).

**Note**: Accuracy of timer is within  $\pm$  the selected resolution.

If the processor does not reset the timer within the specified period, the M48T37Y/37V sets the Watchdog Flag (WDF) and generates a watchdog interrupt or a microprocessor reset. WDF is reset by reading the Flags Register (Address 1FF0h).

The most significant bit of the Watchdog Register is the Watchdog Steering Bit. When set to a '0', the watchdog will activate the  $\overline{\text{IRQ}}/\text{FT}$  pin when timedout. When WDS is set to a '1', the watchdog will output a negative pulse on the RST pin for a duration of 40ms to 200ms. The Watchdog register and the FT bit will reset to a '0' at the end of a Watchdog time-out when the WDS bit is set to a '1'.

The watchdog timer resets when the microprocessor performs a re-write of the Watchdog Register or an edge transition, (low to high / high to low) on the WDI pin occurs. The time-out period then starts over.

The watchdog timer is disabled by writing a value of 00000000 to the eight bits in the Watchdog Register. Should the watchdog timer time out, a value of 00h needs to be written to the Watchdog Register in order to clear the IRQ/FT pin.

The watchdog function is automatically disabled upon power-down and the Watchdog Register is cleared. If the watchdog function is set to output to the  $\overline{IRQ}/FT$  pin and the frequency test function is activated, the watchdog or alarm function prevails and the frequency test function is denied. The WDI pin should be connected to  $V_{SS}$  if not used.

Table 13. Default Values

| Condition                                         | w | R | FT | AFE | ABE | WATCHDOG<br>Register <sup>(1)</sup> |
|---------------------------------------------------|---|---|----|-----|-----|-------------------------------------|
| Initial Power-up (Battery Attach for SNAPHAT) (2) | 0 | 0 | 0  | 0   | 0   | 0                                   |
| Subsequent Power-up / RESET (3)                   | 0 | 0 | 0  | 0   | 0   | 0                                   |
| Power-down <sup>(4)</sup>                         | 0 | 0 | 0  | 1   | 1   | 0                                   |

- Note: 1. WDS. BMB0-BMB4. RBO. RB1.
  - 2. State of other control bits undefined.
  - 3. State of other control bits remains unchanged.
  - 4. Assuming these bits set to '1' prior to power-down.

Figure 13. Supply Voltage Protection



### **BATTERY LOW FLAG**

The M48T37Y/37V automatically performs periodic battery voltage monitoring upon power-up. The Battery Low Flag (BL), Bit D4 of Flags Register 7FF0h, will be asserted high if the SNAPHAT battery is found to be less than approximately 2.5V. The BL flag will remain active until completion of battery replacement and subsequent battery low monitoring tests, during the next power-up sequence.

If a battery low is generated during a power-up sequence, this indicates that the battery voltage is below 2.5V (approximately), which may be insufficient to maintain data integrity. Data should be considered suspect and verified as correct. A fresh battery should be installed.

**Note**: Battery monitoring is a useful technique only when performed periodically. The M48T37Y/37V only monitors the battery when a nominal  $V_{CC}$  is

applied to the device. Thus applications which require extensive durations in the battery back-up mode should be powered-up periodically (at least once every few months) in order for this technique to be beneficial. Additionally, if a battery low is indicated, data integrity should be verified upon power-up via a checksum or other technique.

#### **POWER-ON DEFAULTS**

Upon application of power to the device, the following register bits are set to a '0' state: WDS; BMB0-BMB4; RB0-RB1; AFE; ABE; W; R; FT. (See Table 13).

# POWER SUPPLY DECOUPLING and UNDERSHOOT PROTECTION

 $I_{CC}$  transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the  $V_{CC}$  bus. These transients can be reduced if capacitors are used to store energy, which stabilizes the  $V_{CC}$  bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of  $0.1\mu F$  (as shown in Figure 13) is recommended in order to provide the needed filtering.

In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on  $V_{CC}$  that drive it to values below  $V_{SS}$  by as much as one Volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, it is recommended to connect a schottky diode from  $V_{CC}$  to  $V_{SS}$  (cathode connected to  $V_{CC}$ , anode to  $V_{SS}$ ). Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount.

**Table 14. Ordering Information Scheme** 



Note: 1. The SOIC package (SOH44) requires the battery package (SNAPHAT) which is ordered separately under the part number "M4TXX-BR12SH1" in plastic tube or "M4TXX-BR12SH1TR" in Tape & Reel form.

Caution: Do not place the SNAPHAT battery package "M4TXX-BR12SH1" in conductive foam since will drain the lithium button-cell battery.

For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you.

**Table 15. Revision History** 

| Date          | Revision Details                                                                                                                  |  |  |  |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| December 1999 | First Issue                                                                                                                       |  |  |  |  |
| 02/07/00      | From Preliminary Data to Data Sheet Battery Low Flag paragraph changed 100ns speed class identifier changed (Tables 9, 10 and 14) |  |  |  |  |

Table 16. SOH44 - 44 lead Plastic Small Outline, 4-socket SNAPHAT, Package Mechanical Data

| Symb |      | mm    |       | inches |       |       |  |
|------|------|-------|-------|--------|-------|-------|--|
|      | Тур  | Min   | Max   | Тур    | Min   | Max   |  |
| А    |      |       | 3.05  |        |       | 0.120 |  |
| A1   |      | 0.05  | 0.36  |        | 0.002 | 0.014 |  |
| A2   |      | 2.34  | 2.69  |        | 0.092 | 0.106 |  |
| В    |      | 0.36  | 0.46  |        | 0.014 | 0.018 |  |
| С    |      | 0.15  | 0.32  |        | 0.006 | 0.012 |  |
| D    |      | 17.71 | 18.49 |        | 0.697 | 0.728 |  |
| E    |      | 8.23  | 8.89  |        | 0.324 | 0.350 |  |
| е    | 0.81 | -     | -     | 0.032  | -     | -     |  |
| eB   |      | 3.20  | 3.61  |        | 0.126 | 0.142 |  |
| Н    |      | 11.51 | 12.70 |        | 0.453 | 0.500 |  |
| L    |      | 0.41  | 1.27  |        | 0.016 | 0.050 |  |
| α    |      | 0°    | 8°    |        | 0°    | 8°    |  |
| N    |      | 44    |       |        | 44    |       |  |
| СР   |      |       | 0.10  |        |       | 0.004 |  |

Figure 14. SOH44 - 44 lead Plastic Small Outline, 4-socket SNAPHAT, Package Outline

B

C

B

A

A

A

A

A

A

A

A

A

A

A

SOH-A

Drawing is not to scale.

577

Table 17. M4T28-BR12SH SNAPHAT Housing for 48 mAh Battery & Crystal, Package Mechanical Data

| Symb |     | mm    |       | inches |       |       |  |
|------|-----|-------|-------|--------|-------|-------|--|
|      | Тур | Min   | Max   | Тур    | Min   | Max   |  |
| А    |     |       | 9.78  |        |       | 0.385 |  |
| A1   |     | 6.73  | 7.24  |        | 0.265 | 0.285 |  |
| A2   |     | 6.48  | 6.99  |        | 0.255 | 0.275 |  |
| А3   |     |       | 0.38  |        |       | 0.015 |  |
| В    |     | 0.46  | 0.56  |        | 0.018 | 0.022 |  |
| D    |     | 21.21 | 21.84 |        | 0.835 | 0.860 |  |
| E    |     | 14.22 | 14.99 |        | 0.560 | 0.590 |  |
| eA   |     | 15.55 | 15.95 |        | 0.612 | 0.628 |  |
| eB   |     | 3.20  | 3.61  |        | 0.126 | 0.142 |  |
| L    |     | 2.03  | 2.29  |        | 0.080 | 0.090 |  |

Figure 15. M4T28-BR12SH SNAPHAT Housing for 48 mAh Battery & Crystal, Package Outline D Ε SHTK-A

Drawing is not to scale.

57

Table 18. M4T32-BR12SH SNAPHAT Housing for 120 mAh Battery & Crystal, Package Mechanical Data

| Symb |     | mm    |       | inches |       |       |  |
|------|-----|-------|-------|--------|-------|-------|--|
|      | Тур | Min   | Max   | Тур    | Min   | Max   |  |
| А    |     |       | 10.54 |        |       | 0.415 |  |
| A1   |     | 8.00  | 8.51  |        | 0.315 | .0335 |  |
| A2   |     | 7.24  | 8.00  |        | 0.285 | 0.315 |  |
| А3   |     |       | 0.38  |        |       | 0.015 |  |
| В    |     | 0.46  | 0.56  |        | 0.018 | 0.022 |  |
| D    |     | 21.21 | 21.84 |        | 0.835 | 0.860 |  |
| E    |     | 17.27 | 18.03 |        | 0.680 | .0710 |  |
| eA   |     | 15.55 | 15.95 |        | 0.612 | 0.628 |  |
| eB   |     | 3.20  | 3.61  |        | 0.126 | 0.142 |  |
| L    |     | 2.03  | 2.29  |        | 0.080 | 0.090 |  |

Drawing is not to scale.

57

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is registered trademark of STMicroelectronics ® 2000 STMicroelectronics - All Rights Reserved

All other names are the property of their respective owners.

STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A.

http://www.st.com

4