## INTEGRATED CIRCUITS



Product specification File under Integrated Circuits, IC06 December 1990



Philips Semiconductors

## 74HC/HCT564

### FEATURES

- 3-state inverting outputs for bus oriented applications
- 8-bit positive-edge triggered register
- Common 3-state output enable input
- Independent register and 3-state buffer operation
- Output capability: bus driver
- I<sub>CC</sub> category: MSI

### **GENERAL DESCRIPTION**

The 74HC/HCT564 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT564 are octal D-type flip-flops featuring separate D-type inputs for each flip-flop and inverting 3-state outputs for bus oriented applications. A clock (CP) and an output enable  $\overline{(OE)}$  input are common to all flip-flops.

The 8 flip-flops will store the state of their individual D-inputs that meet the set-up and hold times requirements on the LOW-to-HIGH CP transition.

When  $\overline{OE}$  is LOW, the contents of the 8 flip-flops are available at the outputs.

When  $\overline{OE}$  is HIGH, the outputs go to the high impedance OFF-state. Operation of the  $\overline{OE}$  input does not affect the state of the flip-flops.

The "564" is functionally identical to the "574" but has inverting outputs. The "564" is functionally identical to the "534", but has a different pinning.

## QUICK REFERENCE DATA

GND = 0 V;  $T_{amb}$  = 25 °C;  $t_r$  =  $t_f$  = 6 ns

| SYMBOL                              |                                             | CONDITIONS                                    | TYP |     |      |
|-------------------------------------|---------------------------------------------|-----------------------------------------------|-----|-----|------|
| STMBOL                              | FARAMETER                                   | CONDITIONS                                    | нс  | нст | UNIT |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay CP to $\overline{Q}_n$    | $C_{L} = 15 \text{ pF}; V_{CC} = 5 \text{ V}$ | 15  | 16  | ns   |
| f <sub>max</sub>                    | maximum clock frequency                     |                                               | 127 | 62  | MHz  |
| Cl                                  | input capacitance                           |                                               | 3.5 | 3.5 | pF   |
| C <sub>PD</sub>                     | power dissipation capacitance per flip-flop | notes 1 and 2                                 | 27  | 27  | pF   |

#### Notes

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

 $P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz

 $f_o = output$  frequency in MHz

 $\Sigma~(C_L \times V_{CC}{}^2 \times f_o)$  = sum of outputs

 $C_L$  = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is 
$$V_I$$
 = GND to  $V_{CC}$ ; for HCT the condition is  $V_I$  = GND to  $V_{CC}$  – 1.5 V

## **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

Downloaded from Elcodis.com electronic components distributor

## **PIN DESCRIPTION**

| PIN NO.                        | SYMBOL                               | NAME AND FUNCTION                         |
|--------------------------------|--------------------------------------|-------------------------------------------|
| 1                              | ŌĒ                                   | 3-state output enable input (active LOW)  |
| 2, 3, 4, 5, 6, 7, 8, 9         | D <sub>0</sub> to D <sub>7</sub>     | data inputs                               |
| 10                             | GND                                  | ground (0 V)                              |
| 11                             | СР                                   | clock input (LOW-to-HIGH, edge-triggered) |
| 19, 18, 17, 16, 15, 14, 13, 12 | $\overline{Q}_0$ to $\overline{Q}_7$ | 3-state flip-flop outputs                 |
| 20                             | V <sub>CC</sub>                      | positive supply voltage                   |



74HC/HCT564

Downloaded from Elcodis.com electronic components distributor

## 74HC/HCT564



## FUNCTION TABLE

| OPERATING         |    | INPUT      | 3              | INTERNAL   | OUTPUTS                              |  |  |
|-------------------|----|------------|----------------|------------|--------------------------------------|--|--|
| MODES             | OE | СР         | D <sub>n</sub> | FLIP-FLOPS | $\overline{Q}_0$ to $\overline{Q}_7$ |  |  |
| load and read     | L  | $\uparrow$ | I              | L          | н                                    |  |  |
| register          | L  | $\uparrow$ | h              | Н          | L                                    |  |  |
| load register and | Н  | $\uparrow$ | I              | L          | Z                                    |  |  |
| disable outputs   | Н  | $\uparrow$ | h              | Н          | Z                                    |  |  |

#### Notes

1. H = HIGH voltage level

h = HIGH voltage level one set-up time prior to the LOW-to-HIGH CP transition

- L = LOW voltage level
- I = LOW voltage level one set-up time prior to the LOW-to-HIGH CP transition
- Z = high impedance OFF-state
- $\uparrow$  = LOW-to-HIGH clock transition



## 74HC/HCT564

### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: bus driver  $I_{CC}$  category: MSI

## **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     | PARAMETER                                                                                                                              | T <sub>amb</sub> (°C) |                  |                 |                 |                 |                 |                 |     | TEST CONDITIONS   |           |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----|-------------------|-----------|
| CYMDOL                              |                                                                                                                                        | 74HC                  |                  |                 |                 |                 |                 |                 |     |                   |           |
| STMBOL                              |                                                                                                                                        | +25                   |                  |                 | -40 to +85      |                 | -40 to +125     |                 |     |                   | WAVEFORMS |
|                                     |                                                                                                                                        | min.                  | typ.             | max.            | min.            | max.            | min.            | max.            |     |                   |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay CP to $\overline{Q}_n$                                                                                               |                       | 50<br>18<br>14   | 165<br>33<br>28 |                 | 205<br>41<br>35 |                 | 250<br>50<br>43 | ns  | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>PZH</sub> / t <sub>PZL</sub> | $\begin{array}{c} \text{3-state output enable} \\ \text{time} \\ \overline{\text{OE}} \text{ to } \overline{\text{Q}}_{n} \end{array}$ |                       | 44<br>16<br>13   | 140<br>28<br>24 |                 | 175<br>35<br>30 |                 | 210<br>42<br>36 | ns  | 2.0<br>4.5<br>6.0 | Fig.8     |
| t <sub>PHZ</sub> / t <sub>PLZ</sub> | $\begin{array}{l} \text{3-state output disable} \\ \text{time} \\ \overline{\text{OE}} \text{ to } \overline{Q}_n \end{array}$         |                       | 50<br>18<br>14   | 135<br>27<br>23 |                 | 170<br>34<br>29 |                 | 205<br>41<br>35 | ns  | 2.0<br>4.5<br>6.0 | Fig.8     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                                                                                                 |                       | 14<br>5<br>4     | 60<br>12<br>10  |                 | 75<br>15<br>13  |                 | 90<br>18<br>15  | ns  | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                                                                                                       | 80<br>16<br>14        | 14<br>5<br>4     |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns  | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>su</sub>                     | set-up time<br>D <sub>n</sub> to CP                                                                                                    | 60<br>12<br>10        | 6<br>2<br>2      |                 | 75<br>15<br>13  |                 | 90<br>18<br>15  |                 | ns  | 2.0<br>4.5<br>6.0 | Fig.7     |
| t <sub>h</sub>                      | hold time<br>D <sub>n</sub> to CP                                                                                                      | 5<br>5<br>5           | 0<br>0<br>0      |                 | 5<br>5<br>5     |                 | 5<br>5<br>5     |                 | ns  | 2.0<br>4.5<br>6.0 | Fig.7     |
| f <sub>max</sub>                    | maximum clock pulse<br>frequency                                                                                                       | 6.0<br>30<br>35       | 38<br>115<br>137 |                 | 4.8<br>24<br>28 |                 | 4.0<br>20<br>24 |                 | MHz | 2.0<br>4.5<br>6.0 | Fig.6     |

## 74HC/HCT564

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: bus driver  $I_{CC}$  category: MSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT                            | UNIT LOAD COEFFICIENT |
|----------------------------------|-----------------------|
| ŌĒ                               | 0.80                  |
| D <sub>0</sub> to D <sub>7</sub> | 0.25                  |
| CP                               | 1.00                  |

### AC CHARACTERISTICS FOR 74HCT

GND = 0 V;  $t_r = t_f = 6 ns$ ;  $C_L = 50 pF$ 

|                                     | PARAMETER                                                       | T <sub>amb</sub> (°C) |      |      |            |      |             |      |      | TEST CONDITIONS        |           |
|-------------------------------------|-----------------------------------------------------------------|-----------------------|------|------|------------|------|-------------|------|------|------------------------|-----------|
| SAMBOI                              |                                                                 | 74HCT                 |      |      |            |      |             |      |      |                        |           |
| STIVIBUL                            |                                                                 | +25                   |      |      | -40 to +85 |      | -40 to +125 |      | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS |
|                                     |                                                                 | min.                  | typ. | max. | min.       | max. | min.        | max. |      | (-)                    |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay CP to $\overline{Q}_n$                        |                       | 19   | 35   |            | 44   |             | 53   | ns   | 4.5                    | Fig.6     |
| t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time $\overline{OE}$ to $\overline{Q}_n$  |                       | 19   | 35   |            | 44   |             | 53   | ns   | 4.5                    | Fig.8     |
| t <sub>PHZ</sub> / t <sub>PLZ</sub> | 3-state output disable time $\overline{OE}$ to $\overline{Q}_n$ |                       | 19   | 30   |            | 38   |             | 45   | ns   | 4.5                    | Fig.8     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                          |                       | 5    | 12   |            | 15   |             | 18   | ns   | 4.5                    | Fig.6     |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                                | 18                    | 8    |      | 23         |      | 27          |      | ns   | 4.5                    | Fig.6     |
| t <sub>su</sub>                     | set-up time<br>D <sub>n</sub> to CP                             | 12                    | 3    |      | 15         |      | 18          |      | ns   | 4.5                    | Fig.7     |
| t <sub>h</sub>                      | hold time<br>D <sub>n</sub> to CP                               | 3                     | -2   |      | 3          |      | 3           |      | ns   | 4.5                    | Fig.7     |
| f <sub>max</sub>                    | maximum clock pulse<br>frequency                                | 27                    | 56   |      | 22         |      | 18          |      | MHz  | 4.5                    | Fig.6     |

Downloaded from Elcodis.com electronic components distributor

## 74HC/HCT564

Product specification

### **AC WAVEFORMS**







### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".

## December 1990