# M29W400DT M29W400DB 4 Mbit (512Kb x8 or 256Kb x16, Boot Block) 3V Supply Flash Memory PRELIMINARY DATA #### **FEATURES SUMMARY** - SUPPLY VOLTAGE - V<sub>CC</sub> = 2.7V to 3.6V for Program, Erase and Read - ACCESS TIME: 45, 55, 70ns - PROGRAMMING TIME - 10µs per Byte/Word typical - 11 MEMORY BLOCKS - 1 Boot Block (Top or Bottom Location) - 2 Parameter and 8 Main Blocks - PROGRAM/ERASE CONTROLLER - Embedded Byte/Word Program algorithms - ERASE SUSPEND and RESUME MODES - Read and Program another Block during Erase Suspend - UNLOCK BYPASS PROGRAM COMMAND - Faster Production/Batch Programming - TEMPORARY BLOCK UNPROTECTION MODE - LOW POWER CONSUMPTION - Standby and Automatic Standby - 100,000 PROGRAM/ERASE CYCLES per BLOCK - **ELECTRONIC SIGNATURE** - Manufacturer Code: 0020h - Top Device Code M29W400DT: 00EEh - Bottom Device Code M29W400DB: 00EFh Figure 1. Packages February 2003 1/36 # M29W400DT, M29W400DB # **TABLE OF CONTENTS** | SUMMARY DESCRIPTION | . 5 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | Figure 2. Logic Diagram Table 1. Signal Names Figure 3. SO Connections Figure 4. TSOP Connections Figure 5. TFBGA Connections (Top view through package) Figure 6. Block Addresses (x8) Figure 7. Block Addresses (x16) | . 5<br>. 6<br>. 6<br>. 7 | | SIGNAL DESCRIPTIONS | 10 | | Address Inputs (A0-A17). Data Inputs/Outputs (DQ0-DQ7). Data Inputs/Outputs (DQ8-DQ14). Data Input/Output or Address Input (DQ15A-1). Chip Enable (E). Output Enable (G). Write Enable (W). Reset/Block Temporary Unprotect (RP). Ready/Busy Output (RB). Byte/Word Organization Select (BYTE). VCC Supply Voltage. VSS Ground. | 10<br>10<br>10<br>10<br>10<br>10<br>10<br>10 | | BUS OPERATIONS | 11 | | Bus Read. Bus Write. Output Disable. Standby. Automatic Standby. Special Bus Operations. Electronic Signature. Block Protection and Blocks Unprotection. Table 2. Bus Operations, BYTE = V <sub>IL</sub> Table 3. Bus Operations, BYTE = V <sub>IH</sub> . | 11<br>11<br>11<br>11<br>11<br>11<br>11 | | COMMAND INTERFACE | 12 | | Read/Reset Command. Auto Select Command. Program Command. Unlock Bypass Command. Unlock Bypass Program Command. Unlock Bypass Reset Command. Chip Erase Command. Block Erase Command. Erase Suspend Command. | 12<br>13<br>13<br>13<br>13 | | | Erase Resume Command | | |----|----------------------------------------------------------------------------------------------|------| | | Table 5. Commands, 16-bit mode, BYTE = V <sub>IH</sub> | . 15 | | | Table 6. Commands, 8-bit mode, BYTE = V <sub>IL</sub> | . 15 | | | Table 4. Program, Erase Times and Program, Erase Endurance Cycles | . 14 | | ST | ATUS REGISTER | . 16 | | | Data Polling Bit (DQ7) | . 16 | | | Toggle Bit (DQ6) | . 16 | | | Error Bit (DQ5) | | | | Erase Timer Bit (DQ3) | | | | Alternative Toggle Bit (DQ2) | | | | Table 7. Status Register Bits | | | | Figure 8. Data Polling Flowchart | | | | Figure 9. Data Toggle Flowchart | . 17 | | MA | XIMUM RATING | . 18 | | | Table 8. Absolute Maximum Ratings | . 18 | | DC | and AC PARAMETERS | . 19 | | | Table 9. Operating and AC Measurement Conditions | | | | Figure 10. AC Measurement I/O Waveform | | | | Figure 11. AC Measurement Load Circuit | | | | Table 10. Device Capacitance | | | | Table 11. DC Characteristics | | | | Figure 12. Read Mode AC Waveforms | | | | Table 12. Read AC Characteristics | | | | Figure 13. Write AC Waveforms, Write Enable Controlled | | | | Figure 14. Write AC Waveforms, Chip Enable Controlled | | | | Table 14. Write AC Wavelorms, Chip Enable Controlled | | | | Figure 15. Reset/Block Temporary Unprotect AC Waveforms | | | | Table 15. Reset/Block Temporary Unprotect AC Characteristics | | | PA | CKAGE MECHANICAL | | | | Figure 16. SO44 - 44 lead Plastic Small Outline, 525 mils body width, Package Outline | | | | Table 16. SO44 – 44 lead Plastic Small Outline, 525 mils body width, Package Mechanical Data | | | | Figure 17. TSOP48 – 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Outline | | | | Table 17. TSOP48 – 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Mechanical Data | | | | Figure 18. TFBGA48 6x9mm – 6x8 ball array – 0.80mm pitch, Bottom View Package Outline | | | | Table 18. TFBGA48 6x9mm – 6x8 active ball array – 0.80mm pitch, Package Mechanical Data. | | | PA | RT NUMBERING | . 28 | | | Table 19 Ordering Information Scheme | 28 | # M29W400DT, M29W400DB | APPENDIX A. BLOCK ADDRESS TABLE | 29 | |----------------------------------------------------------------------------|----| | Table 20. Top Boot Block Addresses M29W400DT | 29 | | Table 21. Bottom Boot Block Addresses M29W400DB | 29 | | APPENDIX B. BLOCK PROTECTION | 30 | | Programmer Technique | 30 | | In-System Technique | | | Table 22. Programmer Technique Bus Operations, BYTE = $V_{IH}$ or $V_{IL}$ | | | Figure 19. Programmer Equipment Block Protect Flowchart | | | Figure 20. Programmer Equipment Chip Unprotect Flowchart | | | Figure 21. In-System Equipment Block Protect Flowchart | | | Figure 22. In-System Equipment Chip Unprotect Flowchart | | | REVISION HISTORY | | | Table 23 Document Revision History | 35 | #### SUMMARY DESCRIPTION The M29W400D is a 4 Mbit (512Kb x8 or 256Kb x16) non-volatile memory that can be read, erased and reprogrammed. These operations can be performed using a single low voltage (2.7 to 3.6V) supply. On power-up the memory defaults to its Read mode where it can be read in the same way as a ROM or EPROM. The memory is divided into blocks that can be erased independently so it is possible to preserve valid data while old data is erased. Each block can be protected independently to prevent accidental Program or Erase commands from modifying the memory. Program and Erase commands are written to the Command Interface of the memory. An on-chip Program/Erase Controller simplifies the process of programming or erasing the memory by taking care of all of the special operations that are required to update the memory contents. The end of a program or erase operation can be detected and any error conditions identified. The command set required to control the memory is consistent with JEDEC standards. The blocks in the memory are asymmetrically arranged, see Figures 6 and 7, Block Addresses. The first or last 64 Kbytes have been divided into four additional blocks. The 16 Kbyte Boot Block can be used for small initialization code to start the microprocessor, the two 8 Kbyte Parameter Blocks can be used for parameter storage and the remaining 32K is a small Main Block where the application may be stored. Chip Enable, Output Enable and Write Enable signals control the bus operation of the memory. They allow simple connection to most microprocessors, often without additional logic. The memory is offered in SO44, TSOP48 (12 x 20mm) and TFBGA48 (0.8mm pitch) packages. The memory is supplied with all the bits erased (set to '1'). Figure 2. Logic Diagram **Table 1. Signal Names** | A0-A17 | Address Inputs | |-----------------|------------------------------------------------------| | DQ0-DQ7 | Data Inputs/Outputs | | DQ8-DQ14 | Data Inputs/Outputs | | DQ15A-1 | Data Input/Output or Address Input | | Ē | Chip Enable | | G | Output Enable | | W | Write Enable | | RP | Reset/Block Temporary Unprotect | | R <del>B</del> | Ready/Busy Output<br>(not available on SO44 package) | | BYTE | Byte/Word Organization Select | | V <sub>CC</sub> | Supply Voltage | | Vss | Ground | | NC | Not Connected Internally | Figure 3. SO Connections Note: 1. NC = Not Connected Figure 4. TSOP Connections Note: 1. NC = Not Connected Figure 5. TFBGA Connections (Top view through package) Note: 1. NC = Not Connected 47/ Figure 6. Block Addresses (x8) Note: Also see Appendix A, Tables 20 and 21 for a full listing of the Block Addresses. Figure 7. Block Addresses (x16) Note: Also see Appendix A, Tables 20 and 21 for a full listing of the Block Addresses. #### SIGNAL DESCRIPTIONS See Figure 2, Logic Diagram, and Table 1, Signal Names, for a brief overview of the signals connected to this device. Address Inputs (A0-A17). The Address Inputs select the cells in the memory array to access during Bus Read operations. During Bus Write operations they control the commands sent to the Command Interface of the internal state machine. **Data Inputs/Outputs (DQ0-DQ7).** The Data Inputs/Outputs output the data stored at the selected address during a Bus Read operation. During Bus Write operations they represent the commands sent to the Command Interface of the internal state machine. Data Inputs/Outputs (DQ8-DQ14). The Data Inputs/Outputs output the data stored at the selected address during a Bus Read operation when BYTE is High, V<sub>IH</sub>. When BYTE is Low, V<sub>IL</sub>, these pins are not used and are high impedance. During Bus Write operations the Command Register does not use these bits. When reading the Status Register these bits should be ignored. #### Data Input/Output or Address Input (DQ15A-1). When BYTE is High, V<sub>IH</sub>, this pin behaves as a Data Input/Output pin (as DQ8-DQ14). When BYTE is Low, V<sub>IL</sub>, this pin behaves as an address pin; DQ15A–1 Low will select the LSB of the Word on the other addresses, DQ15A–1 High will select the MSB. Throughout the text consider references to the Data Input/Output to include this pin when BYTE is High and references to the Address Inputs to include this pin when BYTE is Low except when stated explicitly otherwise. **Chip Enable (E).** The Chip Enable, E, activates the memory, allowing Bus Read and Bus Write operations to be performed. When Chip Enable is High, $V_{IH}$ , all other pins are ignored. Output Enable ( $\overline{G}$ ). The Output Enable, $\overline{G}$ , controls the Bus Read operation of the memory. **Write Enable (W).** The Write Enable, W, controls the Bus Write operation of the memory's Command Interface. Reset/Block Temporary Unprotect (RP). The Reset/Block Temporary Unprotect pin can be used to apply a Hardware Reset to the memory or to temporarily unprotect all Blocks that have been protected. A Hardware Reset is achieved by holding Reset/Block Temporary Unprotect Low, V<sub>IL</sub>, for at least t<sub>PLPX</sub>. After Reset/Block Temporary Unprotect goes High, $V_{IH}$ , the memory will be ready for Bus Read and Bus Write operations after $t_{PHEL}$ or $t_{RHEL}$ , whichever occurs last. See the Ready/Busy Output section, Table 15 and Figure 15, Reset/Temporary Unprotect AC Characteristics for more details. Holding $\overline{RP}$ at $V_{ID}$ will temporarily unprotect the protected Blocks in the memory. Program and Erase operations on all blocks will be possible. The transition from $V_{IH}$ to $V_{ID}$ must be slower than temphen. Ready/Busy Output (RB). The Ready/Busy pin is an open-drain output that can be used to identify when the memory array can be read. Ready/Busy is high-impedance during Read mode, Auto Select mode and Erase Suspend mode. After a Hardware Reset, Bus Read and Bus Write operations cannot begin until Ready/Busy becomes high-impedance. See Table 15 and Figure 15, Reset/Temporary Unprotect AC Characteristics. During Program or Erase operations Ready/Busy is Low, V<sub>OL</sub>. Ready/Busy will remain Low during Read/Reset commands or Hardware Resets until the memory is ready to enter Read mode. Byte/Word Organization Select (BYTE). The Byte/Word Organization Select pin is used to switch between the 8-bit and 16-bit Bus modes of the memory. When Byte/Word Organization Select is Low, $V_{IL}$ , the memory is in 8-bit mode, when it is High, $V_{IH}$ , the memory is in 16-bit mode. **V<sub>CC</sub> Supply Voltage.** The V<sub>CC</sub> Supply Voltage supplies the power for all operations (Read, Program, Erase etc.). The Command Interface is disabled when the $V_{CC}$ Supply Voltage is less than the Lockout Voltage, $V_{LKO}$ . This prevents Bus Write operations from accidentally damaging the data during power up, power down and power surges. If the Program/ Erase Controller is programming or erasing during this time then the operation aborts and the memory contents being altered will be invalid. A 0.1 $\mu$ F capacitor should be connected between the V<sub>CC</sub> Supply Voltage pin and the V<sub>SS</sub> Ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during program and erase operations, I<sub>CC3</sub>. **V<sub>SS</sub> Ground.** The V<sub>SS</sub> Ground is the reference for all voltage measurements. **A**7/ #### **BUS OPERATIONS** There are five standard bus operations that control the device. These are Bus Read, Bus Write, Output Disable, Standby and Automatic Standby. See Tables 2 and 3, Bus Operations, for a summary. Typically glitches of less than 5ns on Chip Enable or Write Enable are ignored by the memory and do not affect bus operations. **Bus Read.** Bus Read operations read from the memory cells, or specific registers in the Command Interface. A valid Bus Read operation involves setting the desired address on the Address Inputs, applying a Low signal, $V_{IL}$ , to Chip Enable and Output Enable and keeping Write Enable High, $V_{IH}$ . The Data Inputs/Outputs will output the value, see Figure 12, Read Mode AC Waveforms, and Table 12, Read AC Characteristics, for details of when the output becomes valid. Bus Write. Bus Write operations write to the Command Interface. A valid Bus Write operation begins by setting the desired address on the Address Inputs. The Address Inputs are latched by the Command Interface on the falling edge of Chip Enable or Write Enable, whichever occurs last. The Data Inputs/Outputs are latched by the Command Interface on the rising edge of Chip Enable or Write Enable, whichever occurs first. Output Enable must remain High, V<sub>IH</sub>, during the whole Bus Write operation. See Figures 13 and 14, Write AC Waveforms, and Tables 13 and 14, Write AC Characteristics, for details of the timing requirements. **Output Disable.** The Data Inputs/Outputs are in the high impedance state when Output Enable is High, $V_{\text{IH}}$ . **Standby.** When Chip Enable is High, $V_{IH}$ , the memory enters Standby mode and the Data Inputs/Outputs pins are placed in the high-imped- ance state. To reduce the Supply Current to the Standby Supply Current, $I_{CC2}$ , Chip Enable should be held within $V_{CC} \pm 0.2V$ . For the Standby current level see Table 11, DC Characteristics. During program or erase operations the memory will continue to use the Program/Erase Supply Current, $I_{CC3}$ , for Program or Erase operations until the operation completes. **Automatic Standby.** If CMOS levels ( $V_{CC} \pm 0.2V$ ) are used to drive the bus and the bus is inactive for 150ns or more the memory enters Automatic Standby where the internal Supply Current is reduced to the Standby Supply Current, $I_{CC2}$ . The Data Inputs/Outputs will still output data if a Bus Read operation is in progress. **Special Bus Operations.** Additional bus operations can be performed to read the Electronic Signature and also to apply and remove Block Protection. These bus operations are intended for use by programming equipment and are not usually used in applications. They require $V_{\text{ID}}$ to be applied to some pins. **Electronic Signature.** The memory has two codes, the manufacturer code and the device code, that can be read to identify the memory. These codes can be read by applying the signals listed in Tables 2 and 3, Bus Operations. Block Protection and Blocks Unprotection. Each block can be separately protected against accidental Program or Erase. Protected blocks can be unprotected to allow data to be changed. There are two methods available for protecting and unprotecting the blocks, one for use on programming equipment and the other for in-system use. Block Protect and Chip Unprotect operations are described in Appendix B. Table 2. Bus Operations, $\overline{\text{BYTE}} = V_{IL}$ | Operation | Ē | G | w | Address Inputs | Data Inputs/Outputs | | | | |---------------------------|-----------------|-----------------|-----------------|----------------------------------------------------------------------|---------------------|------------------------------------|--|--| | Operation | _ | ١ | , w | DQ15A-1, A0-A17 | DQ14-DQ8 | DQ7-DQ0 | | | | Bus Read | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | Cell Address | Hi-Z | Data Output | | | | Bus Write | V <sub>IL</sub> | VIH | V <sub>IL</sub> | Command Address | Hi-Z | Data Input | | | | Output Disable | Х | V <sub>IH</sub> | V <sub>IH</sub> | Х | Hi-Z | Hi-Z | | | | Standby | V <sub>IH</sub> | Х | Х | Х | Hi-Z | Hi-Z | | | | Read Manufacturer<br>Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $A0 = V_{IL}, A1 = V_{IL}, A9 = V_{ID},$ Others $V_{IL}$ or $V_{IH}$ | Hi-Z | 20h | | | | Read Device Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $A0 = V_{IH}, A1 = V_{IL}, A9 = V_{ID},$ Others $V_{IL}$ or $V_{IH}$ | Hi-Z | EEh (M29W400DT)<br>EFh (M29W400DB) | | | Note: $X = V_{IL}$ or $V_{IH}$ . Table 3. Bus Operations, $\overline{\text{BYTE}} = V_{\text{IH}}$ | Operation | Ē | G | w | Address Inputs<br>A0-A17 | Data Inputs/Outputs<br>DQ15A-1, DQ14-DQ0 | |---------------------------|-----------------|-----------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | Bus Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Cell Address | Data Output | | Bus Write | $V_{IL}$ | V <sub>IH</sub> | V <sub>IL</sub> Command Address | | Data Input | | Output Disable | Х | VIH | V <sub>IH</sub> | Х | Hi-Z | | Standby | V <sub>IH</sub> | Х | Х | Х | Hi-Z | | Read Manufacturer<br>Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $ \begin{array}{l} A0 = V_{IL}, \ A1 = V_{IL}, \ A9 = V_{ID}, \\ Others \ V_{IL} \ or \ V_{IH} \end{array} $ | 0020h | | Read Device Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $\label{eq:controller} \begin{split} A0 &= V_{IH}, A1 = V_{IL}, A9 = V_{ID}, \\ Others V_{IL} or V_{IH} \end{split}$ | 00EEh (M29W400DT)<br>00EFh (M29W400DB) | Note: $X = V_{IL}$ or $V_{IH}$ . #### COMMAND INTERFACE All Bus Write operations to the memory are interpreted by the Command Interface. Commands consist of one or more sequential Bus Write operations. Failure to observe a valid sequence of Bus Write operations will result in the memory returning to Read mode. The long command sequences are imposed to maximize data security. The address used for the commands changes depending on whether the memory is in 16-bit or 8-bit mode. See either Table 5, or 6, depending on the configuration that is being used, for a summary of the commands. Read/Reset Command. The Read/Reset command returns the memory to its Read mode where it behaves like a ROM or EPROM, unless otherwise stated. It also resets the errors in the Status Register. Either one or three Bus Write operations can be used to issue the Read/Reset command. The Read/Reset Command can be issued, between Bus Write cycles before the start of a program or erase operation, to return the device to read mode. Once the program or erase operation has started the Read/Reset command is no longer accepted. The Read/Reset command will not abort an Erase operation when issued while in Erase Suspend. Auto Select Command. The Auto Select command is used to read the Manufacturer Code, the Device Code and the Block Protection Status. Three consecutive Bus Write operations are required to issue the Auto Select command. Once the Auto Select command is issued the memory remains in Auto Select mode until another command is issued. From the Auto Select mode the Manufacturer Code can be read using a Bus Read operation with $A0 = V_{IL}$ and $A1 = V_{IL}$ . The other address bits may be set to either $V_{IL}$ or $V_{IH}$ . The Manufacturer Code for STMicroelectronics is 0020h. The Device Code can be read using a Bus Read operation with $A0 = V_{IH}$ and $A1 = V_{IL}$ . The other address bits may be set to either $V_{IL}$ or $V_{IH}$ . The Device Code for the M29W400DT is 00EEh and for the M29W400DB is 00EFh. The Block Protection Status of each block can be read using a Bus Read operation with $A0 = V_{IL}$ , $A1 = V_{IH}$ , and A12-A17 specifying the address of the block. The other address bits may be set to either $V_{IL}$ or $V_{IH}$ . If the addressed block is protected then 01h is output on Data Inputs/Outputs DQ0-DQ7, otherwise 00h is output. **Program Command.** The Program command can be used to program a value to one address in the memory array at a time. The command requires four Bus Write operations, the final write operation latches the address and data in the internal state machine and starts the Program/Erase Controller. If the address falls in a protected block then the Program command is ignored, the data remains unchanged. The Status Register is never read and no error condition is given. During the program operation the memory will ignore all commands. It is not possible to issue any command to abort or pause the operation. Typical program times are given in Table 4. Bus Read operations during the program operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details. After the program operation has completed the memory will return to the Read mode, unless an error has occurred. When an error occurs the memory will continue to output the Status Regis- 77/ ter. A Read/Reset command must be issued to reset the error condition and return to Read mode. Note that the Program command cannot change a bit set at '0' back to '1'. One of the Erase Commands must be used to set all the bits in a block or in the whole memory from '0' to '1'. Unlock Bypass Command. The Unlock Bypass command is used in conjunction with the Unlock Bypass Program command to program the memory. When the access time to the device is long (as with some EPROM programmers) considerable time saving can be made by using these commands. Three Bus Write operations are required to issue the Unlock Bypass command. Once the Unlock Bypass command has been issued the memory will only accept the Unlock Bypass Program command and the Unlock Bypass Reset command. The memory can be read as if in Read mode. **Unlock Bypass Program Command.** The Unlock Bypass Program command can be used to program one address in memory at a time. The command requires two Bus Write operations, the final write operation latches the address and data in the internal state machine and starts the Program/Erase Controller. The Program operation using the Unlock Bypass Program command behaves identically to the Program operation using the Program command. A protected block cannot be programmed; the operation cannot be aborted and the Status Register is read. Errors must be reset using the Read/Reset command, which leaves the device in Unlock Bypass Mode. See the Program command for details on the behavior. Unlock Bypass Reset Command. The Unlock Bypass Reset command can be used to return to Read/Reset mode from Unlock Bypass Mode. Two Bus Write operations are required to issue the Unlock Bypass Reset command. Read/Reset command does not exit from Unlock Bypass Mode. Chip Erase Command. The Chip Erase command can be used to erase the entire chip. Six Bus Write operations are required to issue the Chip Erase Command and start the Program/Erase Controller. If any blocks are protected then these are ignored and all the other blocks are erased. If all of the blocks are protected the Chip Erase operation appears to start but will terminate within about 100µs, leaving the data unchanged. No error condition is given when protected blocks are ignored. During the erase operation the memory will ignore all commands. It is not possible to issue any command to abort the operation. Typical chip erase times are given in Table 4. All Bus Read operations during the Chip Erase operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details. After the Chip Erase operation has completed the memory will return to the Read Mode, unless an error has occurred. When an error occurs the memory will continue to output the Status Register. A Read/Reset command must be issued to reset the error condition and return to Read Mode. The Chip Erase Command sets all of the bits in unprotected blocks of the memory to '1'. All previous data is lost. Block Erase Command. The Block Erase command can be used to erase a list of one or more blocks. Six Bus Write operations are required to select the first block in the list. Each additional block in the list can be selected by repeating the sixth Bus Write operation using the address of the additional block. The Block Erase operation starts the Program/Erase Controller about 50µs after the last Bus Write operation. Once the Program/Erase Controller starts it is not possible to select any more blocks. Each additional block must therefore be selected within 50µs of the last block. The 50µs timer restarts when an additional block is selected. The Status Register can be read after the sixth Bus Write operation. See the Status Register for details on how to identify if the Program/Erase Controller has started the Block Erase operation. If any selected blocks are protected then these are ignored and all the other selected blocks are erased. If all of the selected blocks are protected the Block Erase operation appears to start but will terminate within about 100µs, leaving the data unchanged. No error condition is given when protected blocks are ignored. During the Block Erase operation the memory will ignore all commands except the Erase Suspend command. Typical block erase times are given in Table 4. All Bus Read operations during the Block Erase operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details. After the Block Erase operation has completed the memory will return to the Read Mode, unless an error has occurred. When an error occurs the memory will continue to output the Status Register. A Read/Reset command must be issued to reset the error condition and return to Read mode. The Block Erase Command sets all of the bits in the unprotected selected blocks to '1'. All previous data in the selected blocks is lost. **Erase Suspend Command.** The Erase Suspend Command may be used to temporarily suspend a Block Erase operation and return the memory to Read mode. The command requires one Bus Write operation. The Program/Erase Controller will suspend within the Erase Suspend Latency Time after the Erase Suspend Command is issued (see Table 4 for numerical values). Once the Program/Erase Controller has stopped the memory will be set to Read mode and the Erase will be suspended. If the Erase Suspend command is issued during the period when the memory is waiting for an additional block (before the Program/Erase Controller starts) then the Erase is suspended immediately and will start immediately when the Erase Resume Command is issued. It is not possible to select any further blocks to erase after the Erase Resume. During Erase Suspend it is possible to Read and Program cells in blocks that are not being erased; both Read and Program operations behave as normal on these blocks. If any attempt is made to program in a protected block or in the suspended block then the Program command is ignored and the data remains unchanged. The Status Register is not read and no error condition is given. Reading from blocks that are being erased will output the Status Register. It is also possible to issue the Auto Select and Unlock Bypass commands during an Erase Suspend. The Read/Reset command must be issued to return the device to Read Array mode before the Resume command will be accepted. **Erase Resume Command.** The Erase Resume command must be used to restart the Program/ Erase Controller from Erase Suspend. An erase can be suspended and resumed more than once. **Block Protect and Chip Unprotect Commands.** Each block can be separately protected against accidental Program or Erase. The whole chip can be unprotected to allow the data inside the blocks to be changed. Block Protect and Chip Unprotect operations are described in Appendix B. Table 4. Program, Erase Times and Program, Erase Endurance Cycles | Parameter | Min | Typ <sup>(1,2)</sup> | Max <sup>(2)</sup> | Unit | |------------------------------------------------|---------|----------------------|--------------------|--------| | Chip Erase (All bits in the memory set to '0') | | 2.5 | | s | | Chip Erase | | 6 | 35 <sup>(3)</sup> | s | | Block Erase (64 Kbytes) | | 0.8 | 6 <sup>(4)</sup> | s | | Program (Byte or Word) | | 10 | 200 <sup>(3)</sup> | μs | | Chip Program (Byte by Byte) | | 5.5 | 30 <sup>(3)</sup> | S | | Chip Program (Word by Word) | | 2.8 | 15 <sup>(3)</sup> | s | | Erase Suspend Latency Time | | 18 | 25 <sup>(4)</sup> | μs | | Program/Erase Cycles (per Block) | 100,000 | | | cycles | | Data Retention | 20 | | | years | Note: 1. Typical values measured at room temperature and nominal voltages. Maximum value measured at worst case conditions for both temperature and V<sub>CC</sub>. <sup>2.</sup> Sampled, but not 100% tested. <sup>3.</sup> Maximum value measured at worst case conditions for both temperature and V<sub>CC</sub> after 100,00 program/erase cycles. Table 5. Commands, 16-bit mode, $\overline{\text{BYTE}} = \text{V}_{\text{IH}}$ | | ч | Bus Write Operations | | | | | | | | | | | | |--------------------------|--------|----------------------|------|------|------|------|------|------|------|------|------|------|------| | Command | Length | 1st | | 2nd | | 3rd | | 4th | | 5th | | 6th | | | | Ľ | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | Read/Reset | 1 | Х | F0 | | | | | | | | | | | | Reau/Reset | 3 | 555 | AA | 2AA | 55 | Х | F0 | | | | | | | | Auto Select | 3 | 555 | AA | 2AA | 55 | 555 | 90 | | | | | | | | Program | 4 | 555 | AA | 2AA | 55 | 555 | A0 | PA | PD | | | | | | Unlock Bypass | 3 | 555 | AA | 2AA | 55 | 555 | 20 | | | | | | | | Unlock Bypass<br>Program | 2 | Х | A0 | PA | PD | | | | | | | | | | Unlock Bypass Reset | 2 | Х | 90 | Х | 00 | | | | | | | | | | Chip Erase | 6 | 555 | AA | 2AA | 55 | 555 | 80 | 555 | AA | 2AA | 55 | 555 | 10 | | Block Erase | 6+ | 555 | AA | 2AA | 55 | 555 | 80 | 555 | AA | 2AA | 55 | BA | 30 | | Erase Suspend | 1 | Х | В0 | | | | | | | | | | | | Erase Resume | 1 | Х | 30 | | | | | | | | | | | Note: X Don't Care, PA Program Address, PD Program Data, BA Any address in the Block. All values in the table are in hexadecimal. The Command Interface only uses A-1; A0-A10 and DQ0-DQ7 to verify the commands; A11-A17, DQ8-DQ14 and DQ15 are Don't Care. DQ15A-1 is A-1 when BYTE is V<sub>IL</sub> or DQ15 when BYTE is V<sub>IH</sub>. Table 6. Commands, 8-bit mode, $\overline{\text{BYTE}} = V_{\text{IL}}$ | | ч | | | | | Bus | Write | Operati | ons | | | | | |--------------------------|--------|------|------|------|------|------|-------|---------|------|------|------|------|------| | Command | Length | 1st | | 2nd | | 3rd | | 4th | | 5th | | 6th | | | | ב | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | Read/Reset | 1 | Х | F0 | | | | | | | | | | | | ineau/neset | 3 | AAA | AA | 555 | 55 | Х | F0 | | | | | | | | Auto Select | 3 | AAA | AA | 555 | 55 | AAA | 90 | | | | | | | | Program | 4 | AAA | AA | 555 | 55 | AAA | A0 | PA | PD | | | | | | Unlock Bypass | 3 | AAA | AA | 555 | 55 | AAA | 20 | | | | | | | | Unlock Bypass<br>Program | 2 | Х | A0 | PA | PD | | | | | | | | | | Unlock Bypass Reset | 2 | Х | 90 | Х | 00 | | | | | | | | | | Chip Erase | 6 | AAA | AA | 555 | 55 | AAA | 80 | AAA | AA | 555 | 55 | AAA | 10 | | Block Erase | 6+ | AAA | AA | 555 | 55 | AAA | 80 | AAA | AA | 555 | 55 | BA | 30 | | Erase Suspend | 1 | Х | В0 | | | | | | | | | | | | Erase Resume | 1 | Х | 30 | | | | | | | | | | | Note: X Don't Care, PA Program Address, PD Program Data, BA Any address in the Block. All values in the table are in hexadecimal. The Command Interface only uses A-1; A0-A10 and DQ0-DQ7 to verify the commands; A11-A17, DQ8-DQ14 and DQ15 are Don't Care. DQ15A-1 is A-1 when BYTE is V<sub>IL</sub> or DQ15 when BYTE is V<sub>IH</sub>. #### STATUS REGISTER Bus Read operations from any address always read the Status Register during Program and Erase operations. It is also read during Erase Suspend when an address within a block being erased is accessed. The bits in the Status Register are summarized in Table 7, Status Register Bits. Data Polling Bit (DQ7). The Data Polling Bit can be used to identify whether the Program/Erase Controller has successfully completed its operation or if it has responded to an Erase Suspend. The Data Polling Bit is output on DQ7 when the Status Register is read. During Program operations the Data Polling Bit outputs the complement of the bit being programmed to DQ7. After successful completion of the Program operation the memory returns to Read mode and Bus Read operations from the address just programmed output DQ7, not its complement. During Erase operations the Data Polling Bit outputs '0', the complement of the erased state of DQ7. After successful completion of the Erase operation the memory returns to Read Mode. In Erase Suspend mode the Data Polling Bit will output a '1' during a Bus Read operation within a block being erased. The Data Polling Bit will change from a '0' to a '1' when the Program/Erase Controller has suspended the Erase operation. Figure 8, Data Polling Flowchart, gives an example of how to use the Data Polling Bit. A Valid Address is the address being programmed or an address within the block being erased. **Toggle Bit (DQ6).** The Toggle Bit can be used to identify whether the Program/Erase Controller has successfully completed its operation or if it has responded to an Erase Suspend. The Toggle Bit is output on DQ6 when the Status Register is read. During Program and Erase operations the Toggle Bit changes from '0' to '1' to '0', etc., with successive Bus Read operations at any address. After successful completion of the operation the memory returns to Read mode. During Erase Suspend mode the Toggle Bit will output when addressing a cell within a block being erased. The Toggle Bit will stop toggling when the Program/Erase Controller has suspended the Erase operation. If any attempt is made to erase a protected block, the operation is aborted, no error is signalled and DQ6 toggles for approximately 100µs. If any attempt is made to program a protected block or a suspended block, the operation is aborted, no er- ror is signalled and DQ6 toggles for approximately 1us. Figure 9, Data Toggle Flowchart, gives an example of how to use the Data Toggle Bit. Error Bit (DQ5). The Error Bit can be used to identify errors detected by the Program/Erase Controller. The Error Bit is set to '1' when a Program, Block Erase or Chip Erase operation fails to write the correct data to the memory. If the Error Bit is set a Read/Reset command must be issued before other commands are issued. The Error bit is output on DQ5 when the Status Register is read. Note that the Program command cannot change a bit set to '0' back to '1' and attempting to do so will set DQ5 to '1'. A Bus Read operation to that address will show the bit is still '0'. One of the Erase commands must be used to set all the bits in a block or in the whole memory from '0' to '1' Erase Timer Bit (DQ3). The Erase Timer Bit can be used to identify the start of Program/Erase Controller operation during a Block Erase command. Once the Program/Erase Controller starts erasing, the Erase Timer Bit is set to '1'. Before the Program/Erase Controller starts the Erase Timer Bit is set to '0' and additional blocks to be erased may be written to the Command Interface. The Erase Timer Bit is output on DQ3 when the Status Register is read. Alternative Toggle Bit (DQ2). The Alternative Toggle Bit can be used to monitor the Program/ Erase controller during Erase operations. The Alternative Toggle Bit is output on DQ2 when the Status Register is read. During Chip Erase and Block Erase operations the Toggle Bit changes from '0' to '1' to '0', etc., with successive Bus Read operations from addresses within the blocks being erased. A protected block is treated the same as a block not being erased. Once the operation completes the memory returns to Read mode. During Erase Suspend the Alternative Toggle Bit changes from '0' to '1' to '0', etc. with successive Bus Read operations from addresses within the blocks being erased. Bus Read operations to addresses within blocks not being erased will output the memory cell data as if in Read mode. After an Erase operation that causes the Error Bit to be set the Alternative Toggle Bit can be used to identify which block or blocks have caused the error. The Alternative Toggle Bit changes from '0' to '1' to '0', etc. with successive Bus Read Operations from addresses within blocks that have not erased correctly. The Alternative Toggle Bit does not change if the addressed block has erased correctly. **A** **Table 7. Status Register Bits** | Operation | Address | DQ7 | DQ6 | DQ5 | DQ3 | DQ2 | RB | |---------------------------------|----------------------|-----|-----------|------------|-------|-----------|----| | Program | Any Address | DQ7 | Toggle | 0 | _ | _ | 0 | | Program During Erase<br>Suspend | Any Address | DQ7 | Toggle | 0 | - | - | 0 | | Program Error | Any Address | DQ7 | Toggle | 1 | _ | - | 0 | | Chip Erase | Any Address | 0 | Toggle | 0 | 1 | Toggle | 0 | | Block Erase before | Erasing Block | 0 | Toggle | 0 | 0 | Toggle | 0 | | timeout | Non-Erasing Block | 0 | Toggle | 0 | 0 | No Toggle | 0 | | Block Erase | Erasing Block | 0 | Toggle | 0 | 1 | Toggle | 0 | | BIOCK LIASE | Non-Erasing Block | 0 | Toggle | 0 | 1 | No Toggle | 0 | | Erase Suspend | Erasing Block | 1 | No Toggle | 0 | _ | Toggle | 1 | | Liase Suspend | Non-Erasing Block | | Data | read as no | ormal | | 1 | | Erase Error | Good Block Address | 0 | Toggle | 1 | 1 | No Toggle | 0 | | Liase Liioi | Faulty Block Address | 0 | Toggle | 1 | 1 | Toggle | 0 | Note: Unspecified data bits should be ignored. Figure 8. Data Polling Flowchart START READ DQ5 & DQ7 at VALID ADDRESS DQ7 YES DATA NO NO DQ5 YES READ DQ7 at VALID ADDRESS DQ7 YES DATA NO **PASS FAIL** AI03598 Figure 9. Data Toggle Flowchart #### **MAXIMUM RATING** Stressing the device above the rating listed in the Absolute Maximum Ratings" table may cause permanent damage to the device. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. **Table 8. Absolute Maximum Ratings** | Symbol | Parameter | Min | Max | Unit | |-------------------|-------------------------------|-----------------|----------------------|------| | T <sub>BIAS</sub> | Temperature Under Bias | -50 | 125 | °C | | T <sub>STG</sub> | Storage Temperature | <del>-</del> 65 | 150 | °C | | V <sub>IO</sub> | Input or Output Voltage (1,2) | -0.6 | V <sub>CC</sub> +0.6 | V | | V <sub>CC</sub> | Supply Voltage | -0.6 | 4 | V | | V <sub>ID</sub> | Identification Voltage | -0.6 | 13.5 | V | Note: 1. Minimum voltage may undershoot to -2V during transition and for less than 20ns during transitions. <sup>2.</sup> Maximum voltage may overshoot to V<sub>CC</sub> +2V during transition and for less than 20ns during transitions. #### DC AND AC PARAMETERS This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in Table 9, Operating and AC Measurement Conditions. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. **Table 9. Operating and AC Measurement Conditions** | | | | M29V | /400D | | | | |-----------------------------------------|----------------|-----------------|------|-----------------|----------------|-----------------|------| | Parameter | 4 | 5 | 5 | 5 | 7 | 0 | Unit | | | Min | Max | Min | Max | Min | Max | | | V <sub>CC</sub> Supply Voltage | 3.0 | 3.6 | 2.7 | 3.6 | 2.7 | 3.6 | V | | Ambient Operating Temperature (range 6) | -40 | 85 | -40 | 85 | -40 | 85 | °C | | Ambient Operating Temperature (range 1) | 0 | 70 | 0 | 70 | 0 | 70 | | | Load Capacitance (C <sub>L</sub> ) | 3 | 0 | 3 | 0 | 10 | 00 | pF | | Input Rise and Fall Times | | 10 | | 10 | | 10 | ns | | Input Pulse Voltages | 0 to | Vcc | 0 to | Vcc | 0 to | Vcc | V | | Input and Output Timing Ref. Voltages | V <sub>C</sub> | <sub>C</sub> /2 | VC | <sub>C</sub> /2 | V <sub>C</sub> | <sub>C</sub> /2 | V | Figure 10. AC Measurement I/O Waveform Figure 11. AC Measurement Load Circuit **Table 10. Device Capacitance** | Symbol | Parameter | Test Condition | Min | Max | Unit | |-----------------|--------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | | 6 | pF | | Cout | Output Capacitance | V <sub>OUT</sub> = 0V | | 12 | pF | Note: Sampled only, not 100% tested. **Table 11. DC Characteristics** | Symbol | Parameter | Test Condition | Min | Max | Unit | |---------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------|----------------------|------| | ILI | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±1 | μA | | ILO | Output Leakage Current | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | ±1 | μΑ | | I <sub>CC1</sub> | Supply Current (Read) | $\overline{E} = V_{IL}, \overline{G} = V_{IH},$ $f = 6MHz$ | | 10 | mA | | I <sub>CC2</sub> | Supply Current (Standby) $\frac{\overline{E} = V_{CC} \pm 0.2V,}{\overline{RP} = V_{CC} \pm 0.2V}$ | | | 100 | μΑ | | I <sub>CC3</sub> <sup>(1)</sup> | Supply Current (Program/Erase) | Program/Erase<br>Controller active | | 20 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.5 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 0.7V <sub>CC</sub> | V <sub>CC</sub> +0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 1.8mA | | 0.45 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -100μA | V <sub>CC</sub> -0.4 | | V | | V <sub>ID</sub> | Identification Voltage | | 11.5 | 12.5 | V | | I <sub>ID</sub> | Identification Current | A9 = V <sub>ID</sub> | | 100 | μΑ | | V <sub>LKO</sub> | Program/Erase Lockout Supply<br>Voltage | | 1.8 | 2.3 | V | Figure 12. Read Mode AC Waveforms **Table 12. Read AC Characteristics** | Symbol | Alt | Parameter | Test Cond | dition | M | 29W400 | D | Unit | |-------------------------------------------------------------|-------------------|--------------------------------------------------------------------------|-----------------------------------------------------|--------|----|--------|----|------| | Symbol | Ait | raiametei | rest Cond | illon | 45 | 55 | 70 | Onit | | t <sub>AVAV</sub> | t <sub>RC</sub> | Address Valid to Next Address Valid | $\overline{E} = V_{IL},$<br>$\overline{G} = V_{IL}$ | Min | 45 | 55 | 70 | ns | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address Valid to Output Valid | $\overline{E} = V_{IL},$ $\overline{G} = V_{IL}$ | Max | 45 | 55 | 70 | ns | | t <sub>ELQX</sub> (1) | t <sub>LZ</sub> | Chip Enable Low to Output Transition | $\overline{G} = V_{IL}$ | Min | 0 | 0 | 0 | ns | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable Low to Output Valid | $\overline{G} = V_{IL}$ | 45 | 55 | 70 | ns | | | t <sub>GLQX</sub> (1) | toLZ | Output Enable Low to Output Transition | $\overline{E} = V_{IL}$ Min | | 0 | 0 | 0 | ns | | tGLQV | toE | Output Enable Low to Output Valid | E = V <sub>IL</sub> | Max | 30 | 30 | 35 | ns | | t <sub>EHQZ</sub> (1) | t <sub>HZ</sub> | Chip Enable High to Output Hi-Z | $\overline{G} = V_{IL}$ | Max | 20 | 25 | 30 | ns | | t <sub>GHQZ</sub> (1) | t <sub>DF</sub> | Output Enable High to Output Hi-Z | E = V <sub>IL</sub> | Max | 20 | 25 | 30 | ns | | t <sub>EHQX</sub><br>t <sub>GHQX</sub><br>t <sub>AXQX</sub> | tон | Chip Enable, Output Enable or Address<br>Transition to Output Transition | Min | | 0 | 0 | 0 | ns | | t <sub>ELBL</sub><br>t <sub>ELBH</sub> | t <sub>ELFL</sub> | Chip Enable to BYTE Low or High | Max | | 5 | 5 | 5 | ns | | t <sub>BLQZ</sub> | t <sub>FLQZ</sub> | BYTE Low to Output Hi-Z | Max | | 25 | 25 | 30 | ns | | t <sub>BHQV</sub> | t <sub>FHQV</sub> | BYTE High to Output Valid | | 30 | 30 | 40 | ns | | Figure 13. Write AC Waveforms, Write Enable Controlled Table 13. Write AC Characteristics, Write Enable Controlled | Cymhal | Alt | Parameter | | M29W400D | | Unit | | |-----------------------|-------------------|--------------------------------------------|-----|----------|----|------|------| | Symbol | Ait | Parameter | | 45 | 55 | 70 | Unit | | t <sub>AVAV</sub> | t <sub>WC</sub> | Address Valid to Next Address Valid | Min | 45 | 55 | 70 | ns | | t <sub>ELWL</sub> | t <sub>CS</sub> | Chip Enable Low to Write Enable Low | Min | 0 | 0 | 0 | ns | | twLwH | twp | Write Enable Low to Write Enable High | Min | 40 | 45 | 45 | ns | | t <sub>DVWH</sub> | t <sub>DS</sub> | Input Valid to Write Enable High | Min | 25 | 30 | 45 | ns | | t <sub>WHDX</sub> | t <sub>DH</sub> | Write Enable High to Input Transition | 0 | 0 | 0 | ns | | | t <sub>WHEH</sub> | t <sub>CH</sub> | Write Enable High to Chip Enable High Min | | 0 | 0 | 0 | ns | | t <sub>WHWL</sub> | t <sub>WPH</sub> | Write Enable High to Write Enable Low | Min | 30 | 30 | 30 | ns | | t <sub>AVWL</sub> | tAS | Address Valid to Write Enable Low | Min | 0 | 0 | 0 | ns | | t <sub>WLAX</sub> | t <sub>AH</sub> | Write Enable Low to Address Transition | Min | 40 | 45 | 45 | ns | | t <sub>GHWL</sub> | | Output Enable High to Write Enable Low | Min | 0 | 0 | 0 | ns | | twhGL | toeh | Write Enable High to Output Enable Low Min | | 0 | 0 | 0 | ns | | t <sub>WHRL</sub> (1) | t <sub>BUSY</sub> | Program/Erase Valid to RB Low Max | | 30 | 30 | 35 | ns | | tvchel | t <sub>VCS</sub> | V <sub>CC</sub> High to Chip Enable Low | Min | 50 | 50 | 50 | μs | 47/ Figure 14. Write AC Waveforms, Chip Enable Controlled Table 14. Write AC Characteristics, Chip Enable Controlled | Cymhal | Alt | Parameter | | M29W400D | | Unit | | |-----------------------|-------------------|-------------------------------------------|-----|----------|----|------|------| | Symbol | Ait | Parameter | | 45 | 55 | 70 | Unit | | t <sub>AVAV</sub> | t <sub>WC</sub> | Address Valid to Next Address Valid | Min | 45 | 55 | 70 | ns | | t <sub>WLEL</sub> | t <sub>WS</sub> | Write Enable Low to Chip Enable Low | Min | 0 | 0 | 0 | ns | | tELEH | t <sub>CP</sub> | Chip Enable Low to Chip Enable High | Min | 40 | 45 | 45 | ns | | t <sub>DVEH</sub> | t <sub>DS</sub> | Input Valid to Chip Enable High | Min | 25 | 30 | 45 | ns | | t <sub>EHDX</sub> | t <sub>DH</sub> | Chip Enable High to Input Transition | 0 | 0 | 0 | ns | | | t <sub>EHWH</sub> | t <sub>WH</sub> | Chip Enable High to Write Enable High Min | | 0 | 0 | 0 | ns | | tehel | tcph | Chip Enable High to Chip Enable Low | Min | 30 | 30 | 30 | ns | | t <sub>AVEL</sub> | tAS | Address Valid to Chip Enable Low | Min | 0 | 0 | 0 | ns | | t <sub>ELAX</sub> | t <sub>AH</sub> | Chip Enable Low to Address Transition | Min | 40 | 45 | 45 | ns | | tGHEL | | Output Enable High Chip Enable Low | Min | 0 | 0 | 0 | ns | | tEHGL | toeh | Chip Enable High to Output Enable Low | Min | 0 | 0 | 0 | ns | | t <sub>EHRL</sub> (1) | t <sub>BUSY</sub> | Program/Erase Valid to RB Low Max | | 30 | 30 | 35 | ns | | tvchwl | t <sub>VCS</sub> | V <sub>CC</sub> High to Write Enable Low | Min | 50 | 50 | 50 | μs | Figure 15. Reset/Block Temporary Unprotect AC Waveforms Table 15. Reset/Block Temporary Unprotect AC Characteristics | Symbol | Alt | Parameter | | M29W400D | | | Unit | | | |----------------------------------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------|-----|----------|-----|-----|-------|--|--| | Symbol | Symbol Ait Parameter | | | | 55 | 70 | Ollic | | | | t <sub>PHWL</sub> <sup>(1)</sup> t <sub>PHEL</sub> t <sub>PHGL</sub> <sup>(1)</sup> | t <sub>RH</sub> | RP High to Write Enable Low, Chip Enable Low, Dutput Enable Low | | 50 | 50 | 50 | ns | | | | t <sub>RHWL</sub> <sup>(1)</sup> t <sub>RHEL</sub> <sup>(1)</sup> t <sub>RHGL</sub> <sup>(1)</sup> | t <sub>RB</sub> | RB High to Write Enable Low, Chip Enable Low,<br>Output Enable Low | Min | 0 | 0 | 0 | ns | | | | t <sub>PLPX</sub> | t <sub>RP</sub> | RP Pulse Width | Min | 500 | 500 | 500 | ns | | | | t <sub>PLYH</sub> (1) | t <sub>READY</sub> | RP Low to Read Mode | | 10 | 10 | 10 | μs | | | | t <sub>PHPHH</sub> <sup>(1)</sup> | t <sub>VIDR</sub> | RP Rise Time to V <sub>ID</sub> | Min | 500 | 500 | 500 | ns | | | ## PACKAGE MECHANICAL Figure 16. SO44 - 44 lead Plastic Small Outline, 525 mils body width, Package Outline Note: Drawing is not to scale. Table 16. SO44 – 44 lead Plastic Small Outline, 525 mils body width, Package Mechanical Data | Symbol | | millimeters | | inches | | | |----------|-------|-------------|-------|--------|--------|--------| | Syllibol | Тур | Min | Max | Тур | Min | Max | | А | | | 2.80 | | | 0.1102 | | A1 | | 0.10 | | | 0.0039 | | | A2 | 2.30 | 2.20 | 2.40 | 0.0906 | 0.0866 | 0.0945 | | b | 0.40 | 0.35 | 0.50 | 0.0157 | 0.0138 | 0.0197 | | С | 0.15 | 0.10 | 0.20 | 0.0059 | 0.0039 | 0.0079 | | СР | | | 0.08 | | | 0.0030 | | D | 28.20 | 28.00 | 28.40 | 1.1102 | 1.1024 | 1.1181 | | E | 13.30 | 13.20 | 13.50 | 0.5236 | 0.5197 | 0.5315 | | EH | 16.00 | 15.75 | 16.25 | 0.6299 | 0.6201 | 0.6398 | | е | 1.27 | - | - | 0.0500 | - | - | | L | 0.80 | | | 0.0315 | | | | а | | | 8 | | | 8 | | N | 44 | | | 44 | | | 4 TSOP-a Figure 17. TSOP48 – 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Outline Note: Drawing is not to scale. Table 17. TSOP48 – 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Mechanical Data | Cumbal | | millimeters | | | inches | | |--------|-------|-------------|--------|--------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 1.200 | | | 0.0472 | | A1 | 0.100 | 0.050 | 0.150 | 0.0039 | 0.0020 | 0.0059 | | A2 | 1.000 | 0.950 | 1.050 | 0.0394 | 0.0374 | 0.0413 | | В | | 0.170 | 0.270 | | 0.0067 | 0.0106 | | С | | 0.100 | 0.210 | | 0.0039 | 0.0083 | | СР | | | 0.100 | | | 0.0039 | | D | | 19.800 | 20.200 | | 0.7795 | 0.7953 | | D1 | | 18.300 | 18.500 | | 0.7205 | 0.7283 | | е | 0.500 | _ | - | 0.0197 | - | _ | | Е | | 11.900 | 12.100 | | 0.4685 | 0.4764 | | L | | 0.500 | 0.700 | | 0.0197 | 0.0276 | | alfa | | 0 | 5 | | 0 | 5 | | N | 48 | | | 48 | | | 47/ Figure 18. TFBGA48 6x9mm - 6x8 ball array - 0.80mm pitch, Bottom View Package Outline Note: Drawing is not to scale. Table 18. TFBGA48 6x9mm - 6x8 active ball array - 0.80mm pitch, Package Mechanical Data | Sumbal | | millimeters | | | inches | | |--------|-------|-------------|-------|--------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 1.200 | | | 0.0472 | | A1 | | 0.200 | | | 0.0079 | | | A2 | | | 1.000 | | | 0.0394 | | b | 0.400 | 0.350 | 0.450 | 0.0157 | 0.0138 | 0.0177 | | D | 6.000 | 5.900 | 6.100 | 0.2362 | 0.2323 | 0.2402 | | D1 | 4.000 | - | _ | 0.1575 | _ | _ | | ddd | | | 0.100 | | | 0.0039 | | E | 9.000 | 8.900 | 9.100 | 0.3543 | 0.3504 | 0.3583 | | е | 0.800 | - | _ | 0.0315 | _ | _ | | E1 | 5.600 | - | ı | 0.2205 | - | - | | FD | 1.000 | - | _ | 0.0394 | _ | _ | | FE | 1.700 | - | - | 0.0669 | _ | - | | SD | 0.400 | _ | - | 0.0157 | _ | _ | | SE | 0.400 | _ | _ | 0.0157 | _ | _ | #### **PART NUMBERING** # **Table 19. Ordering Information Scheme** T = Tape & Reel Packing E = Lead-free Package, Standard Packing F = Lead-free Package, Tape & Reel Packing Devices are shipped from the factory with the memory content bits erased to '1'. For a list of available options (Speed, Package, etc.) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you. ## APPENDIX A. BLOCK ADDRESS TABLE Table 20. Top Boot Block Addresses M29W400DT | # | Size<br>(Kbytes) | Address Range<br>(x8) | Address Range<br>(x16) | | |----|------------------|-----------------------|------------------------|--| | 10 | 16 | 7C000h-7FFFFh | 3E000h-3FFFFh | | | 9 | 8 | 7A000h-7BFFFh | 3D000h-3DFFFh | | | 8 | 8 | 78000h-79FFFh | 3C000h-3CFFFh | | | 7 | 32 | 70000h-77FFFh | 38000h-3BFFFh | | | 6 | 64 | 60000h-6FFFFh | 30000h-37FFFh | | | 5 | 64 | 50000h-5FFFFh | 28000h-2FFFFh | | | 4 | 64 | 40000h-4FFFFh | 20000h-27FFFh | | | 3 | 64 | 30000h-3FFFFh | 18000h-1FFFFh | | | 2 | 64 | 20000h-2FFFFh | 10000h-17FFFh | | | 1 | 64 | 10000h-1FFFFh | 08000h-0FFFFh | | | 0 | 64 | 00000h-0FFFFh | 00000h-07FFFh | | Table 21. Bottom Boot Block Addresses M29W400DB | # | Size<br>(Kbytes) | Address Range<br>(x8) | Address Range<br>(x16) | | |----|------------------|-----------------------|------------------------|--| | 10 | 64 | 70000h-7FFFFh | 38000h-3FFFFh | | | 9 | 64 | 60000h-6FFFFh | 30000h-37FFFh | | | 8 | 64 | 50000h-5FFFFh | 28000h-2FFFFh | | | 7 | 64 | 40000h-4FFFFh | 20000h-27FFFh | | | 6 | 64 | 30000h-3FFFFh | 18000h-1FFFFh | | | 5 | 64 | 20000h-2FFFFh | 10000h-17FFFh | | | 4 | 64 | 10000h-1FFFFh | 08000h-0FFFFh | | | 3 | 32 | 08000h-0FFFFh | 04000h-07FFFh | | | 2 | 8 | 06000h-07FFFh | 03000h-03FFFh | | | 1 | 8 | 04000h-05FFFh | 02000h-02FFFh | | | 0 | 16 | 00000h-03FFFh | 00000h-01FFFh | | #### APPENDIX B. BLOCK PROTECTION Block protection can be used to prevent any operation from modifying the data stored in the Flash. Each Block can be protected individually. Once protected, Program and Erase operations on the block fail to change the data. There are three techniques that can be used to control Block Protection, these are the Programmer technique, the In-System technique and Temporary Unprotection. Temporary Unprotection is controlled by the Reset/Block Temporary Unprotection pin, RP; this is described in the Signal Descriptions section. Unlike the Command Interface of the Program/ Erase Controller, the techniques for protecting and unprotecting blocks change between different Flash memory suppliers. For example, the techniques for AMD parts will not work on STMicroelectronics parts. Care should be taken when changing drivers for one part to work on another. #### **Programmer Technique** The Programmer technique uses high $(V_{ID})$ voltage levels on some of the bus pins. These cannot be achieved using a standard microprocessor bus, therefore the technique is recommended only for use in Programming Equipment. To protect a block follow the flowchart in Figure 19, Programmer Equipment Block Protect Flowchart. To unprotect the whole chip it is necessary to protect all of the blocks first, then all blocks can be unprotected at the same time. To unprotect the chip follow Figure 20, Programmer Equipment Chip Unprotect Flowchart. Table 22, Programmer Technique Bus Operations, gives a summary of each operation. The timing on these flowcharts is critical. Care should be taken to ensure that, where a pause is specified, it is followed as closely as possible. Do not abort the procedure before reaching the end. Chip Unprotect can take several seconds and a user message should be provided to show that the operation is progressing. ## **In-System Technique** The In-System technique requires a high voltage level on the Reset/Blocks Temporary Unprotect pin, RP. This can be achieved without violating the maximum ratings of the components on the microprocessor bus, therefore this technique is suitable for use after the Flash has been fitted to the system. To protect a block follow the flowchart in Figure 21, In-System Block Protect Flowchart. To unprotect the whole chip it is necessary to protect all of the blocks first, then all the blocks can be unprotected at the same time. To unprotect the chip follow Figure 22, In-System Chip Unprotect Flowchart. The timing on these flowcharts is critical. Care should be taken to ensure that, where a pause is specified, it is followed as closely as possible. Do not allow the microprocessor to service interrupts that will upset the timing and do not abort the procedure before reaching the end. Chip Unprotect can take several seconds and a user message should be provided to show that the operation is progressing. Table 22. Programmer Technique Bus Operations, $\overline{\text{BYTE}} = V_{\text{IH}}$ or $V_{\text{IL}}$ | Operation | Ē | G | W | Address Inputs<br>A0-A17 | Data Inputs/Outputs<br>DQ15A-1, DQ14-DQ0 | |------------------------------|-----------------|-----------------|-----------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------| | Block Protect | V <sub>IL</sub> | V <sub>ID</sub> | V <sub>IL</sub> Pulse | A9 = V <sub>ID</sub> , A12-A17 Block Address<br>Others = X | Х | | Chip Unprotect | V <sub>ID</sub> | V <sub>ID</sub> | V <sub>IL</sub> Pulse | $A9 = V_{ID}, A12 = V_{IH}, A15 = V_{IH}$ $Others = X$ | Х | | Block Protection<br>Verify | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $A0 = V_{IL}, A1 = V_{IH}, A6 = V_{IL}, A9 = V_{ID},$ $A12\text{-}A17 \ Block \ Address}$ $Others = X$ | Pass = XX01h<br>Retry = XX00h | | Block Unprotection<br>Verify | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $A0 = V_{IL}, A1 = V_{IH}, A6 = V_{IH}, A9 = V_{ID},$ $A12\text{-}A17 \ Block \ Address}$ $Others = X$ | Retry = XX01h<br>Pass = XX00h | Figure 19. Programmer Equipment Block Protect Flowchart **START** PROTECT ALL BLOCKS Set-up n = 0CURRENT BLOCK = 0 A6, A12, A15 = $V_{IH}^{(1)}$ $\overline{E}$ , $\overline{G}$ , A9 = $V_{ID}$ Wait 4µs Unprotect $\overline{W} = V_{II}$ Wait 10ms $\overline{W} = V_{IH}$ $\overline{E}$ , $\overline{G} = V_{IH}$ ADDRESS = CURRENT BLOCK ADDRESS $A0 = V_{IL}, A1, A6 = V_{IH}$ Ē = VII Wait 4µs $\overline{G} = V_{IL}$ **INCREMENT CURRENT BLOCK** Wait 60ns Verify Read DATA YES NO DATA LAST NO NO BLOCK 1000 YES YES $\frac{A9}{E} = V_{IH}$ $\frac{A9}{E} = V_{IH}$ End FAIL **PASS** AI03470 Figure 20. Programmer Equipment Chip Unprotect Flowchart **START** Set-up n = 0 $\overline{RP} = V_{ID}$ WRITE 60h ADDRESS = BLOCK ADDRESS $\mathsf{A0} = \mathsf{V}_{\mathsf{IL}},\, \mathsf{A1} = \mathsf{V}_{\mathsf{IH}},\, \mathsf{A6} = \mathsf{V}_{\mathsf{IL}}$ WRITE 60h ADDRESS = BLOCK ADDRESS Protect $\mathsf{A0} = \mathsf{V}_{\mathsf{IL}},\, \mathsf{A1} = \mathsf{V}_{\mathsf{IH}},\, \mathsf{A6} = \mathsf{V}_{\mathsf{IL}}$ Wait 100µs WRITE 40h ADDRESS = BLOCK ADDRESS $A0 = V_{IL}$ , $A1 = V_{IH}$ , $A6 = V_{IL}$ Verify Wait 4µs **READ DATA** ADDRESS = BLOCK ADDRESS $\mathsf{A0} = \mathsf{V}_{\mathsf{IL}},\, \mathsf{A1} = \mathsf{V}_{\mathsf{IH}},\, \mathsf{A6} = \mathsf{V}_{\mathsf{IL}}$ NO NO RP = V<sub>IH</sub> = 25 YES ISSUE READ/RESET COMMAND $\overline{RP} = V_{IH}$ **PASS** ISSUE READ/RESET COMMAND FAIL AI03471 Figure 21. In-System Equipment Block Protect Flowchart Figure 22. In-System Equipment Chip Unprotect Flowchart START PROTECT ALL BLOCKS Set-up n = 0CURRENT BLOCK = 0 $\overline{RP} = V_{ID}$ WRITE 60h ANY ADDRESS WITH $A0 = V_{IL}, A1 = V_{IH}, A6 = V_{IH}$ WRITE 60h Unprotect ANY ADDRESS WITH $A0 = V_{IL}, A1 = V_{IH}, A6 = V_{IH}$ Wait 10ms WRITE 40h ADDRESS = CURRENT BLOCK ADDRESS $\mathsf{A0} = \mathsf{V}_{\mathsf{IL}},\, \mathsf{A1} = \mathsf{V}_{\mathsf{IH}},\, \mathsf{A6} = \mathsf{V}_{\mathsf{IH}}$ Verify Wait 4µs **INCREMENT CURRENT BLOCK READ DATA** ADDRESS = CURRENT BLOCK ADDRESS $A0 = V_{IL}, A1 = V_{IH}, A6 = V_{IH}$ DATA YES NO LAST 1000 BLOCK YES YES RP = V<sub>IH</sub> RP = VIH ISSUE READ/RESET ISSUE READ/RESET COMMAND COMMAND PASS **FAIL** AI03472 47/ # **REVISION HISTORY** **Table 23. Document Revision History** | Date | Version | Revision Details | |-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26-Jul-2002 | -01 | First Issue | | 19-Feb-2003 | 2.0 | Revision numbering modified: a minor revision will be indicated by incrementing the digit after the dot, and a major revision, by incrementing the digit before the dot (revision version 01 equals 1.0). Revision History moved to end of document. Typical after 100k W/E Cycles column removed from Table 4, Program, Erase Times and Program, Erase Endurance Cycles, Data Retention and Erase Suspend Latency Time parameters added. Common Flash Interface removed from datasheet. Lead-free package options E and F added to Table 19, Ordering Information Scheme. Document promoted from Product Preview to Preliminary Data status. | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is registered trademark of STMicroelectronics All other names are the property of their respective owners © 2003 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States www.st.com 47