

# **Dual Precision Instrumentation** Switched-Capacitor Building Block

# **FEATURES**

- Instrumentation Front End with 120dB CMRR
- Precise, Charge-Balanced Switching
- Operates from 3V to 18V
- Internal or External Clock
- Operates up to 5MHz Clock Rate
- Low Power
- Two Independent Sections with One Clock

# **APPLICATIONS**

- Precision Instrumentation Amplifiers
- Ultra Precision Voltage Inverters, Multipliers and **Dividers**
- V-F and F-V Converters
- Sample and Hold
- Switched-Capacitor Filters

# DESCRIPTION

The LTC1043 is a monolithic, charge-balanced, dual switched-capacitor instrumentation building block. A pair of switches alternately connects an external capacitor to an input voltage and then connects the charged capacitor across an output port. The internal switches have a break-before-make action. An internal clock is provided and its frequency can be adjusted with an external capacitor. The LTC1043 can also be driven with an external CMOS clock.

The LTC1043, when used with low clock frequencies, provides ultra precision DC functions without requiring precise external components. Such functions are differential voltage to single-ended conversion, voltage inversion, voltage multiplication and division by 2, 3, 4, 5, etc. The LTC1043 can also be used for precise V-F and F-V circuits without trimming, and it is also a building block for switched-capacitor filters, oscillators and modulators.

The LTC1043 is manufactured using Linear Technology's enhanced LTCMOS<sup>™</sup> silicon gate process.

#### **Instrumentation Amplifier**



#### **CMRR vs Frequency**



COMMON-MODE INPUT VOLTAGE INCLUDES THE SUPPLIES

electronic components distributor

# **ABSOLUTE MAXIMUM RATINGS**

# 

# PACKAGE/ORDER INFORMATION

| SH <sub>B</sub> 1 18 S3B                                                                                                                        | ORDER PART<br>NUMBER   |
|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Cg 2 17 V - 16 C <sub>0SC</sub> V+ 4 15 S4B S2B 5 14 S4A S1B 6 13 S3A S1A 7 12 C <sub>A</sub> S2A B 11 C <sub>A</sub> + NC 9 10 SH <sub>A</sub> | LTC1043CN<br>LTC1043MD |

# **ELECTRICAL CHARACTERISTICS** $V^+ = 10V$ , $V^- = 0V$ , $T_A = 25\,^{\circ}C$ unless otherwise specified.

| SYMBOL           | PARAMETER                      | CONDITIONS                                                                                                     |   | LTC1043M |           | BM         | LTC1043C  |           |            | HAUTO             |
|------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------|---|----------|-----------|------------|-----------|-----------|------------|-------------------|
| STRIBUL          |                                |                                                                                                                |   | MIN      | TYP       | MAX        | MIN TYP M | MAX       | X UNITS    |                   |
| Is               | Power Supply Current           | Pin (16) Connected High or Low                                                                                 | • |          | 0.25      | 0.4<br>0.7 |           | 0.25      | 0.4<br>0.7 | mA<br>mA          |
|                  |                                | C <sub>OSC</sub> (Pin 16 to V <sup>-</sup> ) = 100pF                                                           | • |          | 0.4       | 0.65<br>1  |           | 0.4       | 0.65<br>1  | mA<br>mA          |
| l <sub>i</sub>   | OFF Leakage Current            | Any Switch, Test Circuit 1 (Note 1)                                                                            | • |          | 6<br>6    | 100<br>500 |           | 6<br>6    | 100        | pA<br>nA          |
| R <sub>ON</sub>  | ON Resistance                  | Test Circuit 2, $V_{IN} = 7V$ , $I = \pm 0.5$ mA<br>$V^+ = 10V$ , $V^- = 0V$                                   | • |          | 240       | 400<br>700 |           | 240       | 400<br>700 | $\Omega$          |
| R <sub>ON</sub>  | ON Resistance                  | Test Circuit 2, $V_{IN}$ = 3.1V, $I = \pm 0.5$ mA<br>V + = 5V, V = 0V                                          | • |          | 400       | 700<br>1   |           | 400       | 700<br>1   | Ω<br>kΩ           |
| f <sub>osc</sub> | Internal Oscillator Frequency  | $C_{OSC}$ (Pin 16 to V <sup>-</sup> ) = 0pF<br>$C_{OSC}$ (Pin 16 to V <sup>-</sup> ) = 100pF<br>Test Circuit 3 | • | 20<br>15 | 185<br>34 | 50<br>75   | 20<br>15  | 185<br>34 | 50<br>75   | kHz<br>kHz<br>kHz |
| I <sub>osc</sub> | Pin Source or Sink Current     | Pin 16 at V <sup>+</sup> or V <sup>-</sup>                                                                     | • |          | 40        | 70<br>100  |           | 40        | 70<br>100  | μA<br>μA          |
|                  | Break-Before-Make Time         |                                                                                                                |   |          | 25        |            |           | 25        |            | ns                |
|                  | Clock to Switching Delay       | C <sub>OSC</sub> Pin Externally Driven                                                                         |   | }        | 75        |            |           | 75        |            | ns                |
| f <sub>M</sub>   | Maximum External CLK Frequency | C <sub>OSC</sub> Pin Externally Driven with CMOS<br>Levels                                                     |   |          | 5         |            |           | 5         |            | - MHz             |
| CMRR             | Common-Mode Rejection Ratio    | $V^{+} = 5V$ , $V^{-} = -5V$ , $-5V < V_{CM} < 5V$ , DC to 400Hz                                               |   |          | 120       |            |           | 120       |            | dB                |

The lacktriangle denotes the specifications which apply over the full operating temperature range: LTC1043M operates from  $-55^{\circ}\text{C} \leq T_{A} \leq 125^{\circ}\text{C}$ ; LTC1043C operates from  $-40^{\circ}\text{C} \leq T_{A} \leq 85^{\circ}\text{C}$ .

Note 1: OFF leakage current is guaranteed but not tested at 25°C.



# TYPICAL PERFORMANCE CHARACTERISTICS (Test Circuits 2 through 4)









Ron vs Vin



RON VS VIN



R<sub>ON</sub> (Peak) vs Power Supply **Voltage** 



RON (Peak) vs Power Supply **Voltage and Temperature** 



#### Oscillator Frequency, fosc, vs Cosc



Oscillator Frequency, fasc. vs Supply Voltage



**Normalized Oscillator** Frequency, fosc, vs Supply Voltage



# TYPICAL PERFORMANCE CHARACTERISTICS (Test Circuits 2 through 4)







# **BLOCK DIAGRAM**



THE SWITCHES ARE TIMED AS SHOWN WITH PIN 16 HIGH

THE CHARGE BALANCING CIRCUITRY SAMPLES THE VOLTAGE AT S3 WITH RESPECT TO S4 (PIN 16 HIGH) AND INJECTS A SMALL CHARGE AT THE C + PIN (PIN 16 LOW). THIS BOOSTS THE CMRR WHEN THE LTC1043 IS USED AS AN INSTRUMENTATION AMPLIFIER FRONT END. FOR MINIMUM CHARGE INJECTION IN OTHER TYPES OF APPLICATIONS, S3A AND S3B SHOULD BE GROUNDED.



# **TEST CIRCUITS**



Test Circuit 1. Leakage Current Test



Test Circuit 3. Oscillator Frequency, fosc



Test Circuit 2. Ron Test



Test Circuit 4. CMRR Test

# APPLICATIONS INFORMATION

Common-Mode Rejection Ratio (CMRR)

The LTC1043, when used as a differential to single-ended converter (Figure 1) rejects common-mode signals and preserves differential voltages. Unlike other techniques, the LTC1043's CMRR does not degrade with increasing common-mode voltage frequency. During the sampling mode, the impedance of pins 2, 3 (and 11, 12) should be reasonably balanced, otherwise, common-mode signals will appear differentially. The value of the CMRR depends on the value of the sampling and holding capacitors (Cs, CH) and on the sampling frequency. Since the common-mode voltages are not sampled, the common-mode signal frequency can well exceed the sampling frequency without experiencing aliasing phenomena. The CMRR of Figure 1



CS, CH ARE MYLAR OR POLYSTYRENE

Figure 1. Differential to Single-Ended Converter



# APPLICATIONS INFORMATION

is measured by shorting pins 7 and 13 and by observing, with a precision DVM, the change of the voltage across  $C_H$  with respect to an input CM voltage variation. During the sampling and holding mode, charges are being transferred and minute voltage transients will appear across the holding capacitor. Although the  $R_{ON}$  on the switches is low enough to allow fast settling, as the sampling frequency increases, the rate of charge transfer increases and the average voltage measured with a DVM across it will increase proportionally; this causes the CMRR of the sampled data system, as seen by a "continuous" instrument (DVM), to decrease, Figure 2.

#### **Switch Charge Injection**

Figure 3 shows one out of the eight switches of the LTC1043, configured as a basic sample and hold circuit. When the switch opens, a "hold step" is observed and its magnitude depends on the value of the input voltage. Figure 4 shows charge injected into the hold capacitor. For instance, a 2pCb of charge injected into a  $0.01\mu F$  capacitor causes a  $200\mu V$  hold step. As shown in Figure 4, there is a predictable and repeatable charge injection cancellation when the input voltage is close to half the supply voltage of the LTC1043. This is a unique feature of this product, containing charge-balanced switches fabricated with a self-aligning gate CMOS process. Any switch of the LTC1043, when powered with symmetrical dual supplies, will sample and hold small signals around ground without any significant error.



Figure 2. CMRR vs Sampling Frequency

### Shielding the Sampling Capacitor for Very High CMRR

Internal or external parasitic capacitors from the C<sup>+</sup> pin(s) to ground affect the CMRR of the LTC1043, (Figure 1). The common-mode error due to the internal junction capacitances of the C<sup>+</sup> pin(s) 2 and 11 is cancelled through internal circuitry. The C<sup>+</sup> pin, therefore, should be used as the top plate of the sampling capacitor. The interpin capacitance between pin 2 and dummy pin 1 (11 and 10) appears in parallel with the sampling capacitor so it does not degrade the CMRR. A shield placed underneath the sampling capacitor (Figure 5) and connected to either pin 1 or 3 helps to boost the CMRR in excess of 120dB.

Excessive external parasitic capacitance between the C<sup>-</sup>pins and ground indirectly degrades CMRR; this becomes visible especially when the LTC1043 is used with clock frequencies above 2kHz. Because of this, if a shield is used, the parasitic capacitance between the shield and circuit ground should be minimized.

It is recommended that the outer plate of the sampling capacitor be connected to the C<sup>-</sup> pin(s).

# Input Pins, SCR Sensitivity

An internal  $60\Omega$  resistor is connected in series with the input of the switches (pins 5, 6, 7, 8, 13, 14, 15, 18) and it is included in the RoN specification. When the input voltage exceeds the power supply by a diode drop, current will flow into the input pin(s). The LTC1043 will not



Figure 3

# APPLICATIONS INFORMATION

latch until the input current reaches 2mA–3mA. The device will recover from the latch mode when the input drops 3V–4V below the voltage value which caused the latch. For instance, if an external resistor of  $200\Omega$  is connected in series with an input pin, the input can be taken 1.3V above the supply without latching the IC. The same applies for the C<sup>+</sup> and C<sup>-</sup> pins.

# Cosc Pin (16), Figure 6

The Cosc pin can be used with an external capacitor, Cosc, connected from pin 16 to pin 17, to modify the internal oscillator frequency. If pin 16 is floating, the internal 24pF capacitor plus any external interpin capacitance set the oscillator frequency around 190kHz with  $\pm 5 V$  supply. The typical performance characteristics curves provide the necessary information to set the oscillator fre-



Figure 4. Individual Switch Charge Injection vs Input Voltage

quency for various power supply ranges. Pin 16 can also be driven with an external clock to override the internal oscillator. Although standard 7400 series CMOS gates do not guarantee CMOS levels with the current source and sink requirements of pin 16, they will in reality drive the Cosc pin. CMOS gates conforming to standard B series output drive have the appropriate voltage levels and more than enough output current to simultaneously drive several LTC1043 Cosc pins. The typical trip levels of the Schmitt trigger, Figure 6, are given below.

| SUPPLY                   | TRIP LEVELS    |                |  |  |  |
|--------------------------|----------------|----------------|--|--|--|
| $V^{+} = 5V, V^{-} = 0V$ | $V_H = 3.4V$   | $V_L = 1.35V$  |  |  |  |
| $V^+ = 10V, V^- = 0V$    | $V_{H} = 6.5V$ | $V_L = 2.8V$   |  |  |  |
| $V^+ = 15V, V^- = 0V$    | $V_{H} = 9.5V$ | $V_{L} = 4.1V$ |  |  |  |



Figure 5. Printed Circuit Board Layout Showing Shielding the Sampling Capacitor



Figure 6. Internal Oscillator

# Divide by 2 $V_{IN}$ $V_{IN}$ $V_{IN}/2$ $V_{IN}/2$ $V_{IN}/2$ $V_{IN}/2 \pm 1$ $V_{IN}/2 \pm 1$

# Multiply by 2 $V_{OUT}$ $V_{OUT}$ $V_{OUT}$ $V_{OUT} = 2V_{IN} \pm 5ppm$ $0 \le V_{IN} < V^{+}/2$

3≤V+≤18V









Divide by 4



0.005%V → F Converter



0.01% Analog Multiplier



#### Single 5V Supply, Ultra Precision Instrumentation Amplifier

# LTC1043 OUTPUT LTC1052 $A_{V} = 1000$ INPUT 100Ω $0.22 \mu F$ 10k 1N914 1μF NON-POLARIZED ≃ -0.5V INPUT AND OUTPUT VOLTAGE RANGE INCLUDES GROUND. INPUT REFERRED OFFSET ERROR IS TYPICALLY 34V WITH 1 UV OF NOISE $\text{CMRR} \approx 120 \text{dB}$ 0.0047

# Voltage Controlled Current Source with Ground Referred Input and Output



**OPERATES FROM A SINGLE 5V SUPPLY** 

#### **Precision Instrumentation Amplifier**



# 11

# **APPLICATIONS**

# Lock-In Amplifier ( = Extremely Narrow-Band Amplifier)



#### 50MHz Thermal rms → DC Converter



# 

FOR 1V  $\leq$  V<sub>IN</sub>  $\leq$  4V, the hold step is  $\leq$  300 $\mu$ V. Acquisition time  $\sim$  8  $\times$  R<sub>ON</sub> C<sub>H</sub> for 10-bit accuracy.

#### Single Supply Precision Linearized Platinum RTD Signal Conditioner

SAMPLE





**High Frequency Clock Tunable Bandpass Filter** 



# **Frequency-Controlled Gain Amplifier**



# **Relative Humidity Sensor Signal Conditioner**



# Linear Variable Differential Transformer (LVDT), Signal Conditioner



# **Precision Current Sensing in Supply Rails**



# PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted.

#### D Package 18 Lead Side Brazed



|           | T <sub>jmax</sub> | Θ <sub>ja</sub> |
|-----------|-------------------|-----------------|
| LTC1043MD | 150°C             | 100°C/W         |
| LTC1043CD | 150°C             | 100°C/W         |

#### N Package 18 Lead Plastic DIP

