## feATURES

- Smallest Pin-Compatible Octal DACs: LTC2605: 16 Bits
LTC2615: 14 Bits
LTC2625: 12 Bits
- Guaranteed Monotonic Over Temperature
- $400 \mathrm{kHz} \mathrm{I}^{2} \mathrm{C}$ Interface
- Wide 2.7V to 5.5V Supply Range
- Low Power Operation: 250 $\mu \mathrm{A}$ per DAC at 3V
- Individual Channel Power-Down to 1 $\mu \mathrm{A}$, Max
- Ultralow Crosstalk Between DACs (<10 $\mu \mathrm{V}$ )
- High Rail-to-Rail Output Drive ( $\pm 15 \mathrm{~mA}$, Min)
- Double-Buffered Digital Inputs
- 27 Selectable Addresses
- LTC2605/LTC2615/LTC2625: Power-On Reset to Zero Scale
- LTC2605-1/LTC2615-1/LTC2625-1: Power-On Reset to Midscale
- Tiny 16-Lead Narrow SSOP Package


## APPLICATIONS

- Mobile Communications
- Process Control and Industrial Automation
- Instrumentation
- Automatic Test Equipment

DESCRIPTION

The LTC ${ }^{\circledR} 2605 / L T C 2615 / L T C 2625$ are octal 16-, 14and 12 -bit, 2.7 V to 5.5 V rail-to-rail voltage-output DACs in 16-lead narrow SSOP packages. They have built-in high performance output buffers and are guaranteed monotonic.

These parts establish new board-density benchmarks for 16- and 14-bit DACs and advance performance standards for output drive, crosstalk and load regulation in single-supply, voltage-output multiples.
The parts use the 2 -wire $I^{2} \mathrm{C}$ compatible serial interface. The LTC2605/LTC2615/LTC2625 operate in both the standard mode (maximum clock rate of 100 kHz ) and the fast mode (maximum clock rate of 400 kHz ).

The LTC2605/LTC2615/LTC2625 incorporate a power-on reset circuit. During power-up, the voltage outputs rise less than 10 mV above zero scale; and after power-up, they stay at zero scale until a valid write and update take place. The power-on reset circuit resets the LTC2605-1/ LTC2615-1/LTC2625-1 to midscale. The voltage output stays at midscale until a valid write and update takes place.
$\overline{\mathbf{1 Y}}$, LTC and LT are registered trademarks of Linear Technology Corporation.
All other trademarks are the property of their respective owners.

## BLOCK DIAGRAM



Differential Nonlinearity (LTC2605)


## LTC2605/LTC2615/LTC2625

## ABSOLUTE MAXIMUM RATInGS (Note 1)

Any Pin to GND $\qquad$ -0.3 V to 6 V
Any Pin to $V_{C C}$ $\qquad$ . 6 V to 0.3 V
Maximum Junction Temperature $\qquad$ $125^{\circ} \mathrm{C}$
Storage Temperature Range ................ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec )

Operating Temperature Range LTC2605C/LTC2615C/LTC2625C $\qquad$ LTC2605C-1/LTC2615C-1/LTC2625C-1 ... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC2605I/LTC2615I/LTC2625I ............ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ LTC2605I-1/LTC2615I-1/LTC2625I-1 .. $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

## PACKAGE/ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges.

ELECTRICPL CHPRACTERISTICS The o denotes specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{REF}=4.096 \mathrm{~V}\left(\mathrm{~V}_{C C}=5 \mathrm{~V}\right), R E F=2.048 \mathrm{~V}\left(\mathrm{~V}_{C C}=2.7 \mathrm{~V}\right), \mathrm{V}_{\text {OUT }}$ unloaded, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | LTC2625/-1 |  | LTC2615/-1 |  |  | LTC2605/-1 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| DC Performance |  |  |  |  |  |  |  |  |  |  |  |  |
|  | Resolution |  | $\bullet$ | 12 |  | 14 |  |  | 16 |  |  | Bits |
|  | Monotonicity | (Note 2) | $\bullet$ | 12 |  | 14 |  |  | 16 |  |  | Bits |
| DNL | Differential Nonlinearity | (Note 2) | $\bullet$ |  | $\pm 0.5$ |  |  | $\pm 1$ |  |  | $\pm 1$ | LSB |
| INL | Integral Nonlinearity | (Note 2) | $\bullet$ | $\pm 1$ | $\pm 4$ |  | $\pm 4$ | $\pm 16$ |  | $\pm 18$ | $\pm 64$ | LSB |
|  | Load Regulation | $\begin{aligned} & V_{\text {REF }}=V_{C C}=5 \mathrm{~V}, \text { Midscale } \\ & I_{\text {OUT }}=0 \mathrm{~mA} \text { to } 15 \mathrm{~mA} \text { Sourcing } \\ & \text { IOUT }=0 \mathrm{~mA} \text { to } 15 \mathrm{~mA} \text { Sinking } \end{aligned}$ | $\bullet$ | $\begin{aligned} & 0.02 \\ & 0.03 \end{aligned}$ | $\begin{aligned} & 0.125 \\ & 0.125 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.07 \\ & 0.10 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.5 \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 2 \\ & 2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{LSB} / \mathrm{mA} \\ & \mathrm{LSB} / \mathrm{mA} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {REF }}=\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V} \text {, Midscale } \\ & \mathrm{I}_{\text {OUT }}=0 \mathrm{~mA} \text { to } 7.5 \mathrm{~mA} \text { Sourcing } \\ & \mathrm{I}_{\text {OUT }}=0 \mathrm{~mA} \text { to } 7.5 \mathrm{~mA} \text { Sinking } \end{aligned}$ |  | $\begin{aligned} & 0.04 \\ & 0.07 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.25 \\ & 0.25 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.15 \\ & 0.20 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.6 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 4 \\ & 4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{LSB} / \mathrm{mA} \\ & \mathrm{LSB} / \mathrm{mA} \end{aligned}$ |
| ZSE | Zero-Scale Error | Code $=0$ | $\bullet$ | 1.7 | 9 |  | 1.7 | 9 |  | 1.7 | 9 | mV |
| $\mathrm{V}_{\text {OS }}$ | Offset Error | (Note 4) | $\bullet$ | $\pm 1$ | $\pm 9$ |  | $\pm 1$ | $\pm 9$ |  | $\pm 1$ | $\pm 9$ | mV |
|  | $V_{0 S}$ Temperature Coefficient |  |  | $\pm 5$ |  |  | $\pm 5$ |  |  | $\pm 5$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| GE | Gain Error |  | $\bullet$ | $\pm 0.1$ | $\pm 0.7$ |  | $\pm 0.1$ | $\pm 0.7$ |  | $\pm 0.1$ | $\pm 0.7$ | \%FSR |
|  | Gain Temperature Coefficient |  |  | $\pm 8$ |  |  | $\pm 8$ |  |  | $\pm 8$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |

## ELECTRICAL CHARACTERISTICS The • denotes specifications which apply over the full operating

 temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{REF}=4.096 \mathrm{~V}\left(\mathrm{~V}_{C C}=5 \mathrm{~V}\right), R E F=2.048 \mathrm{~V}\left(\mathrm{~V}_{C C}=2.7 \mathrm{~V}\right), \mathrm{V}_{\text {OUT }}$ unloaded, unless otherwise noted. (Note 9)| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PSR | Power Supply Rejection | $\mathrm{V}_{\text {CC }} \pm 10 \%$ |  |  | -80 |  | dB |
| R OUT | DC Output Impedance | $\begin{aligned} & V_{\text {REF }}=V_{C C}=5 \mathrm{~V}, \text { Midscale; }-15 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 15 \mathrm{~mA} \\ & V_{\text {REF }}=V_{C C}=2.7 \mathrm{~V} \text {, Midscale; }-7.5 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 7.5 \mathrm{~mA} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 0.02 \\ & 0.03 \end{aligned}$ | $\begin{aligned} & 0.15 \\ & 0.15 \end{aligned}$ | ת |
|  | DC Crosstalk (Note 10) | Due to Full Scale Output Change (Note 11) Due to Load Current Change <br> Due to Powering Down (per Channel) |  |  | $\begin{gathered} \pm 10 \\ \pm 3.5 \\ \pm 7 \end{gathered}$ |  | $\begin{array}{r} \mu \mathrm{V} \\ \mu \mathrm{~V} / \mathrm{mA} \\ \mu \mathrm{~V} \end{array}$ |
| ISC | Short-Circuit Output Current | $V_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=5.5 \mathrm{~V}$ <br> Code: Zero Scale; Forcing Output to $V_{C C}$ Code: Full Scale; Forcing Output to GND | $\bullet$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | $\begin{aligned} & 34 \\ & 34 \end{aligned}$ | $\begin{aligned} & 60 \\ & 60 \end{aligned}$ | mA mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=2.7 \mathrm{~V}$ <br> Code: Zero Scale; Forcing Output to $V_{C C}$ Code: Full Scale; Forcing Output to GND | $\bullet$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 20 \\ & 27 \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | mA mA |

## Reference Input

|  | Input Voltage Range |  | $\bullet$ | 0 |  | $\mathrm{V}_{\text {CC }}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Resistance | Normal Mode | $\bullet$ | 11 | 16 | 20 | $k \Omega$ |
|  | Capacitance |  |  |  | 90 |  | pF |
| IREF | Reference Current, Power Down Mode | DAC Powered Down | $\bullet$ |  | 0.001 | 1 | $\mu \mathrm{A}$ |

Power Supply

| $\mathrm{V}_{\text {c }}$ | Positive Supply Voltage | For Specified Performance | $\bullet$ | 2.7 | 5.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{C C}$ | Supply Current | $\mathrm{V}_{\text {cC }}=5 \mathrm{~V}$ (Note 3) | $\bullet$ | 2.50 | 4.0 | mA |
|  |  | $\mathrm{V}_{\text {cc }}=3 \mathrm{~V}$ (Note 3) | - | 2.00 | 3.2 | mA |
|  |  | DAC Powered Down (Note 3) $\mathrm{V}_{\text {cC }}=5 \mathrm{~V}$ | - | 0.38 | 1.0 | $\mu \mathrm{A}$ |
|  |  | DAC Powered Down (Note 3) V $\mathrm{CC}^{\text {c }}$ = 3V | - | 0.16 | 1.0 | $\mu \mathrm{A}$ |

## Digital I/O (Note 9)

| VIL | Low Level Input Voltage (SDA and SCL) |  | $\bullet$ |  | $0.3 \mathrm{~V}_{C C}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage (SDA and SCL) |  | $\bullet$ | $0.7 \mathrm{~V}_{C C}$ |  | V |
| $\mathrm{V}_{\text {IL(CA) }}$ | Low Level Input Voltage (CA0 to CA2) | See Test Circuit 1 | $\bullet$ |  | $0.15 \mathrm{~V}_{\text {CC }}$ | V |
| $\mathrm{V}_{\text {IH(CA) }}$ | High Level Input Voltage (CA0 to CA2) | See Test Circuit 1 | $\bullet$ | $0.85 \mathrm{~V}_{\text {c }}$ |  | V |
| $\mathrm{R}_{\text {INH }}$ | Resistance from $\mathrm{CA}_{\mathrm{n}}(\mathrm{n}=0,1,2)$ to $V_{C C}$ to Set $C A_{n}=V_{C C}$ | See Test Circuit 2 | $\bullet$ |  | 10 | $\mathrm{k} \Omega$ |
| $\mathrm{R}_{\text {INL }}$ | Resistance from $\mathrm{CA}_{\mathrm{n}}(\mathrm{n}=0,1,2)$ to GND to Set $\mathrm{CA}_{\mathrm{n}}=$ GND | See Test Circuit 2 | $\bullet$ |  | 10 | $\mathrm{k} \Omega$ |
| RINF | Resistance from $\mathrm{CA}_{\mathrm{n}}(\mathrm{n}=0,1,2)$ <br> to $\mathrm{V}_{\text {CC }}$ or GND to Set CA $n=$ FLOAT | See Test Circuit 2 | $\bullet$ | 2 |  | $\mathrm{M} \Omega$ |
| $\underline{\mathrm{V}_{0 L}}$ | Low Level Output Voltage | Sink Current $=3 \mathrm{~mA}$ | $\bullet$ | 0 | 0.4 | V |
| $\mathrm{t}_{\mathrm{OF}}$ | Output Fall Time | $\begin{aligned} & V_{0}=V_{\text {IH(MIIN) }} \text { to } V_{0}=V_{\text {IL(MAX }}, \\ & C_{B}=10 \mathrm{pF} \text { to } 400 \mathrm{pF} \text { (Note } 7 \text { ) } \end{aligned}$ | $\bullet$ | $20+0.1 C_{B}$ | 250 | ns |
| $\mathrm{t}_{\text {SP }}$ | Pulse Width of Spikes Surpassed by Input Filter |  | $\bullet$ | 0 | 50 | ns |
| $1{ }_{\text {IN }}$ | Input Leakage | $0.1 \mathrm{~V}_{\text {CC }} \leq \mathrm{V}_{\text {IN }} \leq 0.9 \mathrm{~V}_{\text {CC }}$ | $\bullet$ |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | I/O Pin Capacitance | (Note 12) | $\bullet$ |  | 10 | pF |
| $\mathrm{C}_{\mathrm{B}}$ | Capacitance Load for Each Bus Line |  | $\bullet$ |  | 400 | pF |
| $\mathrm{C}_{\text {CAn }}$ | External Capacitive Load on Address Pins CAO, CA1 and CA2 |  | $\bullet$ |  | 10 | pF |

## LTC2605/LTC2615/LTC2625

ELECTRICAL CHARACTERISTICS The odenoles sperifications which paply ver the tull opeating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{REF}=4.096 \mathrm{~V}\left(\mathrm{~V}_{C C}=5 \mathrm{~V}\right), R E F=2.048 \mathrm{~V}\left(\mathrm{~V}_{C C}=2.7 \mathrm{~V}\right)$, $\mathrm{V}_{\text {OUT }}$ unloaded, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | LTC2625/-1 |  |  | LTC2615/-1 |  |  | LTC2605/-1 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| AC Performance |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {S }}$ | Settling Time (Note 5) | $\begin{aligned} & \pm 0.024 \% \text { ( } \pm 1 \text { LSB at } 12 \text { Bits) } \\ & \pm 0.006 \% \text { ( } \pm 1 \text { LSB at } 14 \text { Bits) } \\ & \pm 0.0015 \% \text { ( } \pm 1 \text { LSB at } 16 \text { Bits) } \end{aligned}$ |  | 7 |  |  | $\begin{aligned} & 7 \\ & 9 \end{aligned}$ |  |  | $\begin{gathered} \hline 7 \\ 9 \\ 10 \end{gathered}$ |  | $\mu \mathrm{S}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
|  | Settling Time for 1LSB Step (Note 6) | $\begin{aligned} & \pm 0.024 \% \text { ( } \pm 1 \text { LSB at } 12 \text { Bits) } \\ & \pm 0.006 \% \text { ( } \pm 1 \text { LSB at } 14 \text { Bits) } \\ & \pm 0.0015 \% \text { ( } \pm 1 \text { LSB at } 16 \text { Bits) } \end{aligned}$ |  | 2.7 |  |  | $\begin{aligned} & 2.7 \\ & 4.8 \end{aligned}$ |  |  | $\begin{aligned} & 2.7 \\ & 4.8 \\ & 5.2 \end{aligned}$ |  | $\mu \mathrm{S}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
|  | Voltage Output Slew Rate |  |  | 0.80 |  |  | 0.80 |  |  | 0.80 |  | V/us |
|  | Capacitive Load Driving |  |  | 1000 |  |  | 1000 |  |  | 1000 |  | pF |
|  | Glitch Impulse | At Midscale Transition |  | 12 |  |  | 12 |  |  | 12 |  | $\mathrm{nV} \cdot \mathrm{s}$ |
|  | Multiplying Bandwidth |  |  | 180 |  |  | 180 |  |  | 180 |  | kHz |
| $\mathrm{e}_{\mathrm{n}}$ | Output Voltage Noise Density | $\begin{aligned} & \text { At } \mathrm{f}=1 \mathrm{kHz} \\ & \text { At } \mathrm{f}=10 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 120 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & 120 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & 120 \\ & 100 \end{aligned}$ |  | $\begin{aligned} & \mathrm{nV} / \sqrt{\mathrm{Hz}} \\ & \mathrm{nV} / \sqrt{\mathrm{Hz}} \end{aligned}$ |
|  | Output Voltage Noise | 0.1 Hz to 10Hz |  | 15 |  |  | 15 |  |  | 15 |  | $\mu \mathrm{V}_{\text {P-P }}$ |

## TIIIC CHARACTERASTCS The o denotes specifications which apply over the full operating temperature

 range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (See Figure 1) (Notes 8, 9)| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}=2.7 \mathrm{~V}$ to 5.5 V |  |  |  |  |  |  |  |
| ${ }_{\text {fSCL }}$ | SCL Clock Frequency |  | $\bullet$ | 0 |  | 400 | kHz |
| thD(STA) | Hold Time (Repeated) Start Condition |  | $\bullet$ | 0.6 |  |  | $\mu \mathrm{S}$ |
| tow | Low Period of the SCL Clock Pin |  | $\bullet$ | 1.3 |  |  | $\mu \mathrm{s}$ |
| thigh | High Period of the SCL Clock Pin |  | $\bullet$ | 0.6 |  |  | $\mu \mathrm{S}$ |
| tsu(STA) | Set-Up Time for a Repeated Start Program |  | $\bullet$ | 0.6 |  |  | $\mu \mathrm{S}$ |
| thD(DAT) | Data Hold Time |  | $\bullet$ | 0 |  | 0.9 | $\mu \mathrm{s}$ |
| $\underline{\text { tsu(DAT) }}$ | Data Set-Up Time |  | $\bullet$ | 100 |  |  | ns |
| $\mathrm{tr}_{\mathrm{r}}$ | Rise Time of Both SDA and SCL Signals | (Note 7) | - | $20+0.1 C_{B}$ |  | 300 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time of Both SDA and SCL Signals | (Note 7) | $\bullet$ | $20+0.1 C_{B}$ |  | 300 | ns |
| tsu(STO) | Set-Up Time for Stop Condition |  | $\bullet$ | 0.6 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {BUF }}$ | Bus Free Time Between a Stop and Start Condition |  | $\bullet$ | 1.3 |  |  | $\mu \mathrm{S}$ |

Note 1: Absolute maximum ratings are those values beyond which the life of a device may be impaired.
Note 2: Linearity and monotonicity are defined from code $\mathrm{k}_{\mathrm{L}}$ to code
$2^{N}-1$, where $N$ is the resolution and $k_{L}$ is given by $k_{L}=0.016\left(2^{N} / N_{\text {REF }}\right)$, rounded to the nearest whole code. For $\mathrm{V}_{\text {REF }}=4.096 \mathrm{~V}$ and $\mathrm{N}=16$, $k_{L}=256$ and linearity is defined from code 256 to code 65,535.
Note 3: SDA, SCL at OV or VCC, CA0, CA1 and CA2 floating.
Note 4: Inferred from measurement at code 256 (LTC2605/LTC2605-1), code 64 (LTC2615/LTC2615-1) or code 16 (LTC2625/LTC2625-1) and at full scale.
Note 5: $\mathrm{V}_{\text {CC }}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=4.096 \mathrm{~V}$. DAC is stepped $1 / 4$ scale to $3 / 4$ scale and $3 / 4$ scale to $1 / 4$ scale. Load is $2 k \Omega$ in parallel with 200 pF to GND.

Note 6: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=4.096 \mathrm{~V}$. DAC is stepped $\pm 1 \mathrm{LSB}$ between half scale and half scale -1. Load is $2 \mathrm{k} \Omega$ in parallel with 200pF to GND.
Note 7: $\mathrm{C}_{\mathrm{B}}=$ capacitance of one bus line in pF .
Note 8: All values refer to $\mathrm{V}_{\mathrm{IH}(\mathrm{MIN})}$ and $\mathrm{V}_{\mathrm{IL}(\mathrm{MAX})}$ levels.
Note 9: These specifications apply to LTC2605/LTC2605-1, LTC2615/ LTC2615-1 and LTC2625/LTC2625-1.
Note 10: DC Crosstalk is measured with $\mathrm{V}_{C C}=5 \mathrm{~V}$ and $\mathrm{V}_{\text {REF }}=4096 \mathrm{~V}$, with the measured DAC at midscale, unless otherwise noted.
Note 11: $R_{L}=2 k \Omega$ to GND or $V_{C C}$.
Note 12: Guaranteed by design and not production tested.

## eLECTRICAL CHARACTERISTICS

Test Circuit 1


Test Circuit 2


## TYPICAL PGRFORMANCE CHARACTGRISTICS

## LTC2605



DNL vs Temperature


Differential Nonlinearity (DNL)


2605 G02
INL vs $V_{\text {REF }}$


INL vs Temperature


DNL vs $V_{\text {REF }}$


## LTC2605/LTC2615/LTC2625

## TYPICAL PGRFORMANCE CHARACTGRISTICS

## LTC2605


$V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=4.096 \mathrm{~V}$
1/4-SCALE TO 3/4-SCALE STEP
$R_{L}=2 k, C_{L}=200 \mathrm{pF}$
AVERAGE OF 2048 EVENTS

Settling of Full-Scale Step


SETTLING TO $\pm 1$ LSB
$V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=4.096 \mathrm{~V}$
CODE 512 TO 65535 STEP
AVERAGE OF 2048 EVENTS

## LTC2615



2605 G09


2605 G10

Settling to $\pm 1$ LSB

$\mathrm{V}_{\text {CC }}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=4.096 \mathrm{~V}$
1/4-SCALE TO 3/4-SCALE STEP
$R_{L}=2 k, C_{L}=200 \mathrm{pF}$ AVERAGE OF 2048 EVENTS

Settling to $\pm 1$ LSB

$V_{C C}=5 \mathrm{~V}, V_{\text {REF }}=4.096 \mathrm{~V}$
1/4-SCALE TO 3/4-SCALE STEP
$R_{L}=2 k, C_{L}=200 \mathrm{pF}$
AVERAGE OF 2048 EVENTS

## TYPICAL PGRFORMANCE CHARACTERISTICS

## LTC2605/LTC2615/LTC2625



## TYPICAL PERFORMANCE CHARACTERISTICS

## LTC2605/LTC2615/LTC2625



## PIn functions

GND (Pin 1): Analog Ground.
$\mathrm{V}_{\text {OUT A }}$ to $\mathrm{V}_{\text {OUT H }}$ (Pins 2-5 and 12-15): DAC Analog Voltage Output. The output range is $0 V$ to $\mathrm{V}_{\text {REF }}$.
REF (Pin 6): Reference Voltage Input. $0 \mathrm{O} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}$.
CA2 (Pin 7): Chip Address Bit 2. Tie this pin to $\mathrm{V}_{\text {cc }}$, GND or leave itfloating to selectan $I^{2} C$ slave address for the part (Table 2).
SCL (Pin 8): Serial Clock Input Pin. Data is shifted into the SDA pin at the rising edges of the clock. This high impedance pin requires a pull-up resistor or current source to $\mathrm{V}_{\mathrm{cc}}$.

SDA (Pin 9): Serial Data Bidirectional Pin. Data is shifted into the SDA pin and acknowledged by the SDA pin. This is a high impedance pin while data is shifted in. It is an opendrain N-channel output during acknowledgment. This pin requires a pull-up resistor or current source to $\mathrm{V}_{\mathrm{C}}$.
CA1 (Pin 10): Chip Address Bit 1 . Tie this pin to $V_{c c}$, GND or leave itfloating to selectan $I^{2} C$ slave address for the part (Table 2).
CAO (Pin 11): Chip Address Bit 0. Tie this pin to $\mathrm{V}_{c c}$, GND or leave it floating to select an $I^{2} C$ slave address for the part (Table 2).
$V_{\text {CC }}$ (Pin 16): Supply Voltage Input. $2.7 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}$.

## BLOCK DIAGRAm



## TIMING DIAGRAM



Figure 1

## LTC2605/LTC2615/LTC2625

## operation

## Power-On Reset

The LTC2605/LTC2615/LTC2625 clear the outputs to zero scale when power is first applied, making system initialization consistent and repeatable. The LTC2605-1/ LTC2615-1/LTC2625-1 set the voltage outputs to midscale when power is first applied.
For some applications, downstream circuits are active during DAC power-up, and may be sensitive to nonzero outputs from the DAC during this time. The LTC2605/ LTC2615/LTC2625 contain circuitry to reduce the power-on glitch: the analog outputs typically rise less than 10 mV above zero scale during power on if the power supply is ramped to 5 V in 1 ms or more. In general, the glitch amplitude decreases as the power supply ramp time is increased. See Power-On Reset Glitch in the Typical Performance Characteristics section.

## Power Supply Sequencing

The voltage at REF (Pin 6) should be kept within the range $-0.3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{REF}} \leq \mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ (see Absolute Maximum Ratings). Particular care should be taken to observe these limits during power supply turn-on and turn-offsequences, when the voltage at $\mathrm{V}_{\mathrm{CC}}$ (Pin 16) is in transition.

## Transfer Function

The digital-to-analog transfer function is

$$
\mathrm{V}_{\text {OUT }(\text { IDEAL })}=\left(\frac{\mathrm{k}}{2^{N}}\right) \mathrm{V}_{\mathrm{REF}}
$$

Table 1.

| COMMAND* |  |  |  |  |
| :---: | :---: | :---: | :---: | :--- |
| $\mathbf{C 3}$ | C2 | C1 | C0 |  |
| 0 | 0 | 0 | 0 | Write to Input Register n |
| 0 | 0 | 0 | 1 | Update (Power Up) DAC Register n |
| 0 | 0 | 1 | 0 | Write to Input Register n, Update (Power Up) All n |
| 0 | 0 | 1 | 1 | Write to and Update (Power Up) n |
| 0 | 1 | 0 | 0 | Power Down n |
| 1 | 1 | 1 | 1 | No Operation |

*Address and command codes not shown are reserved and should not be used.
where $k$ is the decimal equivalent of the binary DAC input code, N is the resolution and $\mathrm{V}_{\text {REF }}$ is the voltage at REF (Pin 6).

## Serial Digital Interface

The LTC2605/LTC2615/LTC2625 communicate with a host using the standard 2-wire digital interface. The Timing Diagram (Figure 1) shows the timing relationship of the signals on the bus. The two bus lines, SDA and SCL, must be high when the bus is not in use. External pull-up resistors or current sources are required on these lines. The value of these pull-up resistors is dependent on the power supply and can be obtained from the $I^{2} \mathrm{C}$ specifications. For an $I^{2} \mathrm{C}$ bus operating in the fast mode, an active pull-up will be necessary if the bus capacitance is greater than 200pF.

The LTC2605/LTC2615/LTC2625 are receive-only (slave) devices. The master can write to the LTC2605/LTC2615/ LTC2625. The LTC2605/LTC2615/LTC2625 do not respond to a read from the master.

## The START (S) and STOP (P) Conditions

When the bus is not in use, both SCL and SDA must be high. A bus master signals the beginning of a communication to a slave device by transmitting a START condition. A START condition is generated by transitioning SDA from high to low while SCL is high.
When the master has finished communicating with the slave, it issues a STOP condition. A STOP condition is generated by transitioning SDA from low to high while SCL is high. The bus is then free for communication with another $I^{2} \mathrm{C}$ device.

| ADDRESS (n)* |  |  |  |
| :--- | :---: | :---: | :--- |
| A3 | A2 | A1 | A0 |
| 0 | 0 | 0 | 0 |
| DAC A |  |  |  |
| 0 | 0 | 0 | 1 |
| DAC B |  |  |  |
| 0 | 0 | 1 | 0 |
| DAC C |  |  |  |
| 0 | 0 | 1 | 1 |
| DAC D |  |  |  |
| 0 | 1 | 0 | 0 |
| DAC E |  |  |  |
| 0 | 1 | 0 | 1 |
| DAC F |  |  |  |
| 0 | 1 | 1 | 0 |
| DAC G |  |  |  |
| 0 | 1 | 1 | 1 |
| DAC H |  |  |  |
| 1 | 1 | 1 | 1 |
| All DACs |  |  |  |

$\varrho$ LIMEAR

## OPERATION

WRITE WORD PROTOCOL FOR LTC2605/LTC2615/LTC2625

INPUT WORD (LTC2605)


INPUT WORD (LTC2615)


Figure 2

## Acknowledge

The Acknowledge signal is used for handshaking between the master and the slave. An Acknowledge (active LOW) generated by the slave lets the master know that the latest byte of information was received. The Acknowledge related clock pulse is generated by the master. The master releases the SDA line (HIGH) during the Acknowledge clock pulse. The slave-receiver must pull down the SDA during the Acknowledge clock pulse so that it remains a stable LOW during the HIGH period of this clock pulse. The LTC2605/LTC2615/LTC2625 respond to a write by a master in this manner. The LTC2605/LTC2615/LTC2625 do not acknowledge a read (it retains SDA HIGH during the period of the Acknowledge clock pulse).

## Chip Address

The state of CA0, CA1 and CA2 decides the slave address of the part. The pins CA0, CA1 and CA2 can be each set to any one of three states: $\mathrm{V}_{\mathrm{CC}}$, GND or FLOAT. This results in 27 selectable addresses for the part. The addresses corresponding to the states of CAO, CA1 and CA2 and the global address are shown in Table 2.

In addition to the address selected by the address pins, the parts also respond to a global address. This address allows a common write to all LTC2605, LTC2615 and LTC2625 parts to be accomplished with one 3-byte write transaction on the $I^{2} \mathrm{C}$ bus. The global address is a 7 -bit hardwired address and is not selectable by CAO, CA1 and CA2. The
maximum capacitive load allowed on the address pins (CAO, CA1 and CA2) is 10pF.

## Write Word Protocol

The master initiates communication with the LTC2605/ LTC2615/LTC2625 with a START condition and a 7-bit slave address followed by the Write bit $(W)=0$. The LTC2605/LTC2615/LTC2625 acknowledges by pulling the SDA pin low at the 9th clock if the 7-bit slave address matches the address of the parts (set by CA0, CA1 and CA2) or the global address. The master then transmits three bytes of data. The LTC2605/LTC2615/LTC2625 acknowledges each byte of data by pulling the SDA line low at the 9th clock of each data byte transmission. After receiving three complete bytes of data, the LTC2605/ LTC2615/LTC2625 executes the command specified in the 24-bit input word.

If more than three data bytes are transmitted after a valid 7-bit slave address, the LTC2605/LTC2615/LTC2625 do not acknowledge the extra bytes of data (SDA is high during the 9th clock).
The format of the three data bytes is shown in Figure 2. The first byte of the input word consists of the 4-bit command and 4bit DAC address. The next two bytes consist of the 16-bit data word. The 16 -bit data word consists of the 16-, 14- or 12-bit input code, MSB to LSB, followed by 0,2 or 4 don't care bits (LTC2605, LTC2615 and LTC2625 respectively). A typical I ${ }^{2} \mathrm{C}$ write transaction is shown in Figure 3.

## operation

The command (C3-CO) and address (A3-A0) assignments are shown in Table 1. The first four commands in the table consist of write and update operations. A write operation loads the 16-bit data word from the 32-bit shift register into the input register of the selected DAC, n. An update operation copies the data word from the input register to the DAC register. Once copied into the DAC register, the data word becomes the active 16-, 14- or 12-bit input code, and is converted to an analog voltage at the DAC output. The update operation also powers up the selected DAC if it had been in power-down mode. The data path and registers are shown in the block diagram.
Table 2. Slave Address Map

| CA2 | CA1 | CAO | SA6 | SA5 | SA4 | SA3 | SA2 | SA1 | SAO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GND | GND | GND | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
| GND | GND | FLOAT | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| GND | GND | $V_{\text {CC }}$ | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| GND | FLOAT | GND | 0 | 0 | 1 | 0 | 0 | 1 | 1 |
| GND | FLOAT | FLOAT | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| GND | FLOAT | $V_{C C}$ | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| GND | $V_{C C}$ | GND | 0 | 1 | 0 | 0 | 0 | 1 | 0 |
| GND | $V_{\text {CC }}$ | FLOAT | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
| GND | $V_{C C}$ | $V_{\text {CC }}$ | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| FLOAT | GND | GND | 0 | 1 | 1 | 0 | 0 | 0 | 1 |
| FLOAT | GND | FLOAT | 0 | 1 | 1 | 0 | 0 | 1 | 0 |
| FLOAT | GND | $V_{C C}$ | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| FLOAT | FLOAT | GND | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| FLOAT | FLOAT | FLOAT | 1 | 0 | 0 | 0 | 0 | 0 | 1 |
| FLOAT | FLOAT | $V_{C C}$ | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| FLOAT | $V_{\text {CC }}$ | GND | 1 | 0 | 0 | 0 | 0 | 1 | 1 |
| FLOAT | $V_{C C}$ | FLOAT | 1 | 0 | 1 | 0 | 0 | 0 | 0 |
| FLOAT | $V_{\text {CC }}$ | $V_{C C}$ | 1 | 0 | 1 | 0 | 0 | 0 | 1 |
| $V_{C C}$ | GND | GND | 1 | 0 | 1 | 0 | 0 | 1 | 0 |
| $V_{C C}$ | GND | FLOAT | 1 | 0 | 1 | 0 | 0 | 1 | 1 |
| $V_{C C}$ | GND | $V_{C C}$ | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| $V_{C C}$ | FLOAT | GND | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| $V_{C C}$ | FLOAT | FLOAT | 1 | 1 | 0 | 0 | 0 | 1 | 0 |
| $V_{C C}$ | FLOAT | $V_{C C}$ | 1 | 1 | 0 | 0 | 0 | 1 | 1 |
| $\mathrm{V}_{\text {CC }}$ | $\mathrm{V}_{\text {CC }}$ | GND | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| $V_{C C}$ | $V_{C C}$ | FLOAT | 1 | 1 | 1 | 0 | 0 | 0 | 1 |
| $V_{C C}$ | $V_{C C}$ | $V_{\text {CC }}$ | 1 | 1 | 1 | 0 | 0 | 1 | 0 |
| GLOBAL ADDRESS |  |  | 1 | 1 | 1 | 0 | 0 | 1 | 1 |

## Power Down Mode

For power-constrained applications, power-down mode can be used to reduce the supply current whenever less than eight outputs are needed. When in power-down, the buffer amplifiers and reference inputs are disabled and draw essentially zero current. The DAC outputs are put into a high-impedance state, and the output pins are passively pulled to ground through individual 90k resistors. When all eight DACs are powered down, the bias generation circuit is also disabled. Input- and DAC- registers are not disturbed during power-down.

Any channel or combination of channels can be put into power-down mode by using command $0100_{b}$ in combination with the appropriate DAC address, (n). The 16 -bit data word is ignored. The supply and reference currents are reduced by approximately $1 / 8$ for each DAC powered down; the effective resistance at REF (Pin 6) rises accordingly, becoming a high-impedance input (typically $>1 G \Omega$ ) when all eight DACs are powered down.
Normal operation can be resumed by executing any command which includes a DAC update, as shown in Table 1. The selected DAC is powered up as its voltage output is updated.
There is an initial delay as the DAC powers up before it begins its usual settling behavior. If less than eight DACs are in a powered-down state prior to the updated command, the power-up delay is $5 \mu \mathrm{~s}$. If, on the other hand, all eight DACs are powered down, then the bias generation circuit is also disabled and must be restarted. In this case, the power-up delay is greater: $12 \mu \mathrm{~s}$ for $V_{C C}=5 \mathrm{~V}, 30 \mu$ for $V_{C C}=3 \mathrm{~V}$.

## Voltage Outputs

Each of the eight rail-to-rail amplifiers contained in these parts has guaranteed load regulation when sourcing or sinking up to 15 mA at $5 \mathrm{~V}(7.5 \mathrm{~mA}$ at 3 V$)$.
Load regulation is a measure of the amplifier's ability to maintain the rated voltage accuracy over a wide range of load conditions. The measured change in output voltage per milliampere of forced load current change is expressed in LSB/mA.

## OPERATION

DC output impedance is equivalent to load regulation and may be derived from it by simply calculating a change in units from LSB/mA to Ohms. The amplifier's DC output impedance is $0.020 \Omega$ when driving a load well away from the rails.

When drawing a load current from either rail, the output voltage headroom with respect to that rail is limited by the $30 \Omega$ typical channel resistance of the output devices; e.g., when sinking 1 mA , the minimum output voltage $=$ $30 \Omega \cdot 1 \mathrm{~mA}=30 \mathrm{mV}$. See the graph Headroom at Rails vs Output Current in the Typical Performance Characteristics section.

The amplifiers are stable driving capacitive loads of up to 1000 pF .

## Board Layout

The excellent load regulation and DC crosstalk performance of these devices is achieved in part by keeping "signal" and "power" grounds separated internally and by reducing shared internal resistance to just $0.005 \Omega$.
The GND pin functions both as the node to which the reference and output voltages are referred and as a return path for power currents in the device. Because of this, careful thought should be given to the grounding scheme and board layout in order to ensure rated performance.
The PC board should have separate areas for the analog and digital sections of the circuit. This keeps digital signals away from sensitive analog signals and facilitates the use of separate digital and analog ground planes which have minimal capacitive and resistive interaction with each other.

Digital and analog ground planes should be joined at only one point, establishing a system star ground as close to the device's ground pin as possible. Ideally, the analog ground plane should be located on the component side of the board, and should be allowed to run under the part to shield it from noise. Analog ground should be a continuous and uninterrupted plane, except for necessary lead pads and vias, with signal traces on another layer.

The GND pin of the part should be connected to analog ground. Resistance from the GND pin to system star ground should be as low as possible. Resistance here will add directly to the effective DC output impedance of the device (typically $0.020 \Omega$ ), and will degrade DC crosstalk. Note that the LTC2605/LTC2615/LTC2625 are no more susceptible to these effects than other parts of their type; on the contrary, they allow layout-based performance improvements to shine rather than limiting attainable performance with excessive internal resistance.

## Rail-to-Rail Output Considerations

In any rail-to-rail voltage output device, the output is limited to voltages within the supply range.

Since the analog outputs of the device cannot go below ground, they may limit for the lowest codes as shown in Figure 4b. Similarly, limiting can occur near full scale when the REF pin is tied to $\mathrm{V}_{\mathrm{CC}}$. If $\mathrm{V}_{\text {REF }}=\mathrm{V}_{\mathrm{CC}}$ and the DAC full-scale error (FSE) is positive, the output for the highest codes limits at $\mathrm{V}_{C C}$ as shown in Figure 4c. No full-scale limiting can occur if $\mathrm{V}_{\text {REF }}$ is less than $\mathrm{V}_{C C}-\mathrm{FSE}$.
Offset and linearity are defined and tested over the region of the DAC transfer function where no output limiting can occur.

## $\frac{\text { LTC2605/LT }}{\text { OPERATION }}$

## 

## OPERATION



Figure 4. Effects of Rail-to-Rail Operation on a DAC Transfer Curve. (a) Overall Transfer Function, (b) Effect of Negative Offset for Codes Near Zero Scale, (c) Effect of Positive Full-Scale Error for Codes Near Full Scale

## PACKAGE DESCRIPTION

## GN Package

16-Lead Plastic SSOP (Narrow . 150 Inch)
(Reference LTC DWG \# 05-08-1641)


RECOMMENDED SOLDER PAD LAYOUT


NOTE:

1. CONTROLLING DIMENSION: INCHES
2. DIMENSIONS ARE IN $\frac{\text { INCHES }}{\text { (MILLIMETERS) }}$
3. DRAWING NOT TO SCALE

*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH
SHALL NOT EXCEED 0.006 " ( 0.152 mm ) PER SIDE
**DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010 " ( 0.254 mm ) PER SIDE

## LTC2605/LTC2615/LTC2625

## TYPICAL APPLICATION

## Demonstration Circuit-LTC2428 20-Bit ADC Measures Key Performance Parameters



RELATGD PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC1458/LTC1458L | Quad 12-Bit Rail-to-Rail Output DACs with Added Functionality | LTC1458: $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ to 5.5 V , $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to 4.096 V LTC1458L: $\mathrm{V}_{\text {CC }}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ to 2.5 V |
| LTC1654 | Dual 14-Bit Rail-to-Rail V Out $^{\text {DAC }}$ | Programmable Speed/Power, $3.5 \mu \mathrm{~s} / 750 \mu \mathrm{~A}, 8 \mu \mathrm{~s} / 450 \mu \mathrm{~A}$ |
| LTC1655/LTC1655L | Single 16-Bit V $\mathrm{V}_{\text {Ot }}$ DAC with Serial Interface in $\mathrm{SO}-8$ | $\mathrm{V}_{\text {CC }}=5 \mathrm{~V}(3 \mathrm{~V})$, Low Power, Deglitched |
| LTC1657/LTC1657L | Parrallel 5V/3V 16-Bit $\mathrm{V}_{\text {OUT }}$ DAC | Low Power, Deglitched, Rail-to-Rail $\mathrm{V}_{\text {OUT }}$ |
| LTC1660/LTC1665 | Octal 10-/8-Bit V $\mathrm{O}_{\text {Ot }}$ DAC in 16-Pin Narrow SSOP | $\mathrm{V}_{C C}=2.7 \mathrm{~V}$ to 5.5V, Micropower, Rail-to-Rail Output |
| LTC1821 | Parallel 16-Bit Voltage Output DAC | Precision 16-Bit Settling in $2 \mu \mathrm{~s}$ for 10V Step |
| LTC2600/LTC2610/ LTC2620 | Octal 16-/14-/12-Bit V OUT DACs in 16-Lead SSOP | $250 \mu \mathrm{~A}$ per DAC, $2.5 \mathrm{~V}-5.5 \mathrm{~V}$ Supply Range, Rail-to-Rail Output, SPI Interface |
| LTC2601/LTC2611/ <br> LTC2621 | Single 16-/14-/12-Bit $\mathrm{V}_{\text {OUT }}$ DACs in 10-Lead DFN | $300 \mu \mathrm{~A}$ per DAC, $2.5 \mathrm{~V}-5.5 \mathrm{~V}$ Supply Range, Rail-to-Rail Output, SPI Interface |
| LTC2602/LTC2612/ LTC2622 | Dual 16-/14-/12-Bit $\mathrm{V}_{\text {Out }}$ DACs in 8-Lead MSOP | $300 \mu \mathrm{~A}$ per DAC, 2.5V-5.5V Supply Range, Rail-to-Rail Output, SPI Interface |
| LTC2604/LTC2614/ <br> LTC2624 | Quad 16-/14-/12-Bit V OUT DACs in 16-Lead SSOP | $250 \mu \mathrm{~A}$ per DAC, 2.5V-5.5V Supply Range, Rail-to-Rail Output, SPI Interface |
| LTC2606/LTC2616/ LTC2626 | Single 16-/14-/12-Bit $\mathrm{V}_{\text {Out }}$ DACs with $\mathrm{I}^{2} \mathrm{C}$ Interface in 10-Lead DFN | $270 \mu \mathrm{~A}$ per DAC, 2.7V-5.5V Supply Range, Rail-to-Rail Output, $I^{2} \mathrm{C}$ Interface |

