

INITIAL RELEASE Final Electrical Specifications

LTC2420

 $^{Y}$  20-Bit μPower No Latency ΔΣ<sup>™</sup> ADC in SO-8

The LTC<sup>®</sup>2420 is a micropower 20-bit A/D converter with

an integrated oscillator, 8ppm INL and 1.2ppm RMS

noise that operates from 2.7V to 5.5V. It uses delta-sigma

technology and provides a digital filter that settles in a

single cycle for multiplexed applications. Through a single

pin, the LTC2420 can be configured for better than 110dB

rejection at 50Hz or 60Hz  $\pm$ 2%, or it can be driven by an

external oscillator for a user-defined rejection frequency

in the range 1Hz to 800Hz. The internal oscillator requires

The converter accepts any external reference voltage from

0.1V to  $V_{CC}$ . With its extended input conversion range of

-12.5% V<sub>RFF</sub> to 112.5% V<sub>RFF</sub>, the LTC2420 smoothly

resolves the offset and overrange problems of preceding

The LTC2420 communicates through a flexible 3-wire

digital interface which is compatible with SPI and

T, LTC and LT are registered trademarks of Linear Technology Corporation.

no external frequency setting components.

sensors or signal conditioning circuits.

No Latency  $\Delta\Sigma$  is a trademark of Linear Technology Corporation.

MICROWIRE is a trademark of National Semiconductor Corporation.

MICROWIRE<sup>™</sup> protocols.

DESCRIPTION

### January 2000

### FEATURES

- 20-Bit ADC in SO-8 Package
- 8ppm INL, No Missing Codes at 20 Bits
- 4ppm Full-Scale Error
- 0.5ppm Offset
- 1.2ppm Noise
- Digital Filter Settles in a Single Cycle. Each Conversion Is Accurate, Even After an Input Step.
- Internal Oscillator—No External Components Required
- Fast Mode: 16-Bit Noise, 12 Bits TUE at 100sps
- 110dB Min, 50Hz/60Hz Notch Filter
- Reference Input Voltage: 0.1V to V<sub>CC</sub>
- Live Zero—Extended Input Range Accommodates 12.5% Overrange and Underrange
- Single Supply 2.7V to 5.5V Operation
- Low Supply Current (200µA) and Auto Shutdown
- Pin Compatible with 24-Bit LTC2400

# **APPLICATIONS**

- Weight Scales
- Direct Temperature Measurement
- Gas Analyzers
- Strain-Gage Transducers
- Instrumentation
- Data Acquisition
- Industrial Process Control
- 4-Digit DVMs

# TYPICAL APPLICATION



### Total Unadjusted Error vs Output Code

1,048,575

2420 TA02

T LINEAR TECHNOLOGY Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

### **ABSOLUTE MAXIMUM RATINGS**

(Notes 1, 2)

| Supply Voltage (V <sub>CC</sub> ) to GND0.3V to              | 7V |
|--------------------------------------------------------------|----|
| Analog Input Voltage to GND0.3V to (V <sub>CC</sub> + 0.3    | V) |
| Reference Input Voltage to GND0.3V to (V <sub>CC</sub> + 0.3 | V) |
| Digital Input Voltage to GND0.3V to (V <sub>CC</sub> + 0.3   | V) |
| Digital Output Voltage to GND0.3V to (V <sub>CC</sub> + 0.3  | V) |
| Operating Temperature Range                                  |    |
| LTC2420C0°C to 70                                            | °C |
| 1 TC0 4001 400C to 05                                        | 00 |

| LIC24201                              | $\dots -40^{\circ}$ C to 85°C |
|---------------------------------------|-------------------------------|
| Storage Temperature Range             | . –65°C to 150°C              |
| Lead Temperature (Soldering, 10 sec). | 300°C                         |

### PACKAGE/ORDER INFORMATION



Consult factory for Military grade parts.

# **CONVERTER CHARACTERISTICS** The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Notes 3, 4)

| PARAMETER                              | CONDITIONS                                                                         |   | MIN | ТҮР     | MAX      | UNITS                                              |
|----------------------------------------|------------------------------------------------------------------------------------|---|-----|---------|----------|----------------------------------------------------|
| Resolution (No Missing Codes)          | $0.1V \le V_{\text{REF}} \le V_{\text{CC}}$ , (Note 5)                             |   | 20  |         |          | Bits                                               |
| Integral Nonlinearity                  | V <sub>REF</sub> = 2.5V (Note 6)<br>V <sub>REF</sub> = 5V (Note 6)                 | • |     | 4<br>8  | 10<br>20 | ppm of V <sub>REF</sub><br>ppm of V <sub>REF</sub> |
| Integral Nonlinearity (Fast Mode)      | $V_{REF} = 5V, V_{REF} = 2.5V, 100 \text{ Samples/Second}, f_0 = 2.048 \text{MHz}$ |   |     | 40      | 250      | ppm of V <sub>REF</sub>                            |
| Offset Error                           | $2.5V \le V_{REF} \le V_{CC}$                                                      |   |     | 0.5     | 10       | ppm of V <sub>REF</sub>                            |
| Offset Error (Fast Mode)               | 2.5V < V <sub>REF</sub> < 5V, 100 Samples/Second, f <sub>0</sub> = 2.048MHz        |   |     | 3       |          | ppm of V <sub>REF</sub>                            |
| Offset Error Drift                     | $2.5V \le V_{REF} \le V_{CC}$                                                      |   |     | 0.04    |          | ppm of V <sub>REF</sub> /°C                        |
| Full-Scale Error                       | $2.5V \le V_{REF} \le V_{CC}$                                                      |   |     | 4       | 10       | ppm of V <sub>REF</sub>                            |
| Full-Scale Error (Fast Mode)           | 2.5V < V <sub>REF</sub> < 5V, 100 Samples/Second, f <sub>0</sub> = 2.048MHz        |   |     | 10      |          | ppm of V <sub>REF</sub>                            |
| Full-Scale Error Drift                 | $2.5V \le V_{REF} \le V_{CC}$                                                      |   |     | 0.04    |          | ppm of V <sub>REF</sub> /°C                        |
| Total Unadjusted Error                 | V <sub>REF</sub> = 2.5V<br>V <sub>REF</sub> = 5V                                   |   |     | 8<br>16 |          | ppm of V <sub>REF</sub><br>ppm of V <sub>REF</sub> |
| Output Noise                           | V <sub>IN</sub> = 0V (Note 13)                                                     |   |     | 6       |          | μV <sub>RMS</sub>                                  |
| Output Noise (Fast Mode)               | V <sub>REF</sub> = 5V, 100 Samples/Second, f <sub>0</sub> = 2.048MHz               |   |     | 20      |          | μV <sub>RMS</sub>                                  |
| Normal Mode Rejection 60Hz $\pm 2\%$   | (Note 7)                                                                           | • | 110 | 130     |          | dB                                                 |
| Normal Mode Rejection 50Hz $\pm 2\%$   | (Note 8)                                                                           | • | 110 | 130     |          | dB                                                 |
| Power Supply Rejection, DC             | V <sub>REF</sub> = 2.5V, V <sub>IN</sub> = 0V                                      |   |     | 100     |          | dB                                                 |
| Power Supply Rejection, 60Hz $\pm 2\%$ | V <sub>REF</sub> = 2.5V, V <sub>IN</sub> = 0V, (Note 7)                            |   |     | 110     |          | dB                                                 |
| Power Supply Rejection, 50Hz $\pm 2\%$ | V <sub>REF</sub> = 2.5V, V <sub>IN</sub> = 0V, (Note 8)                            |   |     | 110     |          | dB                                                 |



### ANALOG INPUT AND REFERENCE

The • denotes specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ . (Note 3)

| SYMBOL                 | PARAMETER                      | CONDITIONS                               |   | MIN                       | ТҮР | MAX                      | UNITS |
|------------------------|--------------------------------|------------------------------------------|---|---------------------------|-----|--------------------------|-------|
| V <sub>IN</sub>        | Input Voltage Range            | (Note 14)                                | • | -0.125 • V <sub>REF</sub> |     | 1.125 • V <sub>REF</sub> | V     |
| V <sub>REF</sub>       | Reference Voltage Range        |                                          | • | 0.1                       |     | V <sub>CC</sub>          | V     |
| C <sub>S(IN)</sub>     | Input Sampling Capacitance     |                                          |   |                           | 1   |                          | pF    |
| C <sub>S(REF)</sub>    | Reference Sampling Capacitance |                                          |   |                           | 1.5 |                          | pF    |
| I <sub>IN(LEAK)</sub>  | Input Leakage Current          | $\overline{CS} = V_{CC}$                 | • | -100                      | 1   | 100                      | nA    |
| I <sub>REF(LEAK)</sub> | Reference Leakage Current      | $V_{REF} = 2.5V, \overline{CS} = V_{CC}$ | • | -100                      | 1   | 100                      | nA    |

# **DIGITAL INPUTS AND DIGITAL OUTPUTS** The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Note 3)

SYMBOL UNITS PARAMETER CONDITIONS MIN TYP MAX High Level Input Voltage  $2.7V \leq V_{CC} \leq 5.5V$ 2.5 V VIH  $2.7V \leq V_{CC} \leq 3.3V$ V  $\overline{\text{CS}}, F_0$ 2.0  $4.5V \le V_{CC} \le 5.5V$ V VIL Low Level Input Voltage 0.8 •  $2.7V \le V_{CC} \le 5.5V$ V CS, F<sub>0</sub> 0.6 V VIH 2.5 High Level Input Voltage  $2.7V \le V_{CC} \le 5.5V$  (Note 9) • SCK  $2.7V \le V_{CC} \le 3.3V$  (Note 9) 2.0 V VIL  $4.5V \le V_{CC} \le 5.5V$  (Note 9) 0.8 V Low Level Input Voltage •  $2.7V \le V_{CC} \le 5.5V$  (Note 9) V SCK 0.6 **Digital Input Current**  $0V \le V_{IN} \le V_{CC}$  $I_{IN}$ • -1010 μA  $\overline{CS}, F_0$ **Digital Input Current**  $0V \le V_{IN} \le V_{CC}$  (Note 9) • -1010  $I_{IN}$ μA SCK  $C_{\text{IN}}$ **Digital Input Capacitance** 10 рF  $CS, F_0$ **Digital Input Capacitance** CIN 10 (Note 9) pF SCK V<sub>OH</sub> V High Level Output Voltage  $I_0 = -800 \mu A$  $V_{CC} - 0.5$ • SDO Vol Low Level Output Voltage 0.4 V  $I_0 = 1.6 mA$ SDO V<sub>OH</sub> V High Level Output Voltage  $I_0 = -800 \mu A$  (Note 10)  $V_{CC} - 0.5$ SCK  $V_{\text{OL}}$ Low Level Output Voltage  $I_0 = 1.6 \text{mA}$  (Note 10) • 0.4 V SCK I<sub>0Z</sub> High-Z Output Leakage • -10 10 μA SDO

#### POWER REQUIREMENTS The $\bullet$ denotes specifications which apply over the full operating temperature range,

otherwise specifications are at  $T_A = 25^{\circ}C$ . (Note 3)

| SYMBOL          | PARAMETER                                       | CONDITIONS                                                                                              |   | MIN | ТҮР       | MAX       | UNITS    |
|-----------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------|---|-----|-----------|-----------|----------|
| V <sub>CC</sub> | Supply Voltage                                  |                                                                                                         | • | 2.7 |           | 5.5       | V        |
| I <sub>CC</sub> | Supply Current<br>Conversion Mode<br>Sleep Mode | $\frac{\overline{CS}}{\overline{CS}} = 0V \text{ (Note 12)}$ $\overline{CS} = V_{CC} \text{ (Note 12)}$ | • |     | 200<br>20 | 300<br>30 | μΑ<br>μΑ |



### TIMING CHARACTERISTICS

The 
 denotes specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ . (Note 3)

| SYMBOL                 | PARAMETER                                                    | CONDITIONS                                                               |   | MIN                     | ТҮР                                       | MAX                   | UNITS          |
|------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------|---|-------------------------|-------------------------------------------|-----------------------|----------------|
| f <sub>EOSC</sub>      | External Oscillator Frequency Range                          | 20-Bit Effective Resolution<br>12-Bit Effective Resolution               | • | 2.56<br>2.56            |                                           | 307.2<br>2.048        | kHz<br>MHz     |
| t <sub>HEO</sub>       | External Oscillator High Period                              |                                                                          | • | 0.5                     |                                           | 390                   | μs             |
| t <sub>LEO</sub>       | External Oscillator Low Period                               |                                                                          |   | 0.5                     |                                           | 390                   | μs             |
| t <sub>CONV</sub>      | Conversion Time                                              | $F_0 = 0V$<br>$F_0 = V_{CC}$<br>External Oscillator (Note 11)            | • | 130.66<br>156.80<br>204 | 133.33<br>160<br>80/f <sub>EOSC</sub> (in | 136<br>163.20<br>kHz) | ms<br>ms<br>ms |
| f <sub>ISCK</sub>      | Internal SCK Frequency                                       | Internal Oscillator (Note 10)<br>External Oscillator (Notes 10, 11)      |   |                         | 19.2<br>f <sub>EOSC</sub> /8              |                       | kHz<br>kHz     |
| DISCK                  | Internal SCK Duty Cycle                                      | (Note 10)                                                                |   | 45                      |                                           | 55                    | %              |
| f <sub>ESCK</sub>      | External SCK Frequency Range                                 | (Note 9)                                                                 | • |                         |                                           | 2000                  | kHz            |
| t <sub>LESCK</sub>     | External SCK Low Period                                      | (Note 9)                                                                 | • | 250                     |                                           |                       | ns             |
| t <sub>HESCK</sub>     | External SCK High Period                                     | (Note 9)                                                                 |   | 250                     |                                           |                       | ns             |
| t <sub>DOUT_ISCK</sub> | Internal SCK 24-Bit Data Output Time                         | Internal Oscillator (Notes 10, 12)<br>External Oscillator (Notes 10, 11) | • | 1.23<br>19              | 1.25<br>2/f <sub>EOSC</sub> (in k         | 1.28<br>Hz)           | ms<br>ms       |
| t <sub>DOUT_ESCK</sub> | External SCK 24-Bit Data Output Time                         | (Note 9)                                                                 | • | 2                       | 4/f <sub>ESCK</sub> (in kl                | Hz)                   | ms             |
| t <sub>1</sub>         | $\overline{\text{CS}} \downarrow$ to SDO Low Z               |                                                                          | • | 0                       |                                           | 150                   | ns             |
| t2                     | $\overline{\text{CS}} \uparrow$ to SDO High Z                |                                                                          | • | 0                       |                                           | 150                   | ns             |
| t3                     | $\overline{\text{CS}} \downarrow \text{ to SCK } \downarrow$ | (Note 10)                                                                | • | 0                       |                                           | 150                   | ns             |
| t4                     | $\overline{\text{CS}} \downarrow \text{ to SCK} \uparrow$    | (Note 9)                                                                 | • | 50                      |                                           |                       | ns             |
| t <sub>KQMAX</sub>     | SCK $\downarrow$ to SDO Valid                                |                                                                          | • |                         |                                           | 200                   | ns             |
| t <sub>KQMIN</sub>     | SDO Hold After SCK $\downarrow$                              | (Note 5)                                                                 | • | 15                      |                                           |                       | ns             |
| t <sub>5</sub>         | SCK Set-Up Before $\overline{\text{CS}}\downarrow$           |                                                                          | • | 50                      |                                           |                       | ns             |
| t <sub>6</sub>         | SCK Hold After $\overline{\text{CS}} \downarrow$             |                                                                          |   |                         |                                           | 50                    | ns             |

Note 1: Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.

Note 2: All voltage values are with respect to GND.

Note 3: All voltages are with respect to GND.  $V_{CC} = 2.7$  to 5.5V unless otherwise specified.  $R_{SOURCE} = 0\Omega$ .

Note 4: Internal Conversion Clock source with the F<sub>0</sub> pin tied to GND or to  $V_{CC}$  or to external conversion clock source with f<sub>EOSC</sub> = 153600Hz unless otherwise specified.

Note 5: Guaranteed by design, not subject to test.

Note 6: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.

Note 7:  $F_0 = 0V$  (internal oscillator) or  $f_{EOSC} = 153600$ Hz  $\pm 2\%$ (external oscillator).

Note 8:  $F_0 = V_{CC}$  (internal oscillator) or  $f_{EOSC} = 128000$  Hz  $\pm 2\%$ (external oscillator).

Note 9: The converter is in external SCK mode of operation such that the SCK pin is used as digital input. The frequency of the clock signal driving SCK during the data output is f<sub>ESCK</sub> and is expressed in kHz.

Note 10: The converter is in internal SCK mode of operation such that the SCK pin is used as digital output. In this mode of operation the SCK pin has a total equivalent load capacitance  $C_{LOAD} = 20 pF$ .

**Note 11:** The external oscillator is connected to the  $F_0$  pin. The external oscillator frequency, f<sub>EOSC</sub>, is expressed in kHz.

Note 12: The converter uses the internal oscillator.

 $F_0 = 0V \text{ or } F_0 = V_{CC}.$ 

Note 13: The output noise includes the contribution of the internal calibration operations.

Note 14: For reference voltage values  $V_{REF} > 2.5V$  the extended input of  $-0.125 \bullet V_{REF}$  to  $1.125 \bullet V_{REF}$  is limited by the absolute maximum rating of the Analog Input Voltage pin (Pin 3). For 2.5V < V\_{REF}  $\leq$  $0.267V + 0.89 \bullet V_{CC}$  the input voltage range is -0.3V to  $1.125 \bullet V_{REF}$ . For 0.267V + 0.89 •  $V_{CC} < V_{REF} \le V_{CC}$  the input voltage range is -0.3Vto  $V_{CC}$  + 0.3V.



### PIN FUNCTIONS

 $V_{CC}$  (Pin 1): Positive Supply Voltage. Bypass to GND (Pin 4) with a 10µF tantalum capacitor in parallel with 0.1µF ceramic capacitor as close to the part as possible.

 $V_{REF}$  (Pin 2): Reference Input. The reference voltage range is 0.1V to V<sub>CC</sub>.

**V**<sub>IN</sub> (Pin 3): Analog Input. The input voltage range is  $-0.125 \cdot V_{REF}$  to  $1.125 \cdot V_{REF}$ . For V<sub>REF</sub> > 2.5V the input voltage range may be limited by the pin absolute maximum rating of -0.3V to V<sub>CC</sub> + 0.3V.

**GND (Pin 4):** Ground. Shared pin for analog ground, digital ground, reference ground and signal ground. Should be connected directly to a ground plane through a minimum length trace or it should be the single-point-ground in a single point grounding system.

**CS (Pin 5):** Active LOW Digital Input. A LOW on this pin enables the SDO digital output and wakes up the ADC. Following each conversion, the ADC automatically enters the Sleep mode and remains in this low power state as long as CS is HIGH. A LOW on CS wakes up the ADC. A LOW-to-HIGH transition on this pin disables the SDO digital output. A LOW-to-HIGH transition on CS during the Data Output transfer aborts the data transfer and starts a new conversion. **SDO** (Pin 6): Three-State Digital Output. During the data output period this pin is used for serial data output. When the chip select  $\overline{CS}$  is HIGH ( $\overline{CS} = V_{CC}$ ), the SDO pin is in a high impedance state. During the Conversion and Sleep periods, this pin can be used as a conversion status output. The conversion status can be observed by pulling  $\overline{CS}$  LOW.

**SCK (Pin 7):** Bidirectional Digital Clock Pin. In Internal Serial Clock Operation mode, SCK is used as digital output for the internal serial interface clock during the data output period. In External Serial Clock Operation mode, SCK is used as digital input for the external serial interface. A weak internal pull-up is automatically activated in Internal Serial Clock Operation mode. The Serial Clock mode is determined by the level applied to SCK at power up and the falling edge of  $\overline{CS}$ .

**F**<sub>0</sub> (Pin 8): Frequency Control Pin. Digital input that controls the ADC's notch frequencies and conversion time. When the F<sub>0</sub> pin is connected to V<sub>CC</sub> (F<sub>0</sub> = V<sub>CC</sub>), the converter uses its internal oscillator and the digital filter's first null is located at 50Hz. When the F<sub>0</sub> pin is connected to GND (F<sub>0</sub> = 0V) the converter uses its internal oscillator and the digital filter first null is located at 60Hz. When F<sub>0</sub> is driven by an external clock signal with a frequency f<sub>EOSC</sub>, the converter uses this signal as its clock and the digital filter first null is located at a frequency f<sub>EOSC</sub>/2560.

# **APPLICATIONS INFORMATION**

The LTC2420 is pin compatible with the LTC2400. The two devices are designed to allow the user to incorporate either device in the same design with no modifications. While the LTC2420 output word length is 24 bits (as opposed to the 32-bit output of the LTC2400), its output clock timing can be identical to the LTC2400. As shown in Figure 1, the LTC2420 data output is concluded on the falling edge of the 24th serial clock (SCK). In order to maintain drop-in compatibility with the LTC2400, it is possible to clock the LTC2420 with an additional 8 serial clock pulses. This results in 8 additional output bits which are always logic HIGH.

### **Output Data Format**

The LTC2420 serial output data stream is 24 bits long. The first 4 bits represent status information indicating the sign, input range and conversion state. The next 20 bits are the conversion result, MSB first.

Bit 23 (first output bit) is the end of conversion ( $\overline{EOC}$ ) indicator. This bit is available at the SDO pin during the conversion and sleep states whenever the  $\overline{CS}$  pin is LOW. This bit is HIGH during the conversion and goes LOW when the conversion is complete.

Bit 22 (second output bit) is a dummy bit (DMY) and is always LOW.



#### **APPLICATIONS INFORMATION** $\overline{cs}$ 8 (OPTIONAL) 8 NUUQUUU SCK $\overline{EOC} = 1$ $\overline{EOC} = 1$ SDO $\overline{EOC} = 0$ DATA OUT 4 STATUS BITS 20 DATA BITS LAST 8 BITS ALWAYS 1 CONVERSION CONVERSION DATA OUTPUT SLEEF

Figure 1. LTC2420 Compatible Timing with the LTC2400

Bit 21 (third output bit) is the conversion result sign indicator (SIG). If  $V_{IN}$  is >0, this bit is HIGH. If  $V_{IN}$  is <0, this bit is LOW. The sign bit changes state during the zero code.

Bit 20 (forth output bit) is the extended input range (EXR) indicator. If the input is within the normal input range  $0 \le V_{IN} \le V_{REF}$ , this bit is LOW. If the input is outside the normal input range,  $V_{IN} > V_{REF}$  or  $V_{IN} < 0$ , this bit is HIGH.

The function of these bits is summarized in Table 1.

| Input Range              | Bit 23<br>EOC | Bit 22<br>DMY | Bit 21<br>SIG | Bit 20<br>EXR |
|--------------------------|---------------|---------------|---------------|---------------|
| $V_{IN} > V_{REF}$       | 0             | 0             | 1             | 1             |
| $0 < V_{IN} \le V_{REF}$ | 0             | 0             | 1             | 0             |
| $V_{IN} = 0^{+}/0^{-}$   | 0             | 0             | 1/0           | 0             |
| V <sub>IN</sub> < 0      | 0             | 0             | 0             | 1             |

Bit 19 (fifth output bit) is the most significant bit (MSB).

Bits 19-0 are the 20-bit conversion result MSB first.

Bit 0 is the least significant bit (LSB).

Data is shifted out of the SDO pin under control of the serial clock (SCK), see Figure 2. Whenever  $\overline{\text{CS}}$  is HIGH, SDO remains high impedance and any SCK clock pulses are ignored by the internal data out shift register.

In order to shift the conversion result out of the device,  $\overline{CS}$  must first be driven LOW.  $\overline{EOC}$  is seen at the SDO pin of the device once  $\overline{CS}$  is pulled LOW.  $\overline{EOC}$  changes real time from HIGH to LOW at the completion of a conversion. This signal may be used as an interrupt for an external microcontroller. Bit 23 ( $\overline{EOC}$ ) can be captured on the first rising

edge of SCK. Bit 22 is shifted out of the device on the first falling edge of SCK. The final data bit (Bit 0) is shifted out on the falling edge of the 23rd SCK and may be latched on the rising edge of the 24th SCK pulse. On the falling edge of the 24th SCK pulse, SDO goes HIGH indicating a new conversion cycle has been initiated. This bit serves as EOC (Bit 23) for the next conversion cycle. Table 2 summarizes the output data format.

2420 F01

As long as the voltage on the V<sub>IN</sub> pin is maintained within the -0.3V to (V<sub>CC</sub> + 0.3V) absolute maximum operating range, a conversion result is generated for any input value from  $-0.125 \cdot V_{REF}$  to  $1.125 \cdot V_{REF}$ . For input voltages greater than  $1.125 \cdot V_{REF}$ , the conversion result is clamped to the value corresponding to  $1.125 \cdot V_{REF}$ . For input voltages below  $-0.125 \cdot V_{REF}$ , the conversion result is clamped to the value corresponding to  $-0.125 \cdot V_{REF}$ .

### **Operation at Higher Data Output Rates**

The LTC2420 typically operates with an internal oscillator of 153.6kHz. This corresponds to a notch frequency of 60Hz and an output rate of 7.5 samples/second. The internal oscillator is enabled if the  $F_0$  pin is logic LOW (logic HIGH for a 50Hz notch). It is possible to drive the  $F_0$  pin with an external oscillator for higher data output rates. As shown in Figure 3, an external clock of 2.048MHz applied to the  $F_0$  pin results in a notch frequency of 800Hz with a data output rate of 100 samples/second.

Figure 4 shows the total unadjusted error (Offset Error + Full-Scale Error + INL + DNL) as a function of the output data rate with a 5V reference. The relationship between the





#### Figure 2. Output Data Timing

| Input Voltage                   | Bit 23<br>EOC | Bit 22<br>DMY | Bit 21<br>SIG | Bit 20<br>EXR | Bit 19<br>MSB | Bit 18 | Bit 17 | Bit 16 | Bit 15 | <br>Bit O<br>LSB |
|---------------------------------|---------------|---------------|---------------|---------------|---------------|--------|--------|--------|--------|------------------|
| $V_{IN} > 9/8 \bullet V_{REF}$  | 0             | 0             | 1             | 1             | 0             | 0      | 0      | 1      | 1      | <br>1            |
| 9/8 • V <sub>REF</sub>          | 0             | 0             | 1             | 1             | 0             | 0      | 0      | 1      | 1      | <br>1            |
| V <sub>REF</sub> + 1LSB         | 0             | 0             | 1             | 1             | 0             | 0      | 0      | 0      | 0      | <br>0            |
| V <sub>REF</sub>                | 0             | 0             | 1             | 0             | 1             | 1      | 1      | 1      | 1      | <br>1            |
| 3/4V <sub>REF</sub> + 1LSB      | 0             | 0             | 1             | 0             | 1             | 1      | 0      | 0      | 0      | <br>0            |
| 3/4V <sub>REF</sub>             | 0             | 0             | 1             | 0             | 1             | 0      | 1      | 1      | 1      | <br>1            |
| 1/2V <sub>REF</sub> + 1LSB      | 0             | 0             | 1             | 0             | 1             | 0      | 0      | 0      | 0      | <br>0            |
| 1/2V <sub>REF</sub>             | 0             | 0             | 1             | 0             | 0             | 1      | 1      | 1      | 1      | <br>1            |
| 1/4V <sub>REF</sub> + 1LSB      | 0             | 0             | 1             | 0             | 0             | 1      | 0      | 0      | 0      | <br>0            |
| 1/4V <sub>REF</sub>             | 0             | 0             | 1             | 0             | 0             | 0      | 1      | 1      | 1      | <br>1            |
| 0+/0-                           | 0             | 0             | 1/0*          | 0             | 0             | 0      | 0      | 0      | 0      | <br>0            |
| -1LSB                           | 0             | 0             | 0             | 1             | 1             | 1      | 1      | 1      | 1      | <br>1            |
| -1/8 • V <sub>REF</sub>         | 0             | 0             | 0             | 1             | 1             | 1      | 1      | 0      | 0      | <br>0            |
| $V_{IN} < -1/8 \bullet V_{REF}$ | 0             | 0             | 0             | 1             | 1             | 1      | 1      | 0      | 0      | <br>0            |

#### Table 2. LTC2420 Output Data Format

\*The sign bit changes state during the 0 code.



Figure 3. Selectable 100 Samples/Second Turbo Mode



Figure 4. Total Error vs Output Rate ( $V_{REF} = 5V$ )



output data rate (ODR) and the frequency applied to the  $F_0$  pin ( $F_0$ ) is:

 $ODR = F_0/20480$ 

For output data rates up to 50 samples/second, the total unadjusted error (TUE) is better than 16 bits, and better than 12 bits at 100 samples/second. As shown in Figure 5, for output data rates of 100 samples/second, the TUE is better than 15 bits for  $V_{REF}$  below 2.5V. Figure 6 shows an unaveraged total unadjusted error for the LTC2420 operating at 100 samples/second with  $V_{REF} = 2.5V$ . Figure 7 shows the same device operating with a 5V reference and an output data rate of 7.5 samples/second.



Figure 5. Total Error vs V<sub>REF</sub> (Output Rate = 100sps)

At 100 samples/second, the LTC2420 can be used to capture transient data. This is useful for monitoring settling or auto gain ranging in a system. The LTC2420 can monitor signals at an output rate of 100 samples/second. After acquiring 100 samples/second data the  $F_0$  pin may be driven LOW enabling 60Hz rejection to 110dB and the highest possible DC accuracy. The no latency architecture of the LTC2420 allows consecutive readings (one at 100 samples/second the next at 7.5 samples/second) without interaction between the two readings.



Figure 6. Total Unadjusted Error at 100 Samples/Second (No Averaging)



Figure 7. Total Unadjusted Error at 7.5 Samples/Second (No Averaging)



large DC offset. Figures 9a and 9b show the dynamic

performance with a 15Hz signal superimposed on a 2V DC

level. The same signal with no DC level is shown in Figures

### **APPLICATIONS INFORMATION**

As shown in Figure 8, the LTC2420 can capture transient data with 90dB of dynamic range (with a  $300mV_{P-P}$  input signal at 2Hz). The exceptional DC performance of the LTC2420 enables signals to be digitized independent of a



9c and 9d.





Figure 9. Using the LTC2420's High Accuracy Wide Dynamic Range to Digitize a 300mV<sub>P-P</sub> 15Hz Waveform with a Large DC Offset (V<sub>CC</sub> = 5V, V<sub>REF</sub> = 5V)

Downloaded from Elcodis.com electronic components distributor

### Single-Chip Instrumentation Amplifier for the LTC2420

The circuit in Figure 10 is a simple solution for processing differential signals in pressure transducer, weigh scale or strain gauge applications that can operate on a supply voltage range of  $\pm 5V$  to  $\pm 15V$ . The circuit uses an LT® 1920 single-chip instrumentation amplifier to perform a differential to single-ended conversion. The amplifier's output voltage is applied to the LTC2420's input and converted to a digital value with an overall accuracy exceeding 17 bits (0.0008%). Key circuit performance results are shown in Table 3.

The practical gain range for this topology as shown is from 5 to 100 because the LTC2420's wide dynamic range makes gains below 5 virtually unnecessary, whereas gain up to 100 significantly reduce the input referred noise.

The optional passive RC lowpass filter between the amplifier's output and the LTC2420's input attenuates high frequency noise and its effects. Typically, the filter

reduces the magnitude of averaged noise by 30% and improves resolution by 0.5 bit without compromising linearity. Resistor R2 performs two functions: it isolates C1 from the LTC2420's input and limits the LTC2420's input current should its input voltage drop below -300mV or swing above V<sub>CC</sub> + 300mV.

The LT1920 is the choice for applications where low cost is important. For applications where more precision is required, the LT1167 is a pin-to-pin alternative choice with a lower offset voltage, lower input bias current and higher gain accuracy than the LT1920. The LT1920's maximum total input-referred offset ( $V_{OST}$ ) is 135µV for a gain of 100. At the same gain, the LT1167's  $V_{OST}$  is 63µV. At gains of 10 or 100, the LT1920's maximum gain error is 0.3% and its maximum gain nonlinearity is 30ppm. At the same gains, the LT1167's maximum gain error is 0.1% and its maximum gain nonlinearity is 15ppm. Table 4 summarizes the performance of Figure 10's circuit using the LT1167.



Figure 10. The LT1920 is a Simple Solution That Converts a Differential Input to a Ground Referred Single-Ended Signal for the LTC2420





### Table 3. Typical Performance of the LTC2420 ADC When Used with the

LT1920 Instrumentation Amplifiers in Figure 9's Differential Digitizing Circuit

| •                                   |                     |                                         |                     |                      |                   |
|-------------------------------------|---------------------|-----------------------------------------|---------------------|----------------------|-------------------|
|                                     | V <sub>S</sub> =    | $V_{\rm S} = \pm 5 V$ $V_{\rm S} = \pm$ |                     | : ±15V               |                   |
| PARAMETER                           | A <sub>V</sub> = 10 | A <sub>V</sub> = 100                    | A <sub>V</sub> = 10 | A <sub>V</sub> = 100 | TOTAL (UNITS)     |
| Differential Input Voltage Range    | - 30 to 400         | -3 to 40                                | -30 to 500          | -3 to 50             | mV                |
| Zero Error                          | -160                | -2650                                   | -213                | -2625                | μV                |
| Maximum Input Current               |                     | 2                                       | 2.0                 |                      | nA                |
| Nonlinearity                        | ±8.2                | ±7.4                                    | ±6.5                | ±6.1                 | ppm               |
| Noise (Without Averaging)           | 1.8*                | 0.25*                                   | 1.5*                | 0.27*                | μV <sub>RMS</sub> |
| Noise (Averaged 64 Readings)        | 0.2*                | 0.03*                                   | 0.19*               | 0.03*                | μV <sub>RMS</sub> |
| Resolution (with Averaged Readings) | 21                  | 20.6                                    | 21.3                | 20.5                 | Bits              |
| Overall Accuracy (Uncalibrated)     | 17.2                | 17.3                                    | 17.5                | 18.2                 | Bits              |
| Common Mode Rejection Ratio         |                     | ≥                                       | 120                 |                      | dB                |
| Common Mode Range                   | 2/-1.5**            | 2.2/-1.7**                              | 11.5/-11**          | 11.7/-11.2**         | V                 |

\*Input referred noise for the respective gain. \*\*Typical values based on single lab tested sample of each amplifier.

# Table 4. Typical Performance of the LTC2420 ADC When Used with the LT1167 Instrumentation Amplifiers in Figure 9's Differential Digitizing Circuit

|                                     | V <sub>S</sub> =    | ±5V                  | V <sub>S</sub> =    |                      |                   |
|-------------------------------------|---------------------|----------------------|---------------------|----------------------|-------------------|
| PARAMETER                           | A <sub>V</sub> = 10 | A <sub>V</sub> = 100 | A <sub>V</sub> = 10 | A <sub>V</sub> = 100 | TOTAL (UNITS)     |
| Differential Input Voltage Range    | - 30 to 400         | -3 to 40             | -30 to 500          | -3 to 50             | mV                |
| Zero Error                          | -94                 | -1590                | -110                | -1470                | μV                |
| Maximum Input Current               |                     | (                    | ).5                 |                      | nA                |
| Nonlinearity                        | ±4.1                | ±4.4                 | ±4.1                | ±3.7                 | ppm               |
| Noise (Without Averaging)           | 1.4*                | 0.19*                | 1.5*                | 0.18*                | μV <sub>RMS</sub> |
| Noise (Averaged 64 Readings)        | 0.18*               | 0.02*                | 0.19*               | 0.02*                | μV <sub>RMS</sub> |
| Resolution (with Averaged Readings) | 21.4                | 21.0                 | 21.3                | 21.1                 | Bits              |
| Overall Accuracy (Uncalibrated)     | 18.2                | 18.1                 | 18.2                | 19.4                 | Bits              |
| Common Mode Rejection Ratio         |                     | 2                    | 120                 |                      | dB                |
| Common Mode Range                   | 2/-1.5**            | 2.2/-1.7**           | 11.5/-11**          | 11.7/-11.2**         | V                 |

\*Input referred noise for the respective gain. \*\*Typical values based on single lab tested sample of each amplifier.



### **PACKAGE INFORMATION** Dimensions in inches (millimeters) unless otherwise noted.



### **RELATED PARTS**

| PART NUMBER | DESCRIPTION                                                         | COMMENTS                                                                                                  |
|-------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| LT1019      | Precision Bandgap Reference, 2.5V, 5V                               | 3ppm/°C Drift, 0.05% Max                                                                                  |
| LT1025      | Micropower Thermocouple Cold Junction Compensator                   | 0.5°C Initial Accuracy, 80µA Supply Current                                                               |
| LTC1043     | Dual Precision Instrumentation Switched Capacitor<br>Building Block | Precise Charge, Balanced Switching, Low Power                                                             |
| LTC1050     | Precision Chopper Stabilized Op Amp                                 | No External Components 5µV Offset, 1.6µV <sub>P-P</sub> Noise                                             |
| LT1236A-5   | Precision Bandgap Reference, 5V                                     | 0.05% Max, 5ppm/°C Drift                                                                                  |
| LTC1391     | 8-Channel Multiplexer                                               | Low $R_{ON}$ : 45 $\Omega$ , Low Charge Injection, Serial Interface                                       |
| LT1460      | Micropower Series Reference                                         | 0.075% Max, 10ppm/°C Max Drift, 2.5V, 5V and 10V Versions,<br>MSOP, PDIP, SO-8, SOT-23 and TO-92 Packages |
| LTC2400     | 24-Bit $\mu$ Power, No Latency $\Delta\Sigma$ ADC in SO-8           | 4ppm INL, 10ppm Total Unadjusted Error, 200µA                                                             |
| LTC2408     | 8-Channel, 24-Bit No Latency $\Delta\Sigma$ ADC                     | 4ppm INL, 10ppm Total Unadjusted Error, 200µA                                                             |