## Ultra High Speed Operational Amplifier #### **FEATURES** | | Gain Bandwidth Product, $A_V = +5$ | 350MHz | |---|------------------------------------|---------| | | Slew Rate | 450V/μs | | _ | Laur O = -4 | • | Low Cost Output Current $\pm 50 mA$ Settling Time 90ns to 0.1% $0.1\% (R_L = 1k\Omega)$ Differential Gain Error Differential Phase Error $0.01^{\circ} (R_1 = 1k\Omega)$ ■ High Open Loop Gain 125V/mV Min Single Supply +5V Operation Output Shutdown ## **APPLICATIONS** - Video Cable Drivers - Video Signal Processing - Photo-Diode Amplifier - Pulse Amplifiers - D/A Current to Voltage Conversion ### DESCRIPTION The LT1192 is a video operational amplifier optimized for operation on $\pm$ 5V, and a single +5V supply. Unlike many high speed amplifiers, this amplifier features high open loop gain, over 100dB, and the ability to drive heavy loads to a full power bandwidth of 20MHz at 7Vp-p. In addition to its very fast slew rate, the LT1192 has a high gain bandwidth of 350MHz, and is compensated for a closed loop gain of 5 or greater. Because the LT1192 is a true operational amplifier, it is an ideal choice for wideband signal conditioning, active filters, and applications requiring speed, accuracy, and low cost. The LT1192 is available in 8-pin miniDIPs and SO packages with standard pinouts. The normally unused pin 5 is used for a shutdown feature that shuts off the output and reduces power dissipation to a mere 15mW. #### **Double Terminated Cable Driver** #### Inverter Pulse Response A<sub>V</sub> = -5, C<sub>L</sub> = 10pF SCOPE PROBE LT1192 • TA02 ## SIMPLIFIED SCHEMATIC \* SUBSTRATE DIODE, DO NOT FORWARD BIAS ## **ABSOLUTE MAXIMUM RATINGS** | Total Supply Voltage (V + to V -) | 18\/ | |---------------------------------------------|------------------| | Differential Input Voltage | | | , | | | Input Voltage | ± V <sub>S</sub> | | Output Short Circuit Duration (Note 1) | Continuous | | <b>Operating Junction Temperature Range</b> | | | LT1192M | -55°C to 150°C | | LT1192C | 0°C to 150°C | | Max. Junction Temperature See P | kg. Descriptions | | Storage Temperature Range | -65°C to 150°C | | Lead Temperature (Soldering, 10 sec.) | 300°C | ## PACKAGE/ORDER INFORMATION ## **ELECTRICAL CHARACTERISTICS** $v_8 = \pm 5v$ , $T_A = 25^{\circ}C$ , $C_L \le 10 pF$ , pin 5 open circuit unless otherwise noted. | | | | | | LT1192M | /C | | |-----------------------------------|---------------------------|-------------------|-------------------------------------------------------|------|---------|------|----------| | SYMBOL | PARAMETER | | CONDITIONS | MIN | TYP | MAX | UNITS | | Vos | Input Offset Voltag | ge | | | 0.2 | 2.5 | mV | | los | Input Offset Curre | nt | | | 0.2 | 1.7 | μА | | l <sub>B</sub> | Input Bias Current | | | | ±0.5 | ±2.5 | μА | | en | Input Noise Voltag | je | f <sub>O</sub> = 10kHz | | 9.0 | | nV/√Hz | | in | Input Noise Curre | nt | f <sub>0</sub> = 10kHz | | 4.0 | | pA∕√Hz | | R <sub>IN</sub> | Input Resistance | Differential Mode | | | 16 | | kΩ | | | | Common Mode | | | 5.0 | | MΩ | | CIN | Input Capacitance | | A <sub>V</sub> = +10 | | 1.8 | | pF | | | Input Voltage Ran | ge | (Note 2) | -2.5 | | +3.5 | V | | CMRR | Common Mode R | ejection Ratio | $V_{CM} = -2.5V \text{ to } + 3.5V$ | 70 | 85 | | dB | | PSRR | Power Supply Rej | ection Ratio | $V_S = \pm 2.375V \text{ to } \pm 8.0V$ | 70 | 85 | | dB | | A <sub>VOL</sub> | Large Signal Voltage Gain | | $R_L = 1k$ , $V_0 = \pm 3.0V$ | 100 | 180 | | V/mV | | | | Ī | $R_L = 100\Omega$ , $V_0 = \pm 3.0V$ | 16 | 35 | | 1 | | | | | $V_S = \pm 8V$ , $R_L = 100\Omega$ , $V_0 = \pm 5V$ | 20 | 60 | | | | V <sub>OUT</sub> | Output Voltage Sv | ving | $V_S = \pm 5V$ , $R_L = 1k$ | ±3.7 | ±4.0 | | V | | | | | $V_S = \pm 8V, R_L = 1k$ | ±6.7 | ±7.0 | | | | SR | Slew Rate | | $A_V = -10$ , $R_L = 1k$ , (Note 3, 8) | 325 | 450 | | V/µs | | FPBW | Full Power Bandw | idth | V <sub>0</sub> = 6Vp-p, (Note 4) | 17.2 | 23.9 | | MHz | | GBW | Gain Bandwidth P | roduct | | | 350 | | MHz | | t <sub>r1</sub> , t <sub>f1</sub> | Rise Time, Fall Tir | ne | $A_V = +50$ , $V_0 = \pm 1.5V$ , 20% to 80%, (Note 8) | 23 | 35 | 50 | ns | | t <sub>r2</sub> , t <sub>f2</sub> | Rise Time, Fall Tir | ne | $A_V = +5$ , $V_0 = \pm 125$ mV, 10% to 90% | | 2.7 | | ns | | t <sub>PD</sub> | Propagation Delay | | $A_V = +5$ , $V_0 = \pm 125$ mV, 50% to 50% | | 3.5 | | ns | | | Overshoot | | $A_V = +5$ , $V_0 = \pm 125$ mV | | 50 | | % | | t <sub>s</sub> | Settling Time | | 3V Step, 0.1%, (Note 5) | | 90 | | ns | | Diff A <sub>V</sub> | Differential Gain | | $R_L = 150\Omega$ , $A_V = +10$ , (Note 6) | | 0.23 | | % | | Diff Ph | Differential Phase | | $R_L = 150\Omega$ , $A_V = +10$ , (Note 6) | | 0.15 | | Deg. p-p | # **ELECTRICAL CHARACTERISTICS** $V_S=\pm\,5V,\ T_A=25^{\circ}C,\ C_L\leq 10pF,\ pin\ 5$ open circuit unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | LT1192M/<br>TYP | UNITS | | |------------------|-------------------------|-----------------------------------------------------------|-------------|-----------------|---------------|-----| | l <sub>S</sub> | Supply Current | | - | 32 | 38 | mA | | | Shutdown Supply Current | Pin 5 at V | <del></del> | 1.3 | 2.0 | | | I <sub>S/D</sub> | Shutdown Pin Current | Pin 5 at V | | 20 | | mA. | | ton | Turn On Time | Pin 5 from V - to Ground, R <sub>L</sub> = 1k | | 100 | 50 | μА | | t <sub>off</sub> | Turn Off Time | | | | <del></del> - | ns | | loff | Turn Off Time | Pin 5 from Ground to V <sup>-</sup> , R <sub>L</sub> = 1k | | 400 | | | **ELECTRICAL CHARACTERISTICS** $V_S+=+5V,\ V_S-=0V,\ V_{CM}=+2.5V,\ T_A=25^\circ C,\ C_L\le 10 pF,\ pin\ 5$ open circuit unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | - | MIN | LT1192M<br>TYP | /C<br>MAX | HMITO | |------------------|-----------------------------|----------------------------------------------------------|-----------------------|-------------|----------------|-----------|------------| | Vos | Input Offset Voltage | | | | 0.4 | | UNITS | | los | Input Offset Current | | | | | 4.0 | mV | | l <sub>B</sub> | Input Bias Current | | | <del></del> | 0.2 | 1.2 | μΑ | | | Input Voltage Range | (Note 2) | | +2.0 | ±0.5 | ±1.5 | μA | | CMRR | Common Mode Rejection Ratio | V <sub>CM</sub> = +2.0V to +3.5V | <del></del> | 60 | | +3.5 | V | | A <sub>VOL</sub> | Large Signal Voltage Gain | $R_L = 100\Omega$ to Ground,<br>$V_0 = +1.0V$ to $+3.0V$ | | 30 | 80<br>50 | | dB<br>V/mV | | V <sub>OUT</sub> | Output Voltage Swing | $R_L = 100\Omega$ to Ground | V <sub>OUT</sub> High | 3.6 | 3.8 | | V | | | | | V <sub>OUT</sub> Low | | 0.25 | 0.4 | ĺ | | SR | Slew Rate | $A_V = -5$ , $V_0 = +1V$ to $+3V$ | | <u> </u> | 250 | | Mina | | GBW | Gain Bandwidth Product | | | | | | V/μs | | Is | Supply Current | | | <del></del> | 350 | | MHz | | | Shutdown Supply Current | Pin 5 at V | | | 29 | 36 | mA | | I <sub>S/D</sub> | Shutdown Pin Current | | | | 1.2 | 2.0 | mA | | טוסי | Shortown Fill Corrent | Pin 5 at V | | | 20 | 50 | μА | ## **ELECTRICAL CHARACTERISTICS** $v_s = \pm 5v$ , $-55^{\circ}C \le T_A \le 125^{\circ}C$ , pin 5 open circuit unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | LT11921<br>TYP | MAX | UNITS | |--------------------------|------------------------------|-----------------------------------------|----------------|--------------|----------------|------|--------| | V <sub>OS</sub> | Input Offset Voltage | | • | - | 0.4 | | ļ | | $\Delta V_{OS}/\Delta T$ | Input V <sub>OS</sub> Drift | | <del>+</del> - | <del> </del> | | 3.5 | mV | | los | Input Offset Current | | | <del> </del> | 2.0 | | μV/°C | | I <sub>B</sub> | Input Bias Current | | | <del> </del> | 0.2 | 2.0 | μΑ | | CMRR | Common Mode Rejection Ratio | V <sub>CM</sub> = -2.5V to +3.5V | | ļ <u>.</u> . | ±0.5 | ±2.5 | μΑ | | PSRR | Power Supply Rejection Ratio | | | 65 | 85 | | dB | | | | $V_S = \pm 2.375V \text{ to } \pm 5.0V$ | | 70 | 90 | | dB | | A <sub>VOL</sub> | Large Signal Voltage Gain | $R_L = 1k$ , $V_0 = \pm 3.0V$ | • | 55 | 90 | | V/mV | | | | $R_L = 100\Omega$ , $V_0 = \pm 3.0V$ | • | 5.0 | 14 | | ****** | | V <sub>OUT</sub> | Output Voltage Swing | $R_L = 1k$ | | ±3.7 | ±3.9 | | | | Is | Supply Current | | | | | | | | | Shutdown Supply Current | Die C et V = (N. t. 7) | | | 32 | 38 | mA | | | | Pin 5 at V <sup>-</sup> , (Note 7) | | | 1.5 | 2.5 | mA | | S/D | Shutdown Pin Current | Pin 5 at V | • | | 20 | | μА | ## **ELECTRICAL CHARACTERISTICS** $v_s = \pm 5v$ , $0^{\circ}C \le T_A \le 70^{\circ}C$ , pin 5 open circuit unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | LT11920<br>TYP | MAX | UNITS | |--------------------------|------------------------------|-----------------------------------------|---|------|----------------|------|-------| | Vos | Input Offset Voltage | | • | | 0.4 | 3.0 | mV | | $\Delta V_{OS}/\Delta T$ | Input V <sub>OS</sub> Drift | | • | | 2.0 | | μV/°C | | los | Input Offset Current | | • | | 0.2 | 1.7 | μА | | l <sub>B</sub> | Input Bias Current | | • | | ±0.5 | ±2.5 | μА | | CMRR | Common Mode Rejection Ratio | $V_{CM} = -2.5V \text{ to } +3.5V$ | • | 68 | 85 | | dB | | PSRR | Power Supply Rejection Ratio | $V_S = \pm 2.375V \text{ to } \pm 5.0V$ | • | 70 | 90 | | dB | | A <sub>VOL</sub> | Large Signal Voltage Gain | $R_L = 1k, V_0 = \pm 3.0V$ | • | 90 | 140 | , | V/mV | | | | $R_L = 100\Omega, V_0 = \pm 3.0V$ | • | 10 | 30 | | | | V <sub>OUT</sub> | Output Voltage Swing | R <sub>L</sub> = 1k | • | ±3.7 | ±3.9 | | V | | Is | Supply Current | | • | | 32 | 38 | mA | | | Shutdown Supply Current | Pin 5 at V <sup>-</sup> , (Note 7) | • | *** | 1.4 | 2.1 | mA | | I <sub>S/D</sub> | Shutdown Pin Current | Pin 5 at V | • | | 20 | | μА | The denotes the specifications which apply over the full operating temperature range. Note 1: A heat sink is required to keep the junction temperature below absolute maximum when the output is shorted. Note 2: Exceeding the input common mode range may cause the output to invert. Note 3: Slew rate is measured between $\pm\,1V$ on the output, with a $\pm\,0.3V$ input step. **Note 4:** Full power bandwidth is calculated from the slew rate measurement; FPBW = $SR/2\pi Vp$ . **Note 5:** Settling time measurement techniques are shown in "Take the Guesswork Out of Settling Time Measurements," EDN, September 19, 1985. $A_V = -5$ , $R_L = 1k$ . **Note 6:** NTSC (3.58MHz). For $R_L$ = 1k, Diff $A_V$ = 0.1%, Diff Ph = 0.01°. Diff $A_V$ and Diff Ph can be reduced for $A_V$ < 10. **Note 7:** See Applications section for shutdown at elevated temperatures. Do not operate the shutdown above $T_J > 125^{\circ}C$ . **Note 8:** AC parameters are 100% tested on the ceramic and plastic DIP packaged parts (J and N suffix) and are sample tested on every lot of the SO packaged parts (S suffix). #### **Optional Offset Nulling Circuit** INPUT OFFSET VOLTAGE CAN BE ADJUSTED OVER A $\pm 20 \text{mV}$ RANGE WITH A $1 k \Omega$ TO $10 k \Omega$ POTENTIOMETER. LT1192 - TAG ## TYPICAL PERFORMANCE CHARACTERISTICS ## TYPICAL PERFORMANCE CHARACTERISTICS ## TYPICAL PERFORMANCE CHARACTERISTICS ## Large Signal Transient Response A<sub>V</sub> = +5, C<sub>L</sub> = 10pF SCOPE PROBE #### **Output Overload** $A_V = +10$ , $V_{IN} = 1.2Vp-p$ #### LT1192 - TPC24 #### **Small Signal Transient Response** A<sub>V</sub> = +5 SMALL SIGNAL RISE TIME, WITH FET PROBES #### **Power Supply Bypassing** The LT1192 is quite tolerant of power supply bypassing. In some applications a $0.1\mu F$ ceramic disc capacitor placed 1/2 inch from the amplifier is all that is required. A scope photo of the amplifier output with no supply bypassing is used to demonstrate this bypassing tolerance, $R_{L}=1k\Omega.$ #### **No Supply Bypass Capacitors** $A_V = -5$ , IN DEMO BOARD, $R_L = 1k\Omega$ In most applications, and those requiring good settling time, it is important to use multiple bypass capacitors. A 0.1 $\mu F$ ceramic disc in parallel with a 4.7 $\mu F$ tantalum is recommended. Two oscilloscope photos with different bypass conditions are used to illustrate the settling time characteristics of the amplifier. Note that although the output waveform looks acceptable at 1V/div, when amplified to 1 mV/div the settling time to 1 mV is 4.132 $\mu s$ for the 0.1 $\mu F$ bypass; the time drops to 140ns with multiple bypass capacitors. #### **Settling Time Poor Bypass** LT1192 • TA05 #### **Settling Time Good Bypass** SETTLING TIME TO 1mV, AV = -1 SUPPLY BYPASS CAPACITORS = 0.1 $\mu$ F + 4.7 $\mu$ F TANTALUM LT1192 • TA06 #### **Cable Terminations** The LT1192 operational amplifier has been optimized as a low cost video cable driver. The $\pm$ 50mA guaranteed output current enables the LT1192 to easily deliver 7.5Vp-p into $100\Omega$ , while operating on $\pm$ 5V supplies, or 2.6Vp-p on a single 5V supply. #### **Double Terminated Cable Driver** #### Cable Driver Voltage Gain vs Frequency When driving a cable it is important to terminate the cable to avoid unwanted reflections. This can be done in one of two ways: single termination or double termination. With single termination, the cable must be terminated at the receiving end $(75\Omega)$ to ground) to absorb unwanted energy. The best performance can be obtained by double termination $(75\Omega)$ in series with the output of the amplifier, and $75\Omega$ to ground at the other end of the cable). This termination is preferred because reflected energy is absorbed at each end of the cable. When using the double termination technique it is important to note that the signal is attenuated by a factor of 2, or 6dB. For a cable driver with a gain of +5 (op amp gain of +10) the -3dB bandwidth is 56MHz with only 0.25dB of peaking. #### Using the Shutdown Feature The LT1192 has a unique feature that allows the amplifier to be shutdown for conserving power, or for multiplexing several amplifiers onto a common cable. The amplifier will shutdown by taking pin 5 to V $^-$ . In shutdown, the amplifier dissipates 15mW while maintaining a true high impedance output state of 15k $\Omega$ in parallel with the feedback resistors. The amplifiers must be used in a non-inverting configuration for MUX applications. In inverting configurations the input signal is fed to the output through the feedback components. When the output is loaded with as little as $1k\Omega$ from the amplifier's feedback resistors, the amplifier shuts off in 400ns. This shutoff can be under the control of HC CMOS operating between 0V and -5V. The ability to maintain shutoff is shown on the curve Shutdown Supply Current vs Temperature in the Typical Performance Characteristics section. At very high elevated temperatures it is important to hold the shutdown pin close to the negative supply to keep the supply current from increasing. ## **Operating with Low Closed Loop Gains** When using de-compensated amplifiers it should be realized that peaking in the frequency domain, and overshoot and ringing in the time domain occur as closed loop gain is lowered. The LT1192 is stable to a closed loop gain of +5, however, peaking and ringing can be minimized by increasing the closed loop gain. For instance, the LT1192 peaks +5dB when used in a gain of +5, but peaks by less than 0.5dB for a closed loop gain of +10. Likewise, the overshoot drops from 50% to 4% for gains of +10. Small Signal Transient Response Ay = +10 SMALL SIGNAL RISE TIME, WITH FET PROBES LT1192 • TA09 Closed Loop Voltage Gain vs Frequency **LY** LINEAR **Driving Capacitive Load** $A_V = -5$ , in Demo Board, $C_L = 50 pF$ LT1192 - TA #### **Driving Capacitive Load** $A_V$ = –5, IN DEMO BOARD, $C_L$ = 50pF WITH $20\Omega$ ISOLATING RESISTOR LT1192 • TA12 ## SIMPLIFIED SCHEMATIC \* SUBSTRATE DIODE, DO NOT FORWARD BIAS #### **Murphy Circuits** There are several precautions the user should take when using the LT1192 in order to realize its full capability. Although the LT1192 can drive a 50pF load, isolating the capacitance with $20\Omega$ can be helpful. Precautions primarily have to do with driving large capacitive loads. Other precautions include: - 1. Use a ground plane (see Design Note 50, High Frequency Amplifier Evaluation Board). - 2. Do not use high source impedances. The input capacitance of 2pF, and $R_S$ = $10k\Omega$ for instance, will give an 8MHz –3dB bandwidth. - 3. PC board socket may reduce stability. - 4. A feedback resistor of $1k\Omega$ or lower reduces the effects of stray capacitance at the inverting input. An Unterminated Cable Is a Large Capacitive Load A Scope Probe on the Inverting Input Reduces Phase Margin A 1X Scope Probe Is a Large Capacitive Load LT1192 Is Stable for Gains ≥ +5V/V