

## 79LV2040 20 Megabit (512K x 40-Bit) Low Low Voltage EEPROM MCM





## **F**EATURES:

- 512k x 40-bit EEPROM MCM
- RAD-Pak<sup>®</sup> radiation-hardened against natural
- space radiation
- Total dose hardness:
  - >100 krad (Si)
  - Dependent upon orbit
- Excellent Single event effects
  - SEL<sub>TH</sub> > 84 MeV/mg/cm<sup>2</sup>
  - SEU > 37 MeV/mg/cm<sup>2</sup> read mode
  - SEU = 11.4 MeV/mg/cm<sup>2</sup> write mode
- High endurance
  - 10,000 cycles (Page Programming Mode)- 10 year data retention
- Page Write Mode: 128 Dword Page
- High Speed:
  - 200 and 250 ns maximum access times
- Automatic programming
  - 15 ms automatic Page/Dword write
- Low power dissipation
  - 100 mW/MHz active current
  - 1.5 mW standby current

### **D**ESCRIPTION:

Maxwell Technologies' 79LV2040 multi-chip module (MCM) memory features a greater than 100 krad (Si) total dose tolerance, dependent upon orbit. Using Maxwell Technologies' patented radiation-hardened RAD-PAK® MCM packaging technology, the 79LV2040 is the first radiation-hardened 8 megabit MCM EEPROM for space application. The 79LV2040 uses twenty 1 Megabit high speed CMOS die to yield a 20 megabit product. The 79LV2040 is capable of in-system electrical byte and page programmability. It has a 128 x 40 page programming function to make the erase and write operations faster. It also features Data Polling and a Ready/Busy signal to indicate the completion of erase and programming operations. In the 79LV2040, hardware data protection is provided with the  $\overline{\text{RES}}$  pin, in addition to noise protection on the  $\overline{\text{WE}}$  signal and write inhibit on power on and off. Software data protection is implemented using the JEDEC optional standard algorithm.

Maxwell Technologies' patented RAD-PAK® packaging technology incorporates radiation shielding in the microcircuit package. It eliminates the need for box shielding while providing the required radiation shielding for a lifetime in orbit or space mission. In a GEO orbit, RAD-PAK provides greater than 100 krad (Si) radiation dose tolerance. This product is available with screening up to Maxwell Technologies self-defined Class K

09.07.05 Rev 1

All data sheets are subject to change without notice 1

Г

٦

|                 |            |                | 100      |
|-----------------|------------|----------------|----------|
| 2               | VSS<br>VCC | VSS<br>VCC     | 99       |
| 3               | D23        | D31            | 98       |
| 4               | D22        | D30            | 97<br>96 |
| 6               | D21<br>D20 | D29<br>D28     | 95       |
| 7               | D19        | D27            | 94<br>93 |
| 9               | D18        | D26            | 93       |
| 10              | D17<br>D16 | D25<br>D24     | 91       |
| 11              | VSS        | VSS            | 90<br>89 |
| 13              | VCC<br>CS0 | VCC<br>D32     | 88       |
| 14              | <u>CS1</u> | D32            | 87       |
| <u>15</u><br>16 | CS2        | D34            | 86<br>85 |
| 17              | CS3<br>NC  | D35<br>D36     | 84       |
| 18              | NC         | D30            | 83       |
| 19<br>20        | NC         | D38            | 82       |
| 21              | NC<br>VSS  | D39<br>VSS     | 80       |
| 22              | VCC        | VCC            | 79<br>78 |
| 23              | A0         | AS             | 77       |
| 25              | A1<br>A2   | A9<br>A10      | 76       |
| <u>26</u><br>27 | A3         | A11            | 75       |
| 28              | A4<br>A5   | A12<br>A13     | 73       |
| 29              | VCC        | VCC            | 12       |
| <u>30</u><br>31 | VSS        | VSS            | 71       |
| 32              | A6<br>A7   | A14<br>A15     | 69       |
| 33              | RES        | A16            | 68       |
| 34<br>35        | WE0<br>WE1 | DE             | 67<br>66 |
| 20              | WE2        | RBSY0<br>RBSY1 | 65       |
| 30<br>37<br>38  | WE3        | RBSY2          | 64<br>63 |
| - 39            | WE4<br>VCC | RBSY3<br>VCC   | 62       |
| 40              | VSS        | VSS            | 61       |
| 41 42           | D8         | D0             | 60<br>59 |
| 43              | D9<br>D10  | D1<br>D2       | 58       |
| 44              | D11        | D3             | 57<br>56 |
| 45              | D12<br>D13 | D4             | 55       |
| 47              | D13        | D5<br>D6       | 54       |
| <u>48</u><br>49 | D15        | D7             | 53<br>52 |
| 50              | VCC<br>VSS | VCC<br>VSS     | 51       |
|                 | 100        | 130            |          |

### **PINOUT DESCRIPTION**

Т

| 1, 11, 21, 30, 40, 50,<br>51, 61, 71, 80, 90, 100 | VSS - Ground               |
|---------------------------------------------------|----------------------------|
| 2, 12, 22, 29, 39, 49,<br>52, 62, 72, 79, 89, 99  | VCC - Positive Supply      |
| 60 - 53, 41 - 48, 10 -<br>3, 91 - 98, 88 - 81     | D0 to D39 Data I/O         |
| 13, 14, 15, 16                                    | CS0\ - CS3\ Chip Enable    |
| 23 - 28, 31, 32, 78 -73,<br>70 - 68               | A0 to A16 Address Inputs   |
| 33                                                | RES\ - Reset               |
| 34 - 38                                           | WE\0 - WE\4 Write Enables  |
| 66 - 63                                           | RBSY\0 - RBSY\3 Ready/Busy |
| 67                                                | OE\ - Output Enable        |

All data sheets are subject to change without notice 2 09.07.05 Rev 1

# 79LV2040

#### TABLE 1. 79LV2040 ABSOLUTE MAXIMUM RATINGS

| Parameter                   | Symbol           | Min               | Түр | Мах | Unit  |
|-----------------------------|------------------|-------------------|-----|-----|-------|
| Supply Voltage              | V <sub>CC</sub>  | -0.6              |     | 7.0 | V     |
| Input Voltage               | V <sub>IN</sub>  | -0.5 <sup>1</sup> |     | 7.0 | V     |
| Package Weight              | RSP              |                   | 35  |     | Grams |
| Operating Temperature Range | T <sub>OPR</sub> | -55               |     | 125 | °C    |
| Storage Temperature Range   | T <sub>STG</sub> | -65               |     | 150 | °C    |

1.  $V_{IN}$  min = -3.0V for pulse width  $\leq$ 50ns.

### TABLE 2. 79LV2040 RECOMMENDED DC OPERATING CONDITIONS

| Parameter                   | Symbol           | Min                  | Мах                  | Unit |
|-----------------------------|------------------|----------------------|----------------------|------|
| Supply Voltage              | V <sub>CC</sub>  | 3.0                  | 3.6                  | V    |
| Input Voltage               | V <sub>IL</sub>  | -0.3 <sup>1</sup>    | 0.8                  | V    |
|                             | V <sub>IH</sub>  | 2.2                  | V <sub>CC</sub> +0.3 | V    |
| RES_PIN                     | V <sub>H</sub>   | V <sub>CC</sub> -0.5 | V <sub>CC</sub> +1   | V    |
| Operating Temperature Range | T <sub>OPR</sub> | -55                  | 125                  | °C   |

1.  $V_{IL}$  min = -1.0V for pulse width  $\leq$  50 ns

#### TABLE 3. 79LV2040 DELTA LIMITS<sup>1</sup>

| Parameter                          | Variation <sup>2</sup> |
|------------------------------------|------------------------|
| I <sub>CC1A</sub>                  | +/- 10 %               |
| I <sub>CC1B</sub>                  | +/- 10 %               |
| I <sub>CC2A</sub>                  | +/- 10 %               |
| I <sub>LI</sub> - ADDR, CE, OE, WE | +/- 10 %               |
| I <sub>LI</sub> - D0-D39           | +/- 10 %               |

1. Parameters are measured and recorded per MIL-STD-883 for Class K devices

2. Specified value in Table 5

# 79LV2040

#### TABLE 4. 79LV2040 CAPACITANCE

(T<sub>A</sub> = 25 °C, f = 1 MHz)

| Parameter                                              | Symbol                             | Min | Max | Unit |
|--------------------------------------------------------|------------------------------------|-----|-----|------|
| Input Capacitance : V <sub>IN</sub> = 0V <sup>1</sup>  | C <sub>IN</sub> OE                 |     | 6   | pF   |
|                                                        | C <sub>IN</sub> WE                 |     | 6   |      |
|                                                        | C <sub>IN</sub> CE <sub>0-30</sub> |     | 30  |      |
|                                                        | C <sub>IN</sub> A0-A16             |     | 6   |      |
|                                                        | C <sub>IN</sub> RES                |     | 120 |      |
| Output Capacitance: V <sub>OUT</sub> = 0V <sup>1</sup> | C <sub>Out</sub> RDY/BSY           |     | 60  | pF   |
|                                                        | C <sub>O ut</sub> D0-D39           |     | 48  |      |

1. Guaranteed by design.

### TABLE 5. 79LV2040 DC ELECTRICAL CHARACTERISTICS

| Parameter                                           | TEST CONDITION                                                                                                                               | Symbol                                                | SUBGROUPS | Μιν                           | Мах            | Units       |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------|-------------------------------|----------------|-------------|
| Input Le <u>akage C</u> urrent<br>A0-A16,WE, OE     | $V_{IN} = V_{CC} \& 0V$                                                                                                                      | Ι <sub>U</sub>                                        | 1, 2, 3   |                               | 1 <sup>1</sup> | μA          |
| Input Leakage Current<br>CE                         | $V_{IN} = V_{CC} \& 0V$                                                                                                                      | _                                                     |           |                               | 10             | mA          |
| Input Leakage Current<br>D0-D39                     | $V_{IN} = V_{CC} \& 0V$                                                                                                                      | Ι <sub>LI</sub>                                       | 1, 2, 3   |                               | 8              | μA          |
| Output Leakage Current                              | (V <sub>CC</sub> = 5.5V, V <sub>OUT</sub> = 5.5V/0.4V)                                                                                       | I <sub>LO</sub>                                       | 1, 2, 3   |                               | 8              | μA          |
| Standby V <sub>CC</sub> Current                     | $\overline{CE} = ADDR = \overline{WE} = \overline{OE} = V_{CC}$                                                                              | I <sub>CC1A</sub>                                     | 1, 2, 3   |                               | 640            | μA          |
|                                                     | CE = V <sub>IH</sub> , ADDR=WE=OE =V <sub>CC</sub>                                                                                           | I <sub>CC1B</sub>                                     |           |                               | 21             | mA          |
| Operating<br>V <sub>CC</sub> Current <sup>1,2</sup> | $\overline{OE} = 0V ADDR = \overline{WE} = V_{CC}$<br>$I_{OUT} = 0mA, \overline{CE} Duty = 100\%,$<br>Cycle = 1 us at V <sub>CC</sub> = 5.5V | I <sub>CC2A</sub>                                     | 1, 2, 3   |                               | 30             | mA          |
|                                                     |                                                                                                                                              | I <sub>CC2D</sub>                                     | 1, 2, 3   |                               | 75             | mA          |
| Input Voltage                                       |                                                                                                                                              | V <sub>IL</sub><br>V <sub>IH</sub>                    | 1, 2, 3   | 2.2                           | 0.8            | V           |
| Output Voltage <sup>3</sup>                         | Data Lines: $V_{CC}$ Min, $I_{OL}$ = 2.1mA<br>Data Lines: $V_{CC}$ Min, $I_{OH}$ = -400µ A<br>All Outputs: $V_{CC}$ Min , $I_{OH}$ = -100uA  | V <sub>OL</sub><br>V <sub>OH</sub><br>V <sub>OH</sub> | 1, 2, 3   | 2.4<br>V <sub>CC</sub> - 0.3V | 0.4<br><br>    | V<br>V<br>V |

 $(V_{cc} = 3.3V \pm 10\%, T_A = -55 \text{ to } +125^{\circ}\text{C})$ 

1. For RES IIL=2000uA max.

2. Only one Chip EnableActive (Logic Low)

3.  $\overline{\text{RBSY}}$  is an open drain output. Only  $V_{\text{OL}}$  applies to this pin.

# 79LV2040

| (V <sub>cc</sub> =3.3V ±10%, T <sub>A</sub> = −55 to +125°C)                                                                                                          |                  |           |     |     |      |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------|-----|-----|------|--|--|
| Parameter                                                                                                                                                             | Symbol           | SUBGROUPS | Min | Мах | Unit |  |  |
| Address Access Time $\overline{CE} = \overline{OE} = V_{II}, \overline{WE} = V_{IH}$                                                                                  | t <sub>ACC</sub> | 9, 10, 11 |     |     | ns   |  |  |
| -200                                                                                                                                                                  |                  |           |     | 200 |      |  |  |
| -250                                                                                                                                                                  |                  |           |     | 250 |      |  |  |
| Chip Enable Access Time $\overline{OE} = V_{IL}, \overline{WE} = V_{IH}$                                                                                              | t <sub>CE</sub>  | 9, 10, 11 |     |     | ns   |  |  |
| -200                                                                                                                                                                  |                  |           |     | 200 |      |  |  |
| -250                                                                                                                                                                  |                  |           |     | 250 |      |  |  |
| Output Enable Access TIme $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$                                                                                            | t <sub>oe</sub>  | 9, 10, 11 |     |     | ns   |  |  |
| -200                                                                                                                                                                  |                  |           | 0   | 110 |      |  |  |
| -250                                                                                                                                                                  |                  |           | 0   | 120 |      |  |  |
| Output Hold to Address Change $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$                                                                        | t <sub>OH</sub>  | 9, 10, 11 |     |     | ns   |  |  |
| -200                                                                                                                                                                  |                  |           | 0   |     |      |  |  |
| -250                                                                                                                                                                  |                  |           | 0   |     |      |  |  |
| Output Disable to High-Z <sup>2</sup>                                                                                                                                 |                  | 9, 10, 11 |     |     |      |  |  |
| $CE = V_{IL}, WE = V_{IH}$                                                                                                                                            | t <sub>DF</sub>  |           |     |     | ns   |  |  |
| -200                                                                                                                                                                  |                  |           | 0   | 50  |      |  |  |
| $\frac{-250}{CE = OE} = V_{II}, \overline{WE} = V_{IH}$                                                                                                               | +                |           | 0   | 50  | nc   |  |  |
| -200                                                                                                                                                                  | t <sub>DFR</sub> |           | 0   | 300 | ns   |  |  |
| -250                                                                                                                                                                  |                  |           | 0   | 350 |      |  |  |
| $\overline{\text{RES}} \text{ to Output Delay } \overline{\text{CE}} = \overline{\text{OE}} = \text{V}_{\text{II}}, \overline{\text{WE}} = \text{V}_{\text{III}}^{3}$ | +                | 0 10 11   |     |     | nc   |  |  |
| -200 $CE = OE = v_{IL}, WE = v_{IH}^{3}$                                                                                                                              | t <sub>RR</sub>  | 9, 10, 11 | 0   | 525 | ns   |  |  |
| -250                                                                                                                                                                  |                  |           | 0   | 600 |      |  |  |
|                                                                                                                                                                       |                  |           | Ŭ   |     |      |  |  |

TABLE 6. 79LV2040 AC ELECTRICAL CHARACTERISTICS FOR READ OPERATION <sup>1</sup> ( $V_{cc} = 3.3V \pm 10\%$ ,  $T_{a} = -55 \text{ to } +125^{\circ}\text{C}$ )

1. Test conditions: input pulse levels = 0.4V to 2.4V; input rise and fall times ≤ 20 ns; output load = 1 TTL gate + 100 pF (including scope and jig); reference levels for measuring timing = 0.8 V/1.8 V.

2.  $t_{DF}$  and  $t_{DFR}$  are defined as the time at which the output becomes an open circuit and data is no longer driven.

3. Guaranteed by design.

| TABLE 7. 79LV2040 AC ELECTRICAL CHARACTERISTICS FOR WRITE OPERATION      |
|--------------------------------------------------------------------------|
| $(V_{cc} = 3.3V \pm 10\%, T_{A} = -55 \text{ to } +125^{\circ}\text{C})$ |

| Parameter                                                       | Symbol          | SUBGROUPS | Min <sup>1</sup> | Мах | Units |
|-----------------------------------------------------------------|-----------------|-----------|------------------|-----|-------|
| Address Setup Time<br>-150<br>-200                              | t <sub>AS</sub> | 9, 10, 11 | 0<br>0           |     | ns    |
| Chip Enable to Write Setup Time (WE controlled)<br>-150<br>-200 | t <sub>cs</sub> | 9, 10, 11 | 0<br>0           |     | ns    |

# 79LV2040

# TABLE 7. 79LV2040 AC ELECTRICAL CHARACTERISTICS FOR WRITE OPERATION ( $V_{cc}$ = 3.3V ±10%, $T_A$ = -55 to +125°C)

| Parameter                                                                                   | Symbol                             | SUBGROUPS | Min <sup>1</sup>         | Max      | Units    |
|---------------------------------------------------------------------------------------------|------------------------------------|-----------|--------------------------|----------|----------|
| Write Pulse Width<br>CE controlled<br>-200<br>-250<br>WE controlled<br>-200<br>-250<br>-250 | t <sub>CW</sub><br>t <sub>WP</sub> | 9, 10, 11 | 200<br>250<br>200<br>250 |          | ns<br>ns |
| Address Hold Time<br>-200<br>-250                                                           | t <sub>AH</sub>                    | 9, 10, 11 | 125<br>125               |          | ns       |
| Data Setup Time<br>-200<br>-250                                                             | t <sub>DS</sub>                    | 9, 10, 11 | 100<br>150               |          | ns       |
| Data Hold Time<br>-200<br>-250                                                              | t <sub>DH</sub>                    | 9, 10, 11 | 10<br>10                 |          | ns       |
| Chip Enable Hold Time (WE controlled)<br>-200<br>-250                                       | t <sub>сн</sub>                    | 9, 10, 11 | 0<br>0                   |          | ns       |
| Write Enable to Write Setup Time (CE controlled)<br>-200<br>-250                            | t <sub>WS</sub>                    | 9, 10, 11 | 0<br>0                   |          | ns       |
| Write Enable Hold Time (CE controlled)<br>-200<br>-250                                      | t <sub>WH</sub>                    | 9, 10, 11 | 0<br>0                   |          | ns       |
| Output Enable to Write Setup Time<br>-200<br>-250                                           | t <sub>OES</sub>                   | 9, 10, 11 | 0<br>0                   |          | ns       |
| Output Enable Hold Time<br>-200<br>-250                                                     | t <sub>OEH</sub>                   | 9, 10, 11 | 0<br>0                   |          | ns       |
| Write Cycle Time <sup>2</sup><br>-200<br>-250                                               | t <sub>wc</sub>                    | 9, 10, 11 |                          | 15<br>15 | ms       |
| Data Latch Time<br>-200<br>-250                                                             | t <sub>DL</sub>                    | 9, 10, 11 | 700<br>750               |          | ns       |
| Byte Load Window<br>-200<br>-250                                                            | t <sub>BL</sub>                    | 9, 10, 11 | 100<br>100               |          | μs       |
| Byte Load Cycle<br>-200<br>-250                                                             | t <sub>BLC</sub>                   | 9, 10, 11 | 1<br>1                   | 30<br>30 | μs       |

09.07.05 Rev 1 All data sheets are subject to change without notice

6

# 79LV2040

# TABLE 7. 79LV2040 AC ELECTRICAL CHARACTERISTICS FOR WRITE OPERATION ( $V_{cc}$ = 3.3V ±10%, $T_A$ = -55 to +125°C)

| •                                              | A                | •         |                  |     |       |
|------------------------------------------------|------------------|-----------|------------------|-----|-------|
| Parameter                                      | Symbol           | SUBGROUPS | Min <sup>1</sup> | Мах | Units |
| Time to Device Busy                            | t <sub>DB</sub>  | 9, 10, 11 |                  |     | ns    |
| -200                                           | 00               |           | 100              |     |       |
| -250                                           |                  |           | 120              |     |       |
| Write Start Time <sup>3</sup>                  | t <sub>DW</sub>  | 9, 10, 11 |                  |     | ns    |
| -200                                           |                  |           | 150              |     |       |
| -250                                           |                  |           | 250              |     |       |
| RES to Write Setup Time <sup>4</sup>           | t <sub>RP</sub>  | 9, 10, 11 |                  |     | μs    |
| -200                                           |                  |           | 100              |     |       |
| -250                                           |                  |           | 100              |     |       |
| V <sub>CC</sub> to RES Setup Time <sup>4</sup> | t <sub>RES</sub> | 9, 10, 11 |                  |     | μs    |
| -200                                           |                  |           | 1                |     |       |
| -250                                           |                  |           | 1                |     |       |

1. Use this device in a longer cycle than this value.

2. t<sub>WC</sub> must be longer than this value unless polling techniques or RDY/BUSY are used. This device automatically completes the internal write operation within this value.

3. Next read or write operation can be initiated after  $t_{DW}$  if polling techniques or RDY/BUSY are used.

4. Guaranteed by design.

| Parameter     | CE <sup>2</sup> | OE              | WE              | I/O                   | RES            | RDY/BUSY                |
|---------------|-----------------|-----------------|-----------------|-----------------------|----------------|-------------------------|
| Read          | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub>      | V <sub>H</sub> | High-Z                  |
| Standby       | V <sub>IH</sub> | Х               | Х               | High-Z                | Х              | High-Z                  |
| Write         | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub>       | V <sub>H</sub> | High-Z> V <sub>OL</sub> |
| Deselect      | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High-Z                | V <sub>H</sub> | High-Z                  |
| Write Inhibit | Х               | Х               | V <sub>IH</sub> |                       | Х              |                         |
|               | Х               | V <sub>IL</sub> | Х               |                       | Х              |                         |
| Data Polling  | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Data Out <sup>3</sup> | V <sub>H</sub> | V <sub>OL</sub>         |
| Program Reset | Х               | Х               | Х               | High-Z                | VL             | High-Z                  |
|               |                 |                 |                 |                       |                |                         |

#### TABLE 8. 79LV2040 MODE SELECTION <sup>1</sup>

1. Refer to the recommended DC operating conditions.

2. For  $\overline{CE}_{0.3}$  only one  $\overline{CE}$  can be used ("on") at a time.

3. Bits 7, 15, 23, 31 and 39

Address t<sub>ACC</sub> CE t<sub>OH</sub>  $t_{CE}$ ŌĒ t<sub>DF</sub>  $t_{OE}$ High WE Data Out Data out valid t<sub>RR</sub> t<sub>DFR</sub> RES FIGURE 2. BYTE WRITE TIMING WAVEFORM (1) (WE CONTROLLED) twc Address t<sub>CS</sub> t<sub>AH</sub> t<sub>CH</sub> CE t<sub>AS</sub> t<sub>BL</sub> t<sub>WP</sub> WE t<sub>OES</sub> t<sub>OEH</sub> ŌE t<sub>DS</sub> t<sub>DH</sub> Din t<sub>DW</sub> ⊾ t<sub>DB</sub> High-Z High-Z RDY/Busy t<sub>RP</sub> - t<sub>RES</sub> RES  $v_{cc}$ 

FIGURE 1. READ TIMING WAVEFORM

All data sheets are subject to change without notice 8 09.07.05 Rev 1

79LV2040

<sup>©2005</sup> Maxwell Technologies All rights reserved

Address twc tws tat t<sub>CW</sub> CE t<sub>AS</sub> t<sub>WH</sub> WE t<sub>OES</sub> ► t<sub>OEH</sub> ŌE \_ t<sub>DH</sub> t<sub>DS</sub> Din < t<sub>DW</sub> ► t<sub>DB</sub> . High-Z High-Z RDY/Busy t<sub>RP</sub> t<sub>RES</sub> RES V<sub>CC</sub>







09.07.05 Rev 1 All data sheets are subject to change without notice 9

79LV2040

FIGURE 5. PAGE WRITE TIMING WAVEFORM (2) (CE CONTROLLED) Address 1 A0 to A16 t<sub>AS</sub> t<sub>BL</sub> t<sub>cw</sub> CE t<sub>DL</sub> t<sub>BLC</sub> twc t<sub>wH</sub> t<sub>ws.</sub> WE t<sub>OEH</sub> tOES t<sub>DH</sub> ŌĒ t<sub>DS</sub> Din t<sub>DW</sub> t<sub>DB</sub> High-Z High-Z RDY/Busy t<sub>RP</sub> RES t<sub>RES</sub>  $V_{CC}$ 

#### 1) A7-A16 are Page Addresses and must be the same within a Page Write Operation.

#### FIGURE 6. DATA POLLING TIMING WAVEFORM



<sup>1)</sup> Bits 7, 15, 23, 31 and 39

79LV2040





FIGURE 8. SOFTWARE DATA PROTECTION WAVEFORM (2) (IN NON-PROTECTION MODE)



### **EEPROM APPLICATION NOTES**

This application note describes the programming procedures for the EEPROM modules and with details of various techniques to preserve data integrity.

#### Automatic Page Write

Page-mode write feature allows 1 to 128 bytes of data to be written into the EEPROM in a single write cycle. Loading the first byte of data, the data load window opens  $30\mu$ s for the second byte. In the same manner each additional byte of data can be loaded within  $30\mu$ s of the preceding falling edge of either WE or CE. When CE and WE are kept high for  $100\mu$ s after data input, the EEPROM enters the write mode automatically and the data input is written into the EEPROM.

### WE, CE Pin Operation

<u>During a write cycle</u>, addresses are latched by the falling edge of  $\overline{WE}$  or  $\overline{CE}$ , and data is latched by the rising edge of  $\overline{WE}$  or  $\overline{CE}$ .

09.07.05 Rev 1 All data sheets are subject to change without notice 11

79LV2040

#### Data Polling

Data Polling function allows the status of the EEPROM to be determined. If EEPROM is set to read mode during a write cycle, an inversion of the last byte of data to be loaded outputs from I/O 7 to indicate that the EEPROM is performing a write operation.

#### RDY/Busy Signal

RDY/Busy signal also allows a comparison operation to determine the status of the EEPROM. The RDY/Busy signal goes low ( $V_{OL}$ ) after the first write signal. At the end of the write cycle, the RDY/Busy returns to a high state ( $V_{OH}$ ).

#### **RES** Signal

When  $\overline{\text{RES}}$  is LOW (V<sub>L</sub>), the EEPROM cannot be read or programmed. The EEPROM data must be protected by keeping  $\overline{\text{RES}}$  low when V<sub>CC</sub> is power on and off.  $\overline{\text{RES}}$  should be high (V<sub>H</sub>) during read and programming operations.



#### **Data Protection**

To protect the data during operation and power on/off, the EEPROM has the internal functions described below.

1. Data Protection against Noise of Control Pins (CE, OE, WE) during Operation.

During readout or standby, noise on the control pins may act as a trigger and turn the EEPROM to programming mode by mistake. To prevent this phenomenon, the EEPROM has a noise cancellation function that cuts noise if its width is 20ns or less in programming mode. Be careful not to allow noise of a width more than 20ns on the control pins.



Rev 1 All data sheets are subject to change without notice 12



#### 2. Data Protection at $V_{CC}$ on/off

When  $V_{CC}$  is turned on or off, noise on the control pins generated by external circuits, such as CPUs, may turn the EEPROM to programming mode by mistake. To prevent this unintentional programming, the EEPROM must be kept in unprogrammable state during  $V_{CC}$  on/off by using a CPU reset signal to RES pin.



#### 3. RES Signal

 $\overline{\text{RES}}$  should be kept at V<sub>SS</sub> level when V<sub>CC</sub> is turned on or off. The EEPROM breaks off programming operation when  $\overline{\text{RES}}$  become low, programming operation doesn't finish correctly in case that  $\overline{\text{RES}}$  falls low during programming operation. RES should be kept high for 10 ms after the last data is input



#### 4. Software Data Protection Enable

The 79LV2040contains a software controlled write protection feature that allows the user to inhibit all write operations to the device. This is useful in protecting the device from unwanted write cycles due to uncontrollable circuit noise or inadvertent writes caused by minor bus contentions. Software data protection is enabled by writing the following data sequence to the EEPROM and allowing the write cycle period ( $t_{wc}$ ) of 15ms to elapse:

#### Software Data Protection Enable Sequence

| Address      | Data           |  |  |
|--------------|----------------|--|--|
| 5555         | AA AA AA AA AA |  |  |
| AAAA or 2AAA | 55 55 55 55 55 |  |  |
| 5555         | A0 A0 A0 A0 A0 |  |  |

09.07.05 Rev 1 All data sheets are subject to change without notice 13

79LV2040

#### 5. Writing to the Memory with Software Data Protection Enabled

To write to the device once Software protection is enabled, the enable sequence must precede the data to be written. This sequence allows the write to occur while at the same time keeping the software protection enabled

Sequence for Writing Data with Software Protection Enabled.

| Address          | Data              |  |  |
|------------------|-------------------|--|--|
| 5555             | AA AA AA AA AA    |  |  |
| AAAA or 2AAA     | 55 55 55 55 55    |  |  |
| 5555             | A0 A0 A0 A0 A0    |  |  |
| Write Address(s) | Normal Data Input |  |  |

#### 6. Disabling Software Protection

Software data protection mode can be disabled by inputting the following 6 bytes sequence. Once the software protection sequence has been written, no data can be written to the memory until the write cycle ( $T_{WC}$ ) has elapsed.

#### Software Protection Disable Sequence

| Address      | Data              |  |  |
|--------------|-------------------|--|--|
| 5555         | AA AA AA AA AA    |  |  |
| AAAA or 2AAA | 55 55 55 55 55    |  |  |
| 5555         | 80 80 80 80 80    |  |  |
| 5555         | AA AA AA AA AA    |  |  |
| AAAA or 2AAA | 55 55 55 55 55    |  |  |
| 5555         | 20 20 20 20 20 20 |  |  |

Devices are shipped in the "unprotected" state, meaning that the contents of the memory can be changed as required by the user. After the software data protection is enabled, the device enters the Protect Mode where no further write commands have any effect on the memory contents.

79LV2040



#### 100 PIN STACKED FLAT PACKAGE

| Symbol | Dimension |       |       |  |  |
|--------|-----------|-------|-------|--|--|
|        | Min       | Nом   | Мах   |  |  |
| A      | .400      | .448  | .500  |  |  |
| b      | .006      | .008  | .010  |  |  |
| С      | .006      | .008  | .010  |  |  |
| D      | 1.346     | 1.366 | 1.388 |  |  |
| E      | .882      | .897  | .912  |  |  |
| E1     |           |       | .950  |  |  |
| E2     | .702      | .708  |       |  |  |
| E3     | 1.825     | 1.900 |       |  |  |
| e      | 0.025BSC  |       |       |  |  |
| L      | .330      | .340  | .350  |  |  |
| Q      | .013      | .018  | .023  |  |  |
| S1     | .005      | .075  |       |  |  |
| Ν      | 100       |       |       |  |  |

Note: All dimensions in inches

09.07.05 Rev 1

All data sheets are subject to change without notice 15

# 79LV2040

Important Notice:

These data sheets are created using the chip manufacturers published specifications. Maxwell Technologies verifies functionality by testing key parameters either by 100% testing, sample testing or characterization.

The specifications presented within these data sheets represent the latest and most accurate information available to date. However, these specifications are subject to change without notice and Maxwell Technologies assumes no responsibility for the use of this information.

Maxwell Technologies' products are not authorized for use as critical components in life support devices or systems without express written approval from Maxwell Technologies.

Any claim against Maxwell Technologies must be made within 90 days from the date of shipment from Maxwell Technologies. Maxwell Technologies' liability shall be limited to replacement of defective parts.

79LV2040

### **Product Ordering Options**



1) Products are manufactured and screened to Maxwell Technologies self-defined Class H and Class K flows.

09.07.05 Rev 1 All data sheets are subject to change without notice 17