## SONY

# **CXG1192UR**

### $\mbox{SP3T}\times\mbox{2}$ Antenna Switch for GSM Quad-Band

#### Description

The CXG1192UR is a high power SP3T  $\times$  2 antenna switch for GSM/GPRS Quad-band applications. The low insertion loss on transmit means increased talk time as the Tx power amplifier can be operated at a lower output level. On chip logic reduces component count and simplifies PCB layout by allowing direct connection of the switch to digital baseband control lines with CMOS logic levels. This switch is SP3T  $\times$ 2, each antenna can be routed to either of the 1Tx or 2Rx ports. It requires 3 CMOS control lines. The Sony GaAs JPHEMT MMIC Process is used for low insertion loss.



#### Features

• Insertion loss (Tx) 0.25dB typical at 34dBm (GSM900)

0.35dB typical at 32dBm (GSM1800)

- 3 CMOS compatible control lines
- Small package size: 18-pin UQFN (2.5mm  $\times$  3.5mm  $\times$  0.6mm (Max.))

#### Applications

Quad-band handsets using combinations of GSM850/900/1800/1900

#### Structure

GaAs JPHEMT MMIC

#### **Absolute Maximum Ratings**

| <ul> <li>Bias voltage</li> </ul>              | Vdd  | 7V (Ta =    | 25°C)      |
|-----------------------------------------------|------|-------------|------------|
| <ul> <li>Control voltage</li> </ul>           | Vctl | 5V (Ta =    | 25°C)      |
| <ul> <li>Input power max. (Tx1)</li> </ul>    |      | 37dBm (1    | Га = 25°C) |
| <ul> <li>Input power max. (Tx2)</li> </ul>    |      | 35dBm (1    | Га = 25°C) |
| <ul> <li>Input power max. (all_Rx)</li> </ul> |      | 13dBm (1    | Га = 25°C) |
| <ul> <li>Operating temperature</li> </ul>     | Topr | -30 to +85  | °C         |
| <ul> <li>Storage temperature</li> </ul>       | Tstg | -65 to +150 | °C         |
|                                               |      |             |            |

GaAs MMICs are ESD sensitive devices. Special handling precautions are required.

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

#### **Block Diagram**



#### **Pin Configuration**



#### **Truth Table**

| Path       | CTLA | CTLB | CTLC | F1  | F2  | F3  | F4  | F5  | F6  | F7  | F8  | F9  | F10 |
|------------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| ANT1 – Tx1 | Н    | L    | —    | ON  | OFF | OFF | ON  | ON  | OFF | OFF | ON  | ON  | ON  |
| ANT2 – Tx2 | Н    | Н    | _    | OFF | OFF | OFF | ON  | ON  | ON  | OFF | OFF | ON  | ON  |
| ANT1 – Rx1 | L    | Н    | L    | OFF | ON  | OFF | OFF | ON  | OFF | OFF | OFF | ON  | ON  |
| ANT1 – Rx2 | L    | L    | Н    | OFF | OFF | ON  | ON  | OFF | OFF | OFF | OFF | ON  | ON  |
| ANT2 – Rx3 | L    | L    | L    | OFF | OFF | OFF | ON  | ON  | OFF | ON  | OFF | OFF | ON  |
| ANT2 – Rx4 | L    | Н    | Н    | OFF | OFF | OFF | ON  | ON  | OFF | OFF | ON  | ON  | OFF |

#### **Electrical Characteristics**

(Ta = 25°C)

| Item                        | Symbol | Path        | Conditions  | Min. | Тур. | Max. | Unit |
|-----------------------------|--------|-------------|-------------|------|------|------|------|
|                             |        | ANT1 – Tx1  | *1          |      | 0.25 | 0.40 | dB   |
|                             |        | ANT2 – Tx2  | *2          |      | 0.35 | 0.50 | dB   |
| Insertion loss              | IL     | ANT1 – Rx1  | *3, *4      |      | 0.50 | 0.65 | dB   |
|                             |        | ANT1 – Rx2  | *3, *4      |      | 0.50 | 0.65 | dB   |
|                             |        | ANT2 – Rx3  | *5, *6      |      | 0.70 | 0.85 | dB   |
|                             |        | ANT2 – Rx4  | *5, *6      |      | 0.70 | 0.85 | dB   |
|                             |        | Tx1 – Rx1   | *1          | 25   | 30   |      | dB   |
|                             |        | Tx1 – Rx2   | *1          | 25   | 30   |      | dB   |
|                             |        | Tx2 – Rx3   | *2          | 25   | 30   |      | dB   |
| Isolation                   | ISO.   | Tx2 – Rx4   | *2          | 25   | 30   |      | dB   |
| Isolation                   | 150.   | Rx1 – Tx1   | *3, *4      | 19   | 23   |      | dB   |
|                             |        | Rx2 – Tx1   | *3, *4      | 19   | 23   |      | dB   |
|                             |        | Rx3 – Tx2   | *5, *6      | 14   | 17   |      | dB   |
|                             |        | Rx4 – Tx2   | *5, *6      | 14   | 17   |      | dB   |
| VSWR                        | VSWR   |             |             |      | 1.2  |      | —    |
|                             | 2fo    | Tx1 – Ant1  | *1          |      | -36  | -30  | dBm  |
| Harmonics*                  | 3fo    | TXT – AIIT  | *1          |      | -37  | -32  | dBm  |
|                             | 2fo    | Tx2 – Ant2  | *2          |      | -32  | -29  | dBm  |
|                             | 3fo    | TX2 - AIII2 |             |      | -40  | -37  | dBm  |
| 1dB compression input power | D1dD   | Tx1 – Ant1  | *1          | 36   |      |      | dBm  |
|                             | P1dB   | Tx2 – Ant2  | *2          | 34   |      |      | dBm  |
| Control current             | Ictl   |             | Vctl = 2.8V |      | 20   | 45   | μA   |
| Supply current              | Idd    |             | VDD = 2.8V  |      | 0.15 | 0.23 | mA   |
| Switching speed             | Swt    |             |             |      | 8    | 15   | μs   |

Electrical Characteristics are measured with all RF ports terminated in 50Ω.

\* Harmonics measured with Tx inputs harmonically matched. We recommend the use of harmonic matching to ensure optimum performance.

\*1 Power incident on Tx1, Pin = 34dBm, 824 to 915MHz, VDD = 2.4V, Tx1 enabled

\*2 Power incident on Tx2, Pin = 32dBm, 1710 to 1910MHz, VDD = 2.4V, Tx2 enabled

\*3 Power incident on Ant, Pin = 10dBm, 869 to 894MHz, VDD = 2.4V, Rx1 or Rx2 enabled

\*4 Power incident on Ant, Pin = 10dBm, 925 to 960MHz, VDD = 2.4V, Rx1 or Rx2 enabled

\*5 Power incident on Ant, Pin = 10dBm, 1805 to 1880MHz, VDD = 2.4V, Rx3 or Rx4 enabled

\*6 Power incident on Ant, Pin = 10dBm, 1930 to 1990MHz, VDD = 2.4V, Rx3 or Rx4 enabled

#### **DC Bias Condition**

(Ta = 25°C)

|          | -    |      | ( -  |      |
|----------|------|------|------|------|
| Item     | Min. | Тур. | Max. | Unit |
| Vctl (H) | 2.0  | 2.8  | 3.6  | V    |
| VctI (L) | 0    | _    | 0.4  | V    |
| Vdd      | 2.4  | 2.8  | 3.6  | V    |

-3-

#### **Recommended Circuit**



When using this IC, the following external components should be used:

CRF: This capacitor is used for RF decoupling and must be used all applications. Cbypass: This capacitor is used for DC line filtering. 100pF is recommended. Package Outline Unit: mm

> **18PIN UQFN (PLASTIC)** x 4  $\square$ 0.1 S A-B C  $0.4 \pm 0.1$ 3.5  $0.55 \pm 0.05$ 2.1 4-R0.2 С 10 15 А В 16 J U Ш¦Ш L 9 2.5 F 18 7 Π 6 1 8-C0.1 0.24 PIN 1 INDEX 0.5 🕀 0.05 🕅 S A-B C  $\Box$ 0.05 S S **MAX0.02** Solder Plating S + 0.09 0.24 - 0.03

> > **TERMINAL SECTION**

- 5 -

#### Note:Cutting burr of lead are 0.05mm MAX.

| SONY CODE  | UQFN-18P-01 |
|------------|-------------|
| EIAJ CODE  |             |
| JEDEC CODE |             |

#### PACKAGE STRUCTURE

| PACKAGE MATERIAL | EPOXY RESIN    |
|------------------|----------------|
| LEAD TREATMENT   | SOLDER PLATING |
| LEAD MATERIAL    | COPPER ALLOY   |
| PACKAGE MASS     | 0.02g          |

#### LEAD PLATING SPECIFICATIONS

| ITEM               | SPEC.           |
|--------------------|-----------------|
| LEAD MATERIAL      | COPPER ALLOY    |
| SOLDER COMPOSITION | Sn-Bi Bi:1-4wt% |
| PLATING THICKNESS  | 5-18µm          |