# VN16118 SERDES Gigabit Ethernet Transceiver

# **Applications**

- · Gigabit Ethernet Up-links
- High Speed Proprietary interface

- · Backplane Serialization
- · Bus Extender

# **General Description**

The VN16118 is a single chip,1.25 Gigabits per second Ethernet transceiver. It performs all the functions of the Physical Medium Attachment (PMA) portion of the Physical layer, as specified by the IEEE 802.3z Gigabit Ethernet standard. These functions include parallel-to-serial and serial-to-parallel conversion, clock generation, clock data recovery, and word synchronization. In addition, an internal loopback function is provided for system debugging.

The VN16118 is ideal for Gigabit Ethernet, serial backplane and proprietary point-to-point applications. The device supports both 1000BASE-LX and 1000BASE-SX fiber-optic media, and 1000BASE-CX copper media.

The transmitter section of the VN16118 accepts 10-bit wide parallel TTL data and converts it to a high speed serial data stream. The parallel data is encoded in 8b/10b format. This incoming parallel data is latched into an input register, and synchronized on the rising edge of the 125 MHz reference clock supplied by the user. A phase locked loop (PLL) locks to the 125 MHz clock. The clock is then multiplied by 10 to produce a 1.25 GHz serial clock that is used to provide the high speed serial data output. The output is sent through a Pseudo Emitter Coupled Logic (PECL) driver. This output connects directly to a copper cable in the case of 1000BASE-CX medium, or to a fiber optic module in the case of 1000BASE-LX or 1000BASE SX fiber optic medium.

The receiver section of the VN16118 accepts a serial PECL-compatible data stream at a 1.25 Gbps rate, recovers the original 10-bit wide parallel data format, and retimes the data. A Phase Lock Loop (PLL) locks on to the incoming serial data stream, and recovers the 1.25 GHz high speed serial clock and data. This is accomplished by continually frequency locking on to the 125 MHz reference clock, and by phase locking on to the incoming data stream. The serial data is converted back to parallel data format. The 'comma' character is used to establish byte alignment. Two 62.5 MHz clocks, 180 degrees out of phase, are recovered. These clocks are alternately used to clock out the parallel data on the rising edge. This parallel data is sent to the user in TTL-compatible form.

# **Features**

- IEEE 802.3z Gigabit Ethernet Compliant
- Supports 1.25 Gbps Using NRZ Coding over uncompensated twin-coax cable
- Fully integrated CMOS IC
- · Low Power Consumption
- ESD rating >2000V (Human Body Model) or >200V (Machine Model)

- 5-Volt Input Tolerance
- Fully Compatible with HP HDMP-1636/HDMP-1646 and Vitesse VCS7135 transceivers
- Available in both 10 mm x 10 mm and 14 mm x 14 mm LQFP Packages

1999-12-15 Page 1 MDSN-0001-00

Figure 1. Functional Block Diagram



Figure 2. Pin Configuration (Top View)



Table 1. Pin Description

| Name      | Pin #   | Type         | Description                                                                                                                      |
|-----------|---------|--------------|----------------------------------------------------------------------------------------------------------------------------------|
| GND_ESD   | 1, 14   | Power        | Power and ground pairs for pad ESD structure.                                                                                    |
| VCC_ESD   | 5, 10   |              |                                                                                                                                  |
| TX<0>     | 2       | TTL          | 10-bit parallel data input pins. This data should be 10b/8b                                                                      |
| TX<1>     | 3       | Input        | encoded. The least significant bit is TX<0> and is transmitted first.                                                            |
| TX<2>     | 4       |              |                                                                                                                                  |
| TX<3>     | 6       |              |                                                                                                                                  |
| TX<4>     | 7       |              |                                                                                                                                  |
| TX<5>     | 8       |              |                                                                                                                                  |
| TX<6>     | 9       |              |                                                                                                                                  |
| TX<7>     | 11      |              |                                                                                                                                  |
| TX<8>     | 12      |              |                                                                                                                                  |
| TX<9>     | 13      |              |                                                                                                                                  |
| GND_TXA   | 15      | Power        | Power and ground pair for TX PLL analog circuits.                                                                                |
| VCC_TXA   | 18      |              |                                                                                                                                  |
| NC        | 16, 17, | No           | These pins are bonded to isolated pads and have no connection                                                                    |
|           | 27, 48, | Connect      | to internal circuits.                                                                                                            |
| EWDAD.    | 49      | TT1          | Wron Fachle This pin is active HIGH. When accounted the                                                                          |
| EWRAP     | 19      | TTL<br>Input | Wrap Enable. This pin is active HIGH. When asserted, the high-speed serial data are internally wrapped from the transmitter      |
|           |         |              | serial data output back to the receiver data input. Also, when                                                                   |
|           |         |              | asserted, DOUT± are held static at logic 1. When deasserted, DOUT± and DIN± are active.                                          |
| VCC_TXD   | 20      | Power        | Power and ground pair for TX digital circuits.                                                                                   |
| GND_TXD   | 21      | I ower       | Tower and ground pair for 1% digital circuits.                                                                                   |
| TX_CLK    | 22      | TTL          | Reference clock and transmit byte clock. This is a 125 MHz                                                                       |
| TX_OLIK   |         | Input        | system clock supplied by the host system. On the positive edge                                                                   |
|           |         |              | of the clock, the input data, TX<9:0>, are latched into the register. This clock is multiplied by 10 internally, to generate the |
|           |         |              | transmit serial bit clock.                                                                                                       |
| VCC_RXD   | 23 28,  | Power        | Power and ground pair for digital circuits in the receiver portion.                                                              |
| GND_RXD   | 25      |              |                                                                                                                                  |
| EN_CDET   | 24      | TTL          | Comma Detect Enable. This pin is active HIGH. When                                                                               |
|           |         | Input        | asserted, the internal byte alignment function is turned on, to allow the clock to synchronize with the comma character          |
|           |         |              | (0011111XXX). When de-asserted, the function is disabled and                                                                     |
|           |         |              | will not align the clock and data. In this mode COM_DET is set to LOW.                                                           |
| SIG_DET   | 26      | ŢŢĹ          | Signal Detect. This pin is active HIGH. It indicates the loss of                                                                 |
|           |         | Output       | input signal on the high-speed serial inputs, DIN±. SIG_DET is                                                                   |
| VCC_RX    | 29      | Power        | set to LOW when differential inputs are less than 50 mV.  Power and ground pair for the clock signal of the receiver portion.    |
| GND_RX    | 32      | . 54451      |                                                                                                                                  |
| RX_CLK<1> | 30      | TTL          | Receiver Byte Clocks. Two 180 degrees out-of-phase 62.5 MHz                                                                      |
| RX_CLK<0> | 31      | Output       | clock signals that are recovered by the receiver section. The received bytes are alternately clocked by the rising edges of      |
|           |         |              | these signals. The rising edge of RX_CLK<1> aligns with a                                                                        |
|           |         | <u> </u>     | comma character when detected.                                                                                                   |

# Table1. (Continued)

| Name               | Pin#             | Туре          | Description                                                                                                                                                  |
|--------------------|------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND_RXT<br>VCC_RXT | 33<br>46,<br>37, | Power         | Power and ground pairs for ESD structure.                                                                                                                    |
|                    | 42               |               |                                                                                                                                                              |
| RX<9>              | 34               | TTL           | Received Parallel Data Output. RX<0> is the least significant                                                                                                |
| RX<8>              | 35               | Output        | bit and is received first. When DIN± lose input data, all RX                                                                                                 |
| RX<7>              | 36               |               | pins will be held HIGH.                                                                                                                                      |
| RX<6>              | 38               |               |                                                                                                                                                              |
| RX<5>              | 39               |               |                                                                                                                                                              |
| RX<4>              | 40               |               |                                                                                                                                                              |
| RX<3>              | 41               |               |                                                                                                                                                              |
| RX<2>              | 43               |               |                                                                                                                                                              |
| RX<1>              | 44               |               |                                                                                                                                                              |
| RX<0>              | 45               |               |                                                                                                                                                              |
| COM_DET            | 47               | TTL<br>Output | Comma detect. This pin is active HIGH. When asserted, it indicates the detection of comma character (0011111XXX). It is active only when EN_CEDT is enabled. |
| VCC_RXF            | 50               | Power         | Power and ground pair for the front-end of the receiver section.                                                                                             |
| GND_RXF            | 51               |               |                                                                                                                                                              |
| DIN+               | 52               | Input         | High-speed serial data input. Serial data input is received when                                                                                             |
| DIN-               | 54               |               | EWRAP is disabled.                                                                                                                                           |
| VCC_RXESD          | 53,55            | Power         | Power and ground pair for ESD structure.                                                                                                                     |
| GND_RXESD          | 56               |               |                                                                                                                                                              |
| VCC_RXA            | 57,              | Power         | Power and ground pair for analog circuits of the receiver                                                                                                    |
| GND_RXA            | 59               |               | section.                                                                                                                                                     |
|                    | 58               |               |                                                                                                                                                              |
| VCC_TX_ECL         | 60               | Power         | Power supply to line driver circuits. Ground supply is from pin 64.                                                                                          |
| DOUT-              | 61               | Output        | High-speed serial data output. These pins are active when                                                                                                    |
| DOUT+              | 62               |               | EWRAP is disabled and are held static at logic 1 when EWRAP is enable.                                                                                       |
| VCC_TX_HS          | 63               | Power         | Power and ground pair for high-speed transmit logic in the                                                                                                   |
| GND TX HS          | 64               |               | parallel-to-serial section.                                                                                                                                  |

# **Functional Block Description**

### **Input Data Latch**

The input data latch block latches the 10-bit TTL input parallel byte, TX<9:0>, on the rising edge of the 125 MHz user-provided TX\_CLK into the holding registers.

### Parallel-to-Serial Converter

The received 10-bit TTL parallel input byte is converted to serial PECL level data stream by the parallel-to-serial block, and is transmitted differentially to the line driver block at 1.25 Gbps. The 8b/10b encoded data is transmitted sequentially with bit 0 being sent first.

### **Clock Generator**

The 1250 MHz signal used for clocking the serial outputs is generated by the TX PLL block based on the user-provided TX CLK. This clock should have a  $\pm 100$  ppm tolerance.

### Internal Loopback

When EWRAP is set to a logic HIGH, the serial data stream generated by the transmitter is looped back to the receiver path, instead of going out to the DOUT± pins. When in loopback mode, a static logic 1 is transmitted at the line driver (DOUT+ is HIGH and DOUT- is LOW).

### **Signal Detect**

Signal detect block is used to sense the serial input data stream at pins DIN $\pm$ . If the serial input is lower than 50 mV differentially, this block deasserts SIG\_DET and sets the output, RX<9:0>, to all logic ones. When the serial input at pins DIN $\pm$  is greater than 50 mV, the signal is directed to the receive path.

### **Equalizer and Slicer**

The signal received from the line (DIN $_{\pm}$  pins) is distorted by the cable bandwidth. In order to maintain a low bit-error rate, an equalizer is used to compensate for the signal loss. The slicer recovers the differential low-level signal to a CMOS-level single-ended signal, for clock recovery and data re-timing.

### **Clock Recovery**

The serial input data stream contains both data and clock. The clock recovery block is used to extract both data and clocks from this input. In addition to data, two clocks of 62.5 MHz are recovered.

| Table | 2. Abso | lute Max | imum Rat | tings |
|-------|---------|----------|----------|-------|
|-------|---------|----------|----------|-------|

| Symbol                | Parameter                      | Min. | Max.      | Units |
|-----------------------|--------------------------------|------|-----------|-------|
| V <sub>cc</sub>       | Supply voltage                 | -0.5 | 5.0       | V     |
| $V_{\text{IN,TTL}}$   | TTL Input Voltage              | -0.7 | Vcc + 2.8 | V     |
| V <sub>IN,HS_IN</sub> | HS_IN Input Voltage            | 2.0  | Vcc       | V     |
| I <sub>O,TTL</sub>    | TTL Output Source Current      |      | 13        | mA    |
| T <sub>stg</sub>      | Storage Temperature            | -65  | +150      | °C    |
| Tj                    | Junction Operating Temperature | 0    | +150      | °C    |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only and correct functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

# **Table 3. Guaranteed Operating Rates**

 $T_A = 0$  °C to +70 °C,  $V_{CC} = 3.15$  V to 3.45 V

| Parallel Cloc | k Rate (MHz) | Serial Baud Rate (Mbaud) |      |  |
|---------------|--------------|--------------------------|------|--|
| Min.          | Max.         | Min.                     | Max. |  |
| 124.0         | 126.0        | 1240                     | 1260 |  |

# **Table 4. AC Electrical Characteristics**

 $T_A = 0$  °C to +70 °C,  $V_{CC} = 3.15$  V to 3.45 V

| Symbol                     | Parameter                                          | Min. | Тур. | Max  | Unit |
|----------------------------|----------------------------------------------------|------|------|------|------|
| t <sub>r,REFCLK</sub>      | REFCLK Rise Time, 0.8 to 2.0 Volts                 |      |      | 2.4  | nsec |
|                            | REFCLK Fall Time, 2.0 to 0.8 Volts                 |      |      | 2.4  | nsec |
| t <sub>f,REFCLK</sub>      |                                                    |      | 0    | 2.4  |      |
| t <sub>r,TTLin</sub>       | Input TTL Rise Time, 0.8 to 2.0 Volts              |      | 2    |      | nsec |
| t <sub>f,TTLin</sub>       | Input TTL Fall Time, 2.0 to 0.8 Volts              |      | 2    |      | nsec |
| $t_{r,TTLout}$             | Output TTL Rise Time, 0.8 to 2.0 Volts, 10 pF Load |      | 1.5  | 2.4  | nsec |
| t <sub>f,TTLout</sub>      | Output TTL Fall Time, 2.0 to 0.8 Volts, 10 pF Load |      | 1.1  | 2.4  | nsec |
| t <sub>rs,HS_OUT</sub>     | HS_OUT Single-Ended (DOUT+) Rise Time              | 85   | 225  | 327  | psec |
| t <sub>fs,HS_OUT</sub>     | HS_OUT Single-Ended (DOUT+) Fall Time              | 85   | 200  | 327  | psec |
| t <sub>rd,HS_OUT</sub>     | HS_OUT Differential Rise Time                      | 85   |      | 327  | psec |
| t <sub>fd,HS_OUT</sub>     | HS_OUT Differential Fall Time                      | 85   |      | 327  | psec |
| V <sub>IP,HS_IN</sub>      | HS_IN Input Peak-to-Peak Differential Voltage      | 200  | 1200 | 2000 | mV   |
| V <sub>OP,HS_OUT</sub> (1) | HS_OUT Output Peal-to-Peak Differential Voltage    | 1200 | 1600 | 2000 | mV   |

# Note:

# **Table 5. DC Electrical Characteristics**

 $T_A = 0$  °C to +70 °C,  $V_{CC} = 3.15$  V to 3.45 V

| Symbol                               | Parameter                                                           | Min. | Тур. | Max  | Unit |
|--------------------------------------|---------------------------------------------------------------------|------|------|------|------|
| V <sub>IH,TTL</sub>                  | TTL Input High Voltage Level, Guaranteed High Signal for All Inputs | 2    |      | 5.5  | V    |
| V <sub>IL,TTL</sub>                  | TTL Input Low Voltage Level, Guaranteed Low Signal for All Inputs   | 0    |      | 0.8  | V    |
| V <sub>OH,TTL</sub>                  | TTL Output High Voltage Level, $I_{OH}$ = -400 $\mu$ A              | 2.2  |      | Vcc  | V    |
| V <sub>OL,TTL</sub>                  | TTL Output Low Voltage Level, I <sub>OL</sub> = 1 mA                | 0    |      | 0.6  | V    |
| I <sub>IH,TTL</sub>                  | Input High Current, $V_{IN}$ = 2.4 V, $V_{CC}$ = 3.45 V             |      |      | 40   | μΑ   |
| I <sub>IL,TTL</sub>                  | Input Low Current, $V_{IN}$ = 0.4 V, $V_{CC}$ = 3.45 V              |      |      | -600 | μΑ   |
| I <sub>CC,TRX</sub> <sup>[1,2]</sup> | Transceiver V <sub>CC</sub> Supply Current, TA = 25°C               |      | 220  |      | mA   |

# Notes:

<sup>1.</sup> Output Peak-to-Peak Differential Voltage specified as DOUT+ minus DOUT-

Measurement Conditions: Tested sending 1250 MBd PRBS 2<sup>7</sup>-1 sequence from a serial Bit Error Rate Tester (BERT) with DOUT± outputs terminated with 150 resistors to GND.

<sup>2.</sup> Typical values are at Vcc = 3.3 volts.

# **Table 6. Transceiver Reference Clock Requirements**

 $T_A = 0$  °C to +70 °C,  $V_{CC} = 3.15$  V to 3.45 V

| Symbol           | Parameter                                           | Min. | Тур. | Max. | Unit |
|------------------|-----------------------------------------------------|------|------|------|------|
| f                | Nominal Frequency (for gigabit Ethernet Compliance) |      | 125  |      | MHz  |
| F <sub>tol</sub> | Frequency Tolerance                                 | -100 |      | +100 | ppm  |
| Symm             | Symmetry (Duty Cycle)                               | 40   |      | 60   | %    |

# **Table 7. Transmitter Timing Characteristics**

 $T_A = 0$  °C to +70 °C,  $V_{CC} = 3.15$  V to 3.45 V

| Symbol                 | Parameter                           | Min. | Тур. | Max. | Unit |
|------------------------|-------------------------------------|------|------|------|------|
| t <sub>setup</sub>     | Setup Time to Rising Edge of REFCLK | 1.5  |      |      | nsec |
| t <sub>hold</sub>      | Hold Time to Rising Edge of REFCLK  | 1.0  |      |      | nsec |
| t_txlat <sup>[1]</sup> | Transmitter Latency                 |      | 3.5  |      | nsec |
|                        |                                     |      | 4.4  |      | bits |

# Note:

The transmitter latency, as shown in Figure 4, is defined as the time between the latching in of the
parallel data word (as triggered by the rising edge of the transmit by clock, REFCLK) and the
transmission of the first serial bit of that parallel word (defined by the rising edge of the first bit
transmitted).



Figure 3. Transmitter Section



Figure 4. Transmitter Latency

# **Table 8. Receiver Timing Characteristics**

TA = 0°C to +70°C, Vcc = 3.15 V to 3.45 V

| Symbol                 | Parameter                               | Min. | Тур. | Max. | Unit |
|------------------------|-----------------------------------------|------|------|------|------|
| b_sync <sup>[1]</sup>  | Bit Sync Time                           |      |      | 2500 | bits |
| f_lock                 | Frequency Lock at Powerup               |      |      | 500  | μs   |
| t <sub>SETUP</sub>     | Data Setup Before Rising Edge of RX_CLK | 2.5  |      |      | nsec |
| t <sub>HOLD</sub>      | Data Hold After Rising Edge of RX_CLK   | 1.5  |      |      | nsec |
| t <sub>DUTY</sub>      | RX_CLK Duty Cycle                       | 40   |      | 60   | %    |
| t <sub>A-B</sub>       | RX_CLK Skew                             | 7.5  |      | 8.5  | nsec |
| T_rxlat <sup>[2]</sup> | Receiver Latency                        |      | 22.4 |      | nsec |
|                        |                                         |      | 28.0 |      | bits |

# Notes:

- 1. This is the recovery for input phase jumps.
- 2. The receiver latency as shown in Figure 6, is defined as the time between receiving the first serial bit of a parallel data word (defined as the first edge of the first serial bit) and the clocking out of that parallel word (defined by the rising edge of the receive byte clock, either RBC1 or RBC0).



Figure 5. Receiver Section Timing



Figure 6. Receiver Latency



Figure 7. Mechanical Dimensions

# All dimensions are in millimeters

| PART<br>NUMBER | D1/E1 | D/E | b    | е   | L1  | С     | A2  | A1  | Α   |
|----------------|-------|-----|------|-----|-----|-------|-----|-----|-----|
| NUMBER         |       |     |      |     |     |       |     |     |     |
| VN16118L1      | 10    | 12  | 0.2  | 0.5 | 1.0 | 0.127 | 1.4 | 0.1 | 1.5 |
| VN16118L2      | 14    | 16  | 0.35 | 0.8 | 1.0 | 0.127 | 1.4 | 0.1 | 1.5 |

Package follows JEDEC Standards

# **Ordering Information**

| Part Number | No. of Pins | Package | Temperature  |
|-------------|-------------|---------|--------------|
| VN16118L1   | 64          | LQFP    | 0°C to +70°C |
| VN16118L2   | 64          | LQFP    | 0°C to +70°C |