

# **Product Description**

The PE4232 is a is a high-isolation Switch designed for CATV applications, covering a broad frequency range from near DC up to 1300 MHz. This single-supply SPST switch offers a single-pin CMOS control interface with industry leading CTB performance. It also provides low insertion loss, high isolation and extremely low bias requirements while operating on a single 3-volt supply. In a typical CATV application, the PE4232 provides for a cost effective and manufacturable solution vs. mechanical relays.

The PE4232 is manufactured on Peregrine's UltraCMOS™ process, a patented variation of silicon-on-insulator (SOI) technology on a sapphire substrate, offering the performance of GaAs with the economy and integration of conventional CMOS.

Figure 1. Functional Diagram



**Table 1. Electrical Specifications @ +25 °C** ( $Z_S = Z_L = 75 \Omega$ )

# Product Specification PE4232

#### SPST CATV UltraCMOS™ Switch

#### **Features**

- Non-reflective 75 Ω switch
- Integrated 0.25 watt terminations
- CTB performance of 100 dBc
- High isolation: 90 dB at 5 MHz, 53 dB at 1000 MHz
- Low insertion loss: 0.5 dB at 5 MHz, 0.75 dB at 1000 MHz
- High input IP2: 80 dBm
- CMOS/TTL single-pin control
- Single +3-volt supply operation
- Extremely low bias: 33 µA @ 3 V

## Figure 2. Package Type

6-lead DFN



| Parameter                             | Condition                          | Minimum  | Typical     | Maximum     | Units     |
|---------------------------------------|------------------------------------|----------|-------------|-------------|-----------|
| Operating Frequency <sup>1</sup>      |                                    | DC       |             | 1300        | MHz       |
| Operating Power                       | On / Off                           |          |             | 30/24       | dBm       |
| Insertion Loss                        | DC – 50 MHz<br>1000 MHz            |          | 0.5<br>0.75 | 0.65<br>1.0 | dB        |
| Isolation                             | DC – 50 MHz<br>1000 MHz            | 75<br>50 | 90<br>53    |             | dB        |
| Return Loss                           | 5 - 1000 MHz                       | 14       | 20          |             | dB        |
| Input 1 dB Compression <sup>2,4</sup> | 1000 MHz                           | 30       | 33          |             | dBm       |
| CTB / CSO                             | 77 & 110 channels;<br>PO = 44 dBmV |          | -100        |             | dBc       |
| Input IP2 <sup>2</sup>                | 1000 MHz                           | 80       |             |             | dBm       |
| Input IP3 <sup>2</sup>                | 1000 MHz                           | 50       |             |             | dBm       |
| Video Feedthrough <sup>3</sup>        |                                    |          |             | 15          | $mV_{pp}$ |
| Switching Time                        |                                    |          | 2           |             | μs        |

- Notes: 1. Device linearity will begin to degrade below 1 MHz.
  - 2. Measured in a 50  $\Omega$  system.
  - 3. Measured with a 1 ns risetime, 0/3 V pulse and 500 MHz bandwidth.
  - 4. Note Absolute Maximum ratings in Table 3.

Document No. 70-0054-03 | www.psemi.com

©2005 Peregrine Semiconductor Corp. All rights reserved.



Figure 3. Pin Configuration



Table 2. Pin Descriptions

| Pin<br>No. | Pin<br>Name | Description                                                                        |
|------------|-------------|------------------------------------------------------------------------------------|
| 1          | $V_{DD}$    | Nominal 3 V supply connection.                                                     |
| 2          | GND         | Ground connection. <sup>2</sup>                                                    |
| 3          | RF1         | RF port. <sup>1</sup>                                                              |
| 4          | CTRL        | CMOS or TTL logic level: High = RF1 to RF2 signal path Low = RF1 isolated from RF2 |
| 5          | GND         | Ground connection. <sup>2</sup>                                                    |
| 6          | RF2         | RF port. 1                                                                         |

Notes: 1. Both RF pins must be held at 0 V<sub>DC</sub> or require external DC blocking capacitors

2. The exposed pad must be soldered to the ground plane for proper switch performance.

Table 3. Absolute Maximum Ratings

| Symbol          | Parameter/Condition                  | Min  | Max   | Unit |
|-----------------|--------------------------------------|------|-------|------|
| $V_{DD}$        | Power supply voltage                 | -0.3 | 4.0   | ٧    |
| Vı              | Voltage on CTRL input                | -0.3 | 5.5   | V    |
| T <sub>ST</sub> | Storage temperature                  | -65  | 150   | °C   |
| T <sub>OP</sub> | Operating temperature                | -40  | 85    | °C   |
| P <sub>IN</sub> | Input power (50 Ω),<br>CTRL=1/CTRL=0 |      | 33/24 | dBm  |
| $V_{ESD}$       | ESD voltage<br>(Human Body Model)    |      | 200   | V    |

Absolute Maximum Ratings are those values listed in the above table. Exceeding these values may cause permanent device damage. Functional operation should be restricted to the limits in the DC Electrical Specifications table. Exposure to absolute maximum ratings for extended periods may affect device reliability.

Table 4. DC Electrical Specifications

| Parameter                                                         | Min                 | Тур | Max                 | Unit |
|-------------------------------------------------------------------|---------------------|-----|---------------------|------|
| V <sub>DD</sub> Power Supply                                      | 2.7                 | 3.0 | 3.3                 | V    |
| $I_{DD}$ Power Supply Current<br>( $V_{DD} = 3V, V_{CNTL} = 3V$ ) |                     | 33  | 40                  | μΑ   |
| Control Voltage High                                              | 0.7xV <sub>DD</sub> |     | 5                   | V    |
| Control Voltage Low                                               | 0                   |     | 0.3xV <sub>DD</sub> | V    |

Table 5. Control Logic Truth Table

| Control Voltage (CTRL) | Signal Path (RF1 to RF2) |  |
|------------------------|--------------------------|--|
| High <sup>1</sup>      | ON                       |  |
| Low                    | OFF                      |  |

Notes: 1. CTRL accepts both CMOS and TTL voltage levels.

#### **Electrostatic Discharge (ESD) Precautions**

When handling this UltraCMOS™ device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the rating specified in Table 3.

#### **Latch-Up Avoidance**

Unlike conventional CMOS devices, UltraCMOS™ devices are immune to latch-up.

#### **Device Description**

The PE4232 high isolation SPST CATV Switch is designed to support CATV applications such as premise disconnect of a CATV signal path. This function is typically performed by bulky and expensive mechanical switches. The high isolation characteristics, high compression point, and integrated 75-ohm terminations make the PE4232 an ideal, cost effective and manufacturable product of choice.

The control logic input pin (CTRL) is typically driven by a 3-volt CMOS logic level signal, and has a threshold of 50% of  $V_{\text{DD}}$ . For flexibility to support systems that have 5-volt control logic drivers, the control logic input has been designed to handle a 5-volt logic HIGH signal. (A minimal current will be sourced out of the V<sub>DD</sub> pin when the control logic input voltage level exceeds V<sub>DD</sub>.)



# Typical Performance Data @ 25°C (Unless Otherwise Noted) (75-ohm impedance except as indicated)

Figure 4. T = -40 °C to 85 °C



Figure 5. Input 1 dB Compression Point & IIP3 (50-ohm system impedance)



Figure 6. Isolation





# Typical Performance Data @ 25 °C (75-ohm impedance)

Figure 7. RF1 Return Loss (Switch = ON)



Figure 8. RF1 Return Loss (Switch = OFF)



Figure 9. RF2 Return Loss (Switch = ON)



Figure 10. RF2 Return Loss (Switch = OFF)





#### **Evaluation Kit**

The SPST Switch Evaluation Kit board was designed to ease customer evaluation of the PE4232 SPST switch. The RF1 port is connected through a 75  $\Omega$  transmission line to the top left BNC connector, J1. The RF2 port is connected through a 75  $\Omega$  transmission line to the BNC connector on the top right side of the board, J2. A through transmission line connects BNC connectors J3 and J4. This transmission line can be used to estimate the loss of the PCB over the environmental conditions being evaluated.

The board is constructed of a two metal layer FR4 material with a total thickness of 0.031". The bottom layer provides ground for the RF transmission lines. The transmission lines were designed using a coplanar waveguide model with trace width of 0.021", trace gaps of 0.030", dielectric thickness of 0.028", metal thickness of 0.0021" and εR of 4.3. Note that the predominate mode for these transmission lines is coplanar waveguide with a ground plane.

J5 provides a means for controlling DC and digital inputs to the device. Starting from the lower left pin, the second pin to the right (J5-3) is connected to the device V<sub>DD</sub> input. The fourth pin to the right (J5-7) is connected to the device CTRL input. It is the responsibility of the customer to determine proper supply decoupling for their design application. Removing these components from the evaluation board has not been shown to degrade RF performance.

Figure 11. Evaluation Board Layouts

Peregrine Specification 101/0079





Figure 12. Evaluation Board Schematic

Peregrine Specification 102/0081





### Figure 13. Package Drawing

6-lead DFN



- 1. DIMENSIONS AND TOLERANCES ARE PER ANSI Y14.5
- DIMENSIONS ARE IN MILLIMETERS, ANGLES ARE IN DEGREES.
- COPLANARITY APPLIES TO EXPOSED HEAT SLUG AS WELL AS THE TERMINALS.
- 4 PROFILE TOLERANCE APPLIES TO PLASTIC BODY ONLY.



Figure 14. Tape and Reel Specifications

6-lead DFN



Table 6. Dimensions

| DFN 3x3 mm   |
|--------------|
| 3.23 ± 0.1   |
| 3.17 ± 0.1   |
| 1.37 ± 0.1   |
| 4 ± 0.1      |
| 8 +0.3, -0.1 |
| 0.254 ± 0.02 |
| 3000         |
| N.A.         |
|              |

Note: R7 = 7 inch Lock Reel, R13 = 13 inch Lock Reel

**Table 7. Ordering Information** 

| Order Code | Part Marking | Description                | Package                 | Shipping Method        |
|------------|--------------|----------------------------|-------------------------|------------------------|
| 4232-01    | 4232         | PE4232-06DFN 3x3mm-12800F  | 6-lead 3x3 mm DFN       | 12800 units / Canister |
| 4232-02    | 4232         | PE4232-06DFN 3x3mm-3000C   | 6-lead 3x3 mm DFN       | 3000 units / T&R       |
| 4232-00    | PE4232-EK    | PE4232-06DFN 3x3mm-EK      | Evaluation Kit          | 1 / Box                |
| 4232-51    | 4232         | PE4232G-06DFN 3x3mm-12800F | Green 6-lead 3x3 mm DFN | 12800 units / Canister |
| 4232-52    | 4232         | PE4232G-06DFN 3x3mm-3000C  | Green 6-lead 3x3 mm DFN | 3000 units / T&R       |



#### **Sales Offices**

#### The Americas

#### Peregrine Semiconductor Corp.

9450 Carroll Park Drive San Diego, CA 92121 Tel 858-731-9400 Fax 858-731-9499

#### **Europe**

#### **Peregrine Semiconductor Europe**

#### **Commercial Products:**

Bâtiment Maine 13-15 rue des Quatre Vents F- 92380 Garches, France Tel: +33-1-47-41-91-73

Fax: +33-1-47-41-91-73

#### Space and Defense Products:

180 Rue Jean de Guiramand 13852 Aix-En-Provence cedex 3, France

Tel: +33(0) 4 4239 3361 Fax: +33(0) 4 4239 7227

#### North Asia Pacific

#### Peregrine Semiconductor K.K.

5A-5, 5F Imperial Tower 1-1-1 Uchisaiwaicho, Chiyoda-ku Tokyo 100-0011 Japan

Tel: +81-3-3502-5211 Fax: +81-3-3502-5213

#### South Asia Pacific

#### **Peregrine Semiconductor**

28G, Times Square, No. 500 Zhangyang Road, Shanghai, 200122, P.R. China

Tel: +86-21-5836-8276 Fax: +86-21-5836-7652

For a list of representatives in your area, please refer to our Web site at: www.psemi.com

#### **Data Sheet Identification**

#### Advance Information

The product is in a formative or design stage. The data sheet contains design target specifications for product development. Specifications and features may change in any manner without notice.

#### **Preliminary Specification**

The data sheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product.

#### Product Specification

The data sheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a DCN (Document Change Notice).

The information in this data sheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights or licenses to any circuits described in this data sheet are implied or granted to any third party.

Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

The Peregrine name, logo, and UTSi are registered trademarks and UltraCMOS is a trademark of Peregrine Semiconductor Corp.

©2005 Peregrine Semiconductor Corp. All rights reserved.

Document No. 70-0054-03

UltraCMOS™ RFIC Solutions