

## **Description**

The  $\mu$ PD4464 is a high-speed 8,192-word by 8-bit static RAM fabricated with advanced silicon-gate technology. Full CMOS storage cells with six transistors make the  $\mu$ PD4464 a very low-power device that requires no clock or refreshing to operate.

Two chip enable pins are provided for battery backup application, and an output enable pin is included for easy interface. Data retention is guaranteed at a power supply voltage as low as 2 volts.

The  $\mu$ PD4464 is available in standard 28-pin plastic DIP or miniflat packaging.

#### **Features**

- ☐ Operating temperature range: -40 to 85°C
- ☐ Single +5-volt power supply
- ☐ Fully static operation no clock or refreshing required
- ☐ TTL-compatible inputs and outputs
- ☐ Common I/O using three-state output
- ☐ One output enable pin and two chip enable pins for easy application
- ☐ Data retention voltage: 2 V minimum
- ☐ Standard 28-pin plastic DIP or miniflat packaging

## **Ordering Information**

| <u></u>      | ,                       | iiidtivii                  |                             |                    |
|--------------|-------------------------|----------------------------|-----------------------------|--------------------|
| Part Number  | Access<br>Time<br>(max) | Active<br>Current<br>(max) | Standby<br>Current<br>(max) | Fackage            |
| μPD4464C-12  | 120 ns                  | 40 mA                      | 10 μΑ                       | 8-pin plastic DIP  |
| C-15         | 150 ns                  | 40 mA                      | ~ <<                        | ?                  |
| C-20         | 200 ns                  | 35 mA                      |                             | <b>&gt;</b>        |
| μPD4464C-12L | 120 ns                  | 40 mA                      | /www.(at                    | 28-pin plastic DIP |
| C-15L        | 150 ns                  | 40 mA                      |                             |                    |
| C-20L        | 200 ns                  | 35 m                       |                             |                    |
| μPD4464G-12  | 120 ns                  | 40 ma                      | 10 μΑ                       | 28-pin plastic     |
| G-15         | 150 ns                  | Aprop                      | >                           | miniflat           |
| G-20         | 200 ns                  | 35 mA                      |                             |                    |
| μPD4464G-12L | 120 ns 40 mA 1 μA       |                            | 1 μA (at                    | 28-pin plastic     |
| G-15L        | 150 ns                  | 40 mA                      | $T_A = 60  ^{\circ}C$       | miniflat           |
| G-20L        | 200 ns                  | 35 mA                      |                             |                    |

## **Pin Configuration**

#### 28-Pin Plastic DIP or Miniflat



## Pin Identification

| Symbol     | Function                  |   |
|------------|---------------------------|---|
| WAR        | Address inputs            |   |
| 70-1208    | Data inputs/outputs       |   |
| (E)        | Chip enable (active low)  | • |
| <b>X</b> 2 | Chip enable (active high) |   |
| ŌĒ         | Output enable             |   |
| WE         | Write enable              |   |
| GND        | Ground                    |   |
| Vcc        | +5-volt power supply      |   |
| NC         | No connection             |   |

# **Absolute Maximum Ratings**

| 0.5 to +7.0                     |  |  |
|---------------------------------|--|--|
| -0.5 to V <sub>CC</sub> + 0.5 V |  |  |
| -0.5 to V <sub>CC</sub> + 0.5 V |  |  |
| -40 to 85°C                     |  |  |
| −55 to 125°C                    |  |  |
| 1.0 W                           |  |  |
|                                 |  |  |

#### Notes:

(1) -3.0 V minimum (pulse width = 50 ns maximum)

Comment: Exposure to Absolute Maximum Ratings for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. The device should be operated within the limits specified under DC and AC Characteristics.



### **Block Diagram**



# **Recommended DC Operating Conditions**

 $T_A = -40 \text{ to } 85 \,^{\circ}\text{C}$ 

|                                |                 |      | }   |                       |      |  |
|--------------------------------|-----------------|------|-----|-----------------------|------|--|
| Parameter                      | Symbol          | Min  | Тур | Max                   | Unit |  |
| Supply voltage                 | V <sub>CC</sub> | 4.5  | 5.0 | 5.5                   | ٧    |  |
| Input voltage, low<br>(Note 1) | V <sub>IL</sub> | -0.3 |     | 0.8                   | ٧    |  |
| Input voltage, high            | V <sub>IH</sub> | 2.2  |     | V <sub>CC</sub> + 0.5 | ٧    |  |

#### Notes:

(1) -3.0 V minimum (pulse width = 50 ns maximum)

## Capacitance

 $T_A = 25$  °C; f = 1.0 MHz

| Parameter         | Symbol           | Min | Тур | Max | Unit | Test Conditions       |
|-------------------|------------------|-----|-----|-----|------|-----------------------|
| Input capacitance | CIN              |     |     | 6   | pF   | V <sub>IN</sub> = 0 V |
| I/O capacitance   | C <sub>I/O</sub> |     |     | 8   | ρF   | $V_{1/0} = 0 V$       |

## **DC Characteristics**

 $T_A = -40$  to 85 °C;  $V_{CC} = +5.0 \text{ V} \pm 10\%$ 

|                          |                   |     | Limits | 3           |          |                                                                                                                                                                                                              |
|--------------------------|-------------------|-----|--------|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                | Symbol            | Min | Тур    | Max         | Unit     | Test Conditions                                                                                                                                                                                              |
| Input leakage current    | l <sub>LI</sub>   |     |        | 1           | μΑ       | $V_{\text{IN}} = 0 \text{ V to } V_{\text{CC}}$                                                                                                                                                              |
| I/O leakage<br>current   | I <sub>LO</sub>   |     |        | 1           | μА       | $\begin{array}{c} V_{I/O} = 0 \text{ V to V}_{CC};\\ \overline{CE}_1 = V_{IH} \text{ or }\\ \underline{CE}_2 = V_{IL} \text{ or }\\ \overline{OE} = V_{IH} \text{ or }\\ \overline{WE} = V_{IL} \end{array}$ |
| Operating supply current | I <sub>CCA1</sub> |     |        | 40<br>(Note |          |                                                                                                                                                                                                              |
|                          | I <sub>CCA2</sub> |     | 5      | 10          | mA       | $\overline{CE} = V_{IL};$ $CE_2 = V_{IH};$ $I_{I/0} = 0$ (dc current)                                                                                                                                        |
| Standby supply current   | I <sub>CCS1</sub> |     | 0.004  | 10<br>(Note | μA<br>2) | $\begin{array}{c} \overline{\text{CE}} \geq \text{V}_{\text{CC}} - 0.2 \text{ V}; \\ \text{CE}_2 \geq \text{V}_{\text{CC}} - 0.2 \text{ V} \end{array}$                                                      |
|                          | I <sub>CCS2</sub> |     | 0.004  | 10<br>(Note | μA<br>2) | CE <sub>2</sub> ≤ 0.2 V                                                                                                                                                                                      |
| Output<br>voltage, low   | V <sub>OL</sub>   |     |        | 0.4         | ٧        | I <sub>OL</sub> = 2.1 mA                                                                                                                                                                                     |
| Output<br>voltage, high  | V <sub>OH</sub>   | 2.4 |        |             | ٧        | $I_{OH} = -1.0 \text{ mA}$                                                                                                                                                                                   |

#### Notes:

- (1) μPD4464-20/-20L: 35 mA max
- (2)  $\mu$ PD4464-12L/-15L/-20L: 1.0  $\mu$ A max (-40 to 60°C) 0.2  $\mu$ A max (-40 to 25°C)

## **Truth Table**

| CE <sub>1</sub> | CE2 | ŌĒ | WE | Mode                      | 1/0              | Icc     |
|-----------------|-----|----|----|---------------------------|------------------|---------|
| Н               | X   | X  | Х  | Not selected              | High-Z           | Standby |
| Х               | L   | Х  | Х  | Not selected              | High-Z           | Standby |
| L               | Н   | Н  | Н  | D <sub>OUT</sub> disabled | High-Z           | Active  |
| L               | Н   | L  | Н  | Read                      | D <sub>OUT</sub> | Active  |
| L               | Н   | Х  | L  | Write                     | D <sub>IN</sub>  | Active  |

#### Notes:

(1) X = don't care



## **AC Characteristics**

 $T_A = -40$  to 85 °C;  $V_{\hbox{\footnotesize CC}} = +5.0$  V  $\pm 10\%$ 

|                                                    |                  |      |        | Liı           | nits   |               |       |      |                                       |
|----------------------------------------------------|------------------|------|--------|---------------|--------|---------------|-------|------|---------------------------------------|
| Parameter                                          |                  | µPD4 | 464-12 | μ <b>P</b> 04 | 464-15 | μ <b>PB44</b> | 64-20 |      |                                       |
|                                                    | Symbol           | Min  | Max    | Min           | Max    | Min           | Max   | Unit | Test Conditions (Note 1)              |
| Read Cycle                                         |                  |      |        |               |        |               |       | ,    | 3                                     |
| Read cycle time                                    | t <sub>RC</sub>  | 120  |        | 150           |        | 200           |       | ns   |                                       |
| Address access time                                | t <sub>AA</sub>  |      | 120    |               | 150    |               | 200   | ns   |                                       |
| CE <sub>1</sub> access time                        | tco1             |      | 120    |               | 150    |               | 200   | ns   |                                       |
| CE <sub>2</sub> access time                        | t <sub>CO2</sub> |      | 120    |               | 150    |               | 200   | ns   |                                       |
| Output enable to output valid                      | toE              |      | 60     |               | 75     |               | 100   | ns   |                                       |
| Output hold from address change                    | toH              | 10   |        | 10            | J      | 10            |       | ns   |                                       |
| Chip enable $(\overline{CE}_1)$ to output in low-Z | t <sub>LZ1</sub> | 10   |        | 10            |        | 100           |       | ns   |                                       |
| Chip enable (CE <sub>2</sub> ) to output in low-Z  | t <sub>LZ2</sub> | 10   |        | 10            |        | 10            |       | ns   |                                       |
| Output enable to output in low-Z                   | t <sub>OLZ</sub> | 5    |        | 5             |        | 5             |       | ns   |                                       |
| Chip enable (CE <sub>1</sub> ) to output in high-Z | t <sub>HZ1</sub> | 11   | 40     |               | 75     |               | 100   | ns   |                                       |
| Chip enable (CE <sub>2</sub> ) to output in high-Z | t <sub>HZ2</sub> |      | 40     |               | 75     |               | 100   | ns   |                                       |
| Output enable to output in high-Z                  | toHZ             |      | 40     |               | 60     |               | 80    | ns   |                                       |
| Write Cycle                                        |                  | _    |        |               |        |               |       |      |                                       |
| Write cycle time                                   | twc              | 120  |        | 150           |        | 200           |       | ns   |                                       |
| Chip enable (CE <sub>1</sub> ) to end of write     | t <sub>CW1</sub> | 85   |        | 130           |        | 180           |       | ns   |                                       |
| Chip enable (CE <sub>2</sub> ) to end of write     | t <sub>CW2</sub> | 85   | ·      | 130           |        | 180           |       | ns   | , , , , , , , , , , , , , , , , , , , |
| Address valid to end of write                      | t <sub>AW</sub>  | 85   |        | 130           |        | 180           |       | ns   |                                       |
| Address setup time                                 | tas              | 0    |        | 0             |        | 0             |       | ns   |                                       |
| Write pulse width                                  | twp              | 70   | -      | 100           |        | 140           |       | ns   |                                       |
| Write recovery time                                | twr              | 5    |        | 5             |        | 5             |       | ns   |                                       |
| Data valid to end of write                         | t <sub>DW</sub>  | 50   |        | 70            |        | 80            |       | ns   |                                       |
| Data hold time                                     | t <sub>DH</sub>  | 5    |        | 5             |        | 5             |       | ns   |                                       |
| Write enable to output in high-Z                   | twHZ             |      | 40     |               | 75     |               | 100   | ns   |                                       |
| Output active from end of write                    | tow              | 5    |        | 10            |        | 10            |       | ns   |                                       |

#### Notes:

<sup>(1)</sup> Input pulse levels = 0.8 V to 2.4 V; input pulse rise and fall times = 5 ns; timing reference levels = 1.5 V; output load = 1 TTL gate and  $C_L = 100$  pF.



# **Timing Waveforms**

## Read Cycle No. 1 (Address Access)



## Read Cycle No. 2 (Chip Enable Access)



## Write Cycle No. 1 (WE-Controlled)



83-001757A



# **Timing Waveforms (cont)**

# Write Cycle No. 2 (CE<sub>1</sub>-Controlled)



## Write Cycle No. 3 (CE2-Controlled)





# Low $V_{CC}$ Data Retention Characteristics $T_A = -40$ to $85\,^{\circ}\mathrm{C}$

|                                              |                    |                 | Limits |             |          |                                                                                                                                                                                                        |
|----------------------------------------------|--------------------|-----------------|--------|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                                    | Symbol             | Min             | Тур    | Max         | Unit     | Test Conditions                                                                                                                                                                                        |
| Data retention supply voltage                | V <sub>CCDR1</sub> | 2.0             |        | 5.5         | ٧        | $\begin{array}{c} \overline{\text{CE}}_1 \geq \text{V}_{\text{CC}} - 0.2 \text{ V}; \\ \text{CE}_2 \geq \text{V}_{\text{CC}} - 0.2 \text{ V} \end{array}$                                              |
|                                              | V <sub>CCDR2</sub> | 2.0             |        | 5.5         | ٧        | CE <sub>2</sub> ≤ 0.2 V                                                                                                                                                                                |
| Data retention supply current                | ICCDR1             |                 | 0.003  | 10<br>(Note | μA<br>I) | $\begin{array}{l} V_{CC} = 3.0 \text{ V}; \\ \overline{CE}_1 \geq V_{CC} - 0.2 \text{ V}; \\ \overline{CE}_2 \geq V_{CC} - 0.2 \text{ V} \\ \text{or } \overline{CE}_2 \leq 0.2 \text{ V} \end{array}$ |
|                                              | CCDR2              |                 | 0.003  | 10<br>(Note | μA<br>I) | $V_{CC} = 3.0 \text{ V};$<br>$CE_2 \le 0.2 \text{ V}$                                                                                                                                                  |
| Chip deselect<br>to data reten-<br>tion time | t <sub>CDR</sub>   | 0               |        |             | ns       |                                                                                                                                                                                                        |
| Operation recovery time                      | t <sub>R</sub>     | t <sub>RC</sub> |        |             | ns       |                                                                                                                                                                                                        |

#### Notes:

(1)  $\mu$ PD4464-12L/-15L/-20L: 1.0  $\mu$ A max (-40 to 60 °C) 0.2 µA max (-40 to 25°C)

## Data Retention (CE<sub>1</sub>-Controlled)



## Data Retention (CE2-Controlled)

