

DEVICE PERFORMANCE SPECIFICATION

# KODAK KAC-9628 CMOS IMAGE SENSOR

648 (H) X 488 (V) High Dynamic Range 30 fps Color CIS

January 2007 Revision 2.2

# KAC-9628 Color High Dynamic Range CMOS Image Sensor VGA 30 FPS

# **General Description**

The KAC-9628 is a high performance, low power, 1/3" VGA CMOS Active Pixel Sensor capable of capturing color digital still or motion images and converting them to a digital data stream.

In addition to the active pixel array, an on-chip 12 bit A/D convertor, fixed pattern noise elimination circuits, a video gain and separate color gain amplifier are provided. Furthermore, an integrated programmable smart timing and control circuit allows the user maximum flexibility in adjusting integration time, active window size, gain and frame rate. Various control, timing and power modes are also provided.

The excellent linear dynamic range of the sensor can be extended to above 100dB by programming a non linear response curve that matches the response of the human eye.

# Features

- · Video or snapshot operations
- · Programmable pixel clock, inter-frame and inter-line delays.
- · Programmable partial or full frame integration
- · Programmable gain and individual color gain adjustment
- Horizontal & vertical sub-sampling (2:1 & 4:2)
- · Programmable digital video response curve
- Windowing
- · External snapshot trigger & event synchronisation signals
- · Auto black level compensation
- Flexible digital video read-out supporting programmable:
- polarity for synchronisation and pixel clock signals leading edge adjustment for horizontal synchronization
- Programmable via 2 wire I<sup>2</sup>C compatible serial interface
- · Power on reset & power down mode

# Applications

- **Dual Mode Camera**
- **Digital Still Camera**
- Security Cameras
- Machine Vision
- Automotive

# **Key Specifications**

| Array Format         | Total: 664H x 504V<br>Active: 648H x 488V            |
|----------------------|------------------------------------------------------|
| Effective Image Area | Total: 4.98mm x 3.78 mm<br>Active: 4.86 mm x 3.66 mm |
| Optical Format       | 1/3"                                                 |
| Pixel Size           | 7.5μm x 7.5μm                                        |
| Video Outputs        | 8,10 & 12 Bit Digital                                |
| Frame Rate           | 30 frames per second                                 |
| Dynamic Range        | 62dB in linear mode<br>110dB in non linear mode      |
| Electronic Shutter   | Rolling reset                                        |
| FPN                  | 0.1%                                                 |
| PRNU                 | 1.5%                                                 |
| Sensitivity          | 2.7 V/lux.s                                          |
| Quantum Efficiency   | 27%                                                  |
| Fill Factor          | 47%                                                  |
| Color Mosaic         | Bayer pattern                                        |
| Package              | 48 CLCC                                              |
| Single Supply        | 3.3 V +/-10%                                         |
| Power Consumption    | 168 mW                                               |
| Operating Temp       | -40 to 85°C                                          |



KAC-9628 Color CMOS Image Sensor VGA 30 FPS

#### **IMAGE SENSOR SOLUTIONS**

# **KAC-9628**



www.kodak.com/go/imagers 585-722-4385



| Kodak |
|-------|
|       |

| Pin | Name     | I/O | Тур | Description                                                                                                                                                                                                                                                                                                         |  |  |  |
|-----|----------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1   | vsrvdd   | 0   | Р   | Charge pump output, connect to ground via a1.0µf capacitor.                                                                                                                                                                                                                                                         |  |  |  |
| 2   | vrl      | I   | А   | Anti blooming pin. This pin is normally tied to ground.                                                                                                                                                                                                                                                             |  |  |  |
| 3   | vdd_pix  | I   | Р   | 3.3 volt supply for the pixel array.                                                                                                                                                                                                                                                                                |  |  |  |
| 4   | RSVD     |     |     | This pin is reserved for future use, do not connect.                                                                                                                                                                                                                                                                |  |  |  |
| 5   | sadr     | I   | D   | Digital input with pull down resistor. This pin is used to program different slave addresse for the sensor in an $I^2C$ compatible system.                                                                                                                                                                          |  |  |  |
| 6   | sda      | 10  | D   | I <sup>2</sup> C compatible serial interface data bus. The output stage of this pin has an open drain driver.                                                                                                                                                                                                       |  |  |  |
| 7   | sclk     | I   | D   | I <sup>2</sup> C compatible serial interface clock.                                                                                                                                                                                                                                                                 |  |  |  |
| 8   | snapshot | I   | D   | Digital input with pull down resistor used to activate (trigger) a snapshot sequence.                                                                                                                                                                                                                               |  |  |  |
| 9   | resetb   | I   | D   | Digital input with pull up resistor. When forced to a logic 0 the sensor is reset to its defau<br>power up state. The <i>resetb</i> signal is internally synchronized to <i>mclk</i> which must be run<br>ning for a reset to occur.                                                                                |  |  |  |
| 10  | pdwn     | I   | D   | Digital input with pull down resistor. When forced to a logic 1 the sensor is put into powe down mode.                                                                                                                                                                                                              |  |  |  |
| 11  | vss_dig  | I   | Р   | volt power supply for the digital circuits.                                                                                                                                                                                                                                                                         |  |  |  |
| 12  | vdd_dig  | I   | Р   | 3.3 volt power supply for the digital circuits.                                                                                                                                                                                                                                                                     |  |  |  |
| 13  | hsync    | ю   | D   | Digital Bidirectional. This is a dual mode pin. When the sensor's digital video port is co figured to be a master, (the default), this pin is an output and is the horizontal synchror zation pulse. When the sensor's digital video port is configured to be a slave, this pin is an input and is the row trigger. |  |  |  |
| 14  | vsync    | ю   | D   | Digital Bidirectional. This is a dual mode pin. When the sensor's digital video port is configured to be a master, (the default), this pin is an output and is the vertical synchronization pulse. When the sensor's digital video port is configured to be a slave, this pin is a input and is the frame trigger.  |  |  |  |
| 15  | pclk     | ю   | D   | Digital output. The pixel clock.                                                                                                                                                                                                                                                                                    |  |  |  |
| 16  | mclk     | I   | D   | Digital input. The sensor's master clock input.                                                                                                                                                                                                                                                                     |  |  |  |
| 17  | d0       | 0   | D   | Digital output. Bit 0 of 11 of the digital video output bus. This output can be put into tri-<br>state mode.                                                                                                                                                                                                        |  |  |  |
| 18  | RSVD     |     |     | This pin is reserved for future use, do not connect.                                                                                                                                                                                                                                                                |  |  |  |
| 19  | oe       | I   | D   | Digital input with pull down resistor. When forced to a logic 1 the sensor's digital video port d[11:0], vsync & hsync will be tri-stated.                                                                                                                                                                          |  |  |  |
| 20  | d1       | ο   | D   | Digital output. Bit 1 of 11 of the digital video output bus. This output can be put into tri-<br>state mode.                                                                                                                                                                                                        |  |  |  |
| 21  | d2       | 0   | D   | Digital output. Bit 2 of 11 of the digital video output bus. This output can be put into tri-<br>state mode.                                                                                                                                                                                                        |  |  |  |
| 22  | d3       | 0   | D   | Digital output. Bit 3 of 11 of the digital video output bus. This output can be put into tri-<br>state mode.                                                                                                                                                                                                        |  |  |  |
| 23  | d4       | 0   | D   | Digital output. Bit 4 of 11 of the digital video output bus. This output can be put into tri-<br>state mode.                                                                                                                                                                                                        |  |  |  |

|   | Þ  |
|---|----|
| Т | ဂု |
|   | ف  |
|   | 62 |
|   | 8  |
|   |    |

| Pin    | Name            | I/O             | Тур      | Description                                                                                                                                          |
|--------|-----------------|-----------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24     | d5              | 0               | D        | Digital output. Bit 5 of 11 of the digital video output bus. This output can be put into tri-<br>state mode.                                         |
| 25     | d6              | 0               | D        | Digital output. Bit 6 of 11 of the digital video output bus. This output can be put into tri-<br>state mode.                                         |
| 26     | d7              | 0               | D        | Digital output. Bit 7 of 11 of the digital video output bus. This output can be put into tri-<br>state mode.                                         |
| 27     | d8              | 0               | D        | Digital output. Bit 8 of 11 of the digital video output bus. This output can be put into tri-<br>state mode.                                         |
| 28     | d9              | 0               | D        | Digital output. Bit 9 of 11 of the digital video output bus. This output can be put into tri-<br>state mode.                                         |
| 29     | d10             | 0               | D        | Digital output. Bit 10 of 11 of the digital video output bus. This output can be put into tri state mode.                                            |
| 30     | d11             | 0               | D        | Digital output. Bit 11 of 11 of the digital video output bus. This output can be put into tri-<br>state mode.                                        |
| 31     | vdd_od2         | I               | Р        | 3.3 volt supply for the digital IO buffers.                                                                                                          |
| 32     | vss_od2         | I               | Р        | 0 volt supply for the digital IO buffers                                                                                                             |
| 33     | vdd_ana2        | I               | Р        | 3.3 volt supply for analog circuits.                                                                                                                 |
| 34     | vss_ana2        | I               | Р        | 0 volt supply for analog circuits.                                                                                                                   |
| 35     | vref_adc        | I               | А        | A/D reference resistor ladder high voltage. Internal resistor to gnd $530\Omega$ resistor.                                                           |
| 36     | vss_ana1        | I               | Р        | 0 volt supply for analog circuits.                                                                                                                   |
| 37     | vdd_ana1        | I               | Р        | 3.3 volt supply for analog circuits.                                                                                                                 |
| 38     | offset          | I               | А        | Analog input used to manually adjust the offset of the sensor. This pin should be tied to ground.                                                    |
| 39     | atest_out       | А               | 0        | Analog test output for factory use only. This pin should not be connected.                                                                           |
| 40     | atest_in        | А               | I        | Analog test input for factory use only. This pin should be tied to ground.                                                                           |
| 41     | pwl_ref         | А               | I        | Analog input used to control the position of the piecewise linear breakpoints. This pin should be connected to vdd_ana1 via a $56 K\Omega$ resistor. |
| 42     | RSVD            |                 |          | This pin is reserved for future use, do not connect.                                                                                                 |
| 43     | RSVD            |                 |          | This pin is reserved for future use, do not connect.                                                                                                 |
| 44     | vdd_od3         | I               | Р        | 3.3 volt supply for the sensor.                                                                                                                      |
| 45     | vss_od3         | I               | Р        | 0 volt supply for the sensor.                                                                                                                        |
| 46     | vss_od1         | I               | Р        | 0 volt supply for the digital IO buffers                                                                                                             |
| 47     | vdd_od1         | I               | Р        | 3.3 volt supply for the digital IO buffers.                                                                                                          |
| 48     | extsync         | 0               | D        | Digital output. The external event synchronization signal is used to synchronize externate events in snapshot mode.                                  |
| end: ( | (I=Input), (O=C | )<br>output), ( | 10=Bi-di | rectional), (P=Power), (D=Digital), (A=Analog).                                                                                                      |



Figure 4. Equivalent Circuits For adc\_ref pin

www.kodak.com/go/imagers 585-722-4385

Email:imagers@kodak.com



**KAC-9628** 

Symbol

# Absolute Maximum Ratings (Notes 1 & 2)

| •                                                   |                |
|-----------------------------------------------------|----------------|
| Any Positive Supply Voltage                         | 6.5V           |
| Voltage On Any Input or Output Pin                  | -0.5V to 6.5V  |
| Input Current at any pin (Note 3)                   | ±25mA          |
| ESD Susceptibility (Note 5)                         |                |
| Human Body Model                                    | 2000V          |
| Machine Model                                       | 200V           |
| Package Input Current (Note 3)                      | ±50mA          |
| Package Power Dissipation @ T <sub>A</sub> (Note 4) | 2.5W           |
| Soldering Temperature Infrared,                     |                |
| 10 seconds (Note 6)                                 | 220°C          |
| Storage Temperature                                 | -40°C to 125°C |
|                                                     |                |

Parameter

DC and logic level specifications

# **Operating Ratings** (Notes 1 & 2)

Min

Typical

Operating Temperature Range (Note 10) -40°C≤T≤+85°C All VDD Supply Voltages Voltage on vref\_adc pin

+3.0V to +3.6V +1.1V

Max

Units

| Symbol            | Parameter                                                                                  | Conditions                                             | note 9        | note 8       | note 9         | Units    |
|-------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------|--------------|----------------|----------|
| sclk, sda,        | sadr, Digital Input/Output Charact                                                         | eristics (Note: sadr has a pulld                       | own resistor) |              |                | L        |
| VIH               | Logical "1" Input Voltage                                                                  |                                                        | 0.7∗vdd_od    |              | vdd_od+0.5     | V        |
| VIL               | Logical "0" Input Voltage                                                                  |                                                        | -0.5          |              | 0.3₊vdd_od     | V        |
| VOL               | Logical "0" Output Voltage                                                                 | vdd_od = +3.15V, lout=3.0mA                            |               |              | 0.5            | V        |
| V <sub>hys</sub>  | Hysteresis (SCLK pin only)                                                                 | vdd_od = +3.15V                                        | 0.05∗vdd_od   |              |                | V        |
| l <sub>leak</sub> | Input Leakage Current (without pulldown resistor)                                          | Vin=vss_od                                             |               | -1           |                | μΑ       |
|                   | ps <u>hot, p</u> dwn, <mark>reset</mark> , hsync, vsync,<br>d reset has a pullup resistor) | oe Digital Input Characteristics                       | (Note: snapsh | not, pdwn,   | oe have pulldo | wn re-   |
| VIH               | Logical "1" Input Voltage                                                                  | vdd_dig = +3.6V                                        | 2.0           |              |                | V        |
| VIL               | Logical "0" Input Voltage                                                                  | vdd_dig = +3.15V                                       |               |              | 0.8            | V        |
| IIH               | Logical "1" Input Current (without pulldown resistor)                                      | VIH = vdd_dig                                          |               | 0.1          |                | μΑ       |
| IIL               | Logical "0" Input Current (without pullup resistor)                                        | VIL = vss_dig                                          |               | -1           |                | μΑ       |
| d0 - d11, p       | oclk, hsync, vsync, extsync, Digita                                                        | Output Characteristics                                 |               |              |                |          |
| VOH               | Logical "1" Output Voltage                                                                 | vdd_od=3.15V, lout=-1.6mA                              | 2.2           |              |                | V        |
| VOL               | Logical "0" Output Voltage                                                                 | vdd_od=3.15V, lout =-1.6mA                             |               |              | 0.5            | V        |
| IOZ               | TRI-STATE Output Current                                                                   | VOUT = vss_od<br>VOUT = vdd_od                         |               | -0.1<br>0.1  |                | μΑ<br>μΑ |
| IOS               | Output Short Circuit Current                                                               |                                                        |               | +/-17        |                | mA       |
| Power Su          | pply Characteristics                                                                       |                                                        |               |              |                |          |
| IA                | Analog Supply Current                                                                      | Power down mode, no clock.<br>Operational mode in dark |               | 0.45<br>35.0 |                | mA<br>mA |
| ID                | Digital Supply Current                                                                     | Power down mode, no clock.<br>Operational mode in dark |               | 0.15<br>16.0 |                | mA<br>mA |
|                   | •                                                                                          | •                                                      |               | •            |                |          |

The following specifications apply for all VDD pins= +3.3V. Boldface limits apply for TA =  $T_{MIN}$  to  $T_{MAX}$ : all other limits  $T_A = 25^{\circ}C$ .

Conditions

# **Power Dissipation Specifications**

The following specifications apply for All VDD pins = +3.3V, mclk = 48MHz, Hclk = 12MHz, frame rate = 30Hz, vref = 1.1 volt. Boldface limits apply for TA =  $T_{MIN}$  to  $T_{MAX}$ : all other limits  $T_A$  = 25°C.

| Symbol           | Parameter                 | Conditions       | Min<br>note 9 | Typical<br>note 8 | Max<br>note 9 | Units |
|------------------|---------------------------|------------------|---------------|-------------------|---------------|-------|
| P <sub>dwn</sub> | Power Down                | no clock running |               | 1.98              |               | mW    |
| PWR              | Average Power Dissipation | in dark          |               | 168               |               | mW    |

www.kodak.com/go/imagers 585-722-4385

7

# Video Amplifier Specifications

The following specifications apply for all VDD pins= +3.3V. Boldface limits apply for TA =  $T_{MIN}$  to  $T_{MAX}$ : all other limits  $T_A = 25^{\circ}C$ 

| Symbol            | Parameter                     | Conditions       | Min<br>note 9 | Typical<br>note 8 | Max<br>note 9 | Units |
|-------------------|-------------------------------|------------------|---------------|-------------------|---------------|-------|
| V <sub>gain</sub> | Video Amplifier Nominal Gain  | 64 linear steps  |               | 0-15              |               | dB    |
| C <sub>gain</sub> | Color Amplifiers Nominal Gain | 128 linear steps | 0             | 0-14              |               | dB    |

# AC Electrical Characteristics

The following specifications apply for All VDD pins = +3.3V. Boldface limits apply for  $T_A = T_{MIN}$  to  $T_{MAX}$ : all other limits  $T_A = 25^{\circ}C$ 

| Symbol                            | Parameter                            | Conditions           | Min<br>note 9 | Typical<br>note 8 | Max<br>note 9 | Units   |
|-----------------------------------|--------------------------------------|----------------------|---------------|-------------------|---------------|---------|
| F <sub>mclk</sub>                 | Input Clock Frequency                |                      | 12            |                   | 48            | MHz     |
| T <sub>ch</sub>                   | Clock High Time                      | @ CLK <sub>max</sub> | 10            |                   | 45            | ns      |
| T <sub>cl</sub>                   | Clock Low Time                       | @ CLK <sub>max</sub> | 10            |                   | 45            | ns      |
|                                   | Clock Duty Cycle                     | @ CLK <sub>max</sub> | 45/55         |                   | 55/45         | min/max |
| T <sub>rc</sub> , T <sub>fc</sub> | Clock Input Rise and Fall Time       |                      |               |                   |               | ns      |
| F <sub>hclk</sub>                 | Internal System Clock Fre-<br>quency |                      | 1.0           |                   | 14.0          | MHz     |
| T <sub>reset</sub>                | Reset pulse width                    |                      | 1.0           |                   |               | μs      |
| FRM <sub>rate</sub>               | Frame Rate                           |                      | 1             |                   | 30            | fps     |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Note 2: All voltages are measured with respect to VSS = vss\_ana = vss\_od = vss\_dig = 0V, unless otherwise specified.

- Note 3: When the voltage at any pin exceeds the power supplies (VIN < VSS or VIN > VDD), the current at that pin should be limited to 25mA. The 50mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 25mA.
- Note 4: The absolute maximum junction temperature (TJmax) for this device is 125°C. The maximum allowable power dissipation is dictated by TJmax, the junction-to-ambient thermal resistance ( $\Theta$ JA), and the ambient temperature (T<sub>A</sub>), and can be cal-

culated using the formula PDMAX = (TJmax -  $T_A$ )/ $\Theta$ JA. In the 48-pin LCC,  $\Theta$ JA is 38.5°C/W, so PDMAX = 2.5W at 25°C

and 1.94W at the maximum operating ambient temperature of 50°C. Note that the power dissipation of this device under normal operation will be well under the PDMAX of the package.

Note 5: Human body model is 100pF capacitor discharged through a 1.5kΩ resistor. Machine model is 220pF discharged through ZERO Ohms.

Note 6: See AN450, "Surface Mounting Methods and Their Effect on Product Reliability", or the section entitled "Surface Mount" found in any post 1986 National Semiconductor Linear Data Book, for other methods of soldering surface mount devices.

Note 7: The analog inputs are protected as shown below. Input voltage magnitude up to 500mV beyond the supply rails will not damage this device. However, input errors will be generated If the input goes above AV+ and below AGND.



Note 8: Typical figures are at TJ = 25°C, and represent most likely parametric norms.

Note 9: Test limits are guaranteed to AOQL (Average Outgoing Quality Level).

Note 10: The dew point temperature (the temperature below which there is a possibility of moisture condensation forming inside the package) of the package is rated at -20°C. Suitable precautions should be taken to avoid dew formation when operating the sensor between -40°C and -20°C.

**KAC-9628** 

# **CMOS Active Pixel Array Specifications**

| Parameter                                         | Value                      | Units            |
|---------------------------------------------------|----------------------------|------------------|
| Number of pixels (row, column)<br>Total<br>Active | 664 x 504<br>648 x 488     | pixels<br>pixels |
| Array size (x,y Dimensions)<br>Total<br>Active    | 4.98 x 3.78<br>4.86 x 3.66 | mm<br>mm         |
| Pixel Pitch                                       | 7.5                        | μm               |
| Fill Factor without micro-lens                    | 47                         | %                |

# Image Sensor Specifications

The following specifications apply for All VDD pins = +3.3V,  $T_A = 25^{\circ}C$ , Illumination Color Temperature = 2500°K, IR cutoff filter at 700nm, mclk = 48MHz, Hclk = 12MHz, frame rate = 30Hz, vref = 1.1 volt, video gain 0dB.

| Parameter                                                  | Description                                                                                                                            | Min<br>note 9 | Typical<br>note 8 | Max<br>note 9 | Units      |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------------|---------------|------------|
| Optical Sensitivity <sup>1,2</sup><br>red<br>green<br>blue | Measured at the input of the A/D                                                                                                       |               | 2.7<br>1.4<br>0.9 |               | Volt/lux.s |
| Dark Signal                                                | The pixel output signal due to dark cur-<br>rent.                                                                                      |               | 130               |               | LSBs/s     |
| Read Noise <sup>2</sup>                                    | The RMS temporal noise of the pixel out-<br>put signal in the dark averaged over all<br>pixels in the array.                           |               | 4                 |               | LSBs       |
| Dynamic Range <sup>2,3</sup>                               | The ratio of the saturation pixel output signal and the read noise expressed in dB.                                                    |               | 62                |               | dB         |
| FPN                                                        | Fixed Pattern Noise: the RMS spatial noise in the dark excluding the effect of read noise.                                             |               | 0.1               |               | %          |
| PRNU                                                       | Photo Response Non Uniformity: the<br>RMS variation of pixel sensitivities as a<br>percentage of the average optical sensi-<br>tivity. |               | 1.5               |               | %          |

The optical sensitivity at the A/D output, in units of LSBs/lux.s, can be calculated using: 1

 $\frac{4096}{vref} \cdot Optical \ Sensitivity$ 

2.

For effect of clock frequency on Sensitivity, Read Noise and Dynamic range see KAC-9628 Application note 1. For effect of sensor operation in piecewise linear mode on Dynamic range see KAC-9628 Application note 2. 3.

# **Blemish Specifications**

Due to random process deviations, not all pixels in an image sensor array will react in the same way to a given light condition. These variations are known as blemishes.

Eastman Kodak tests the KAC-9628 CMOS image sensor under both dark and illuminated conditions. These two tests are referred to as "Dark Tests" and "Standard Light Tests" respectively.

For full documentation of the KAC-9628 blemish specification and test conditions please refer to the "KAC-9628 Blemish Specification" document.





# **Functional Description**

#### **OVERVIEW** 1.0

**KAC-9628** 

#### 1.1 Light Capture and Conversion

The KAC-9628 contains a CMOS active pixel array consisting of 488 rows by 648 columns. This active region is surrounded by 8 columns and 8 rows of optically shielded (black) pixels as shown in Figure7.



#### Figure 7: CMOS APS region of the KAC-9628

The color filters are Bayer pattern coded starting at row 8 and column 8. (rows 0 to 7 & columns 0 to 7 are black). The color coding is green, red, green, red until the end of row 8, then blue, green, blue, green until the end or row 9 and so on (see Figure 7).

At the beginning of a given integration time the on-board timing and control circuit will reset every pixel in the array one row at a time as shown in Figure 8

Note that all pixels in the same row are simultaneously reset, but not all pixels in the array



Figure 8. Sensor Addressing Scheme

At the end of the integration time, the timing and control circuit will address each row and simultaneously transfer the integrated value of the pixel to a correlated double sampling circuit and then to a shift register as shown in Figure 8.

Once the correlated double sampled data has been loaded into the shift register, the timing and control circuit will shift them out one pixel at a time starting with column "a".

The pixel data is then fed into an analog video amplifier, where a user programmed gain is applied, then to the color amplifiers (red, green, blue), where each color gain can be individually adjusted (see Figure ).

After gain and color gain adjustment the analog value of each pixel is converted to 12 bit digital data as shown in Figure .



#### Analog Signals Conditioning & Conversion to Digital

The digital pixel data is further processed to:

- · remove defects due to bad pixels,
- compensate black level, before being framed and presented on the digital output port. (see Figure 9).



Figure 9. Digital Pixel Processing.

#### **Program and Control Interfaces** 1.2

The programming, control and status monitoring of the KAC-9628 is achieved through a two wire I<sup>2</sup>C compatible serial bus. In addition, a slave address pin is provided (see Figure 10).



#### Figure 10. Control Interface to the KAC-9628.

Additional control and status pins: snapshot and external event synchronization are provided allowing the latency of the serial control port to be bypassed during single frame capture. An interrupt request pin is also available allowing complex snapshot operations to be controlled via an external micro-processor (see Figure 11).



#### Figure 11. Snapshot & External Event Trigger Signals

# Functional Description (continued)

### 2.0 WINDOWING

The integrated timing and control circuit allows any size window in any position within the active region of the array to be read out with a 1x1 pixel resolution. The window read out is called the "*Display Window*".

A "Scan Window" must be defined first, by programing the start and end row addresses as shown in Figure 12. Four coordinates (start row address, start column address, end row address & end column address) are programmed to define the size and location of the "Display Window" to be read out (see Figure 12).



Figure 12. Windowing

#### Notes:

- Note a: The "Display Window" must always be defined within the "Scan Window".
- Note b: By default the "Display Window" is the complete array.
- Note c: The end column address of the "Display Window" cannot be smaller than 3F hex (63 Decimal).
- Note d: New "Scan Window" coordinates only take effect at the beginning of the first frame after the UpdateSettings bit is set in the UPDATE register.

#### 2.1 Programming the scan window (mode a, default)

Two registers (SROWS & SROWE) are provided to program the size of the *scan window*. The start and end row address of the *scan window* is given by:

scan row start address = (2\* SwStartRow) + SwLsb scan row end address = (2\* SwEndRow) + 1 + SwLsb

#### Where:

SwStartRow

is the contents of the Scan Window start row register (SROWS)

SwEndROW

is the contents of the *Scan Window* end row register (SROWE)

SwLsb

is bit 6 of the *Display Window* LSB register (DWLSB)

This mode is provided for backward compatibility with the KAC-9627 and KAC-9617 CMOS image sensors.

#### 2.2 Programming the scan window (mode b)

To programme the scan window in mode b, bit 0 of the Scan Window LSB Register (SROWLSB). In this mode the binary value of scan window start and end row addresses are given by

scan row start address (bin) = [SwStartRow, SwStartRowLsb] scan row end address (bin) = [SwEndRow, SwEndRowLsb]

Where:

#### SwStartRow

is the contents of the *Scan Window* start row register (SROWS)

SwEndRow

is the contents of the Scan Window end row register (SROWE)

SwStartRowLsb

is the contents of bit 7 of the *Scan Window Row LSB* register (SROWLSB)

#### SwEndRowLsb

is the contents of bit 6 of the Scan Window Row LSB register (SROWLSB)

#### 2.3 Updating the Scan Window

After the "Scan Window" coordinates have been programmed, the UpdateSettings bit in the UPDATE register should be set. The timing and control circuit will set the new "Scan Window" at beginning of the next frame and reset the UpdateSettings bit in the UPDATE register.

#### 2.4 Programming the Display Window

Five register (DROWS, DROWE, DCOLS, DCOLE and DWLSB) are provided to program the display window as described in the register section of this datasheet.

### 3.0 READ OUT MODES

#### 3.1 Progressive Scan Readout Mode

In progressive scan readout mode, every pixel in every row in the display window is consecutively read out, one pixel at a time, starting with the left most pixel in the top most row. Hence, for the example shown in Figure 13, the read out order will be *a0,b0,...,r0* then *a1,b1,...,r1* and so on until pixel *r20* is read out.



Figure 13. Progressive Scan Read Out Mode

# Functional Description (continued)

### 3.2 Interlaced Readout Mode

In interlaced readout mode, pixels are read out in two fields, an *Odd Field* followed by an *Even Field*.

The Odd Field, consisting of all odd row pairs contained within the display window, is read out first. Each pixel in the "Odd Field" is consecutively read out, one pixel at a time, starting with the top left most pixel.

The *Even Field*, consisting of all even row pairs contained within the display window, is then read out. Each pixel in the "*Even Field*" is consecutively read out, one pixel at a time, starting with the top left most pixel.

### Notes:

KAC-9628

- Note a: When using a color sensor in interlace mode, the *ScanMode* bit in the MCFG1 register should be set to a logic one.
- Note b: If a *Scan Window* is defined with an odd number of rows, the timing and control circuit will automatically append an additional row. The is only true when the *ScanMode* bit in the MCFG1 register is set to a logic one.

The following are examples of how programming different scan window sizes effect the interlace read out:

**Example 1,** figure 14 shows a "*Scan Window*" of 20 rows and a "*Display Window*" of 20 rows and 18 columns. This is broken up into two fields:

- The odd field is read out first. The odd field will consist of pixels *a0,b0,...,r0*; *a1,b1,...,r1*; ... ; *a17,b17,...r17* as shown in figure 14.
- The even field is then read out. The even field will consist of pixels a2,b2,...,r2; a3,b3,...,r3; ...; a19,b19,...,r19 as shown in figure 14.



**Example 2**, figure 15 shows an interlace read out when a "*Scan Window*" of 5 or 6 rows and a "*Display Window*" of 5 or 6 row and 18 columns is programmed.



**Example 3**, figure 16 shows an interlace readout when a "*Scan Window*" of 9 or 10 rows and a "*Display Window*" of 9 or 10 row and 18 columns is programmed.



**Example 4**, Figure shows an interlace readout when a "*Scan Window*" of 3 or 4 rows and a "*Display Window*" of 3 or 4 row and 18 columns is programmed.



Figure 17. Interlace Read Out Example 3

# Functional Description (continued)

## 4.0 SUB-SAMPLING MODES

#### 4.1 2:1 Sub-Sampling

The timing and control circuit can be programmed to sub-sample pixels in the display window vertically, horizontally or both, with an aspect ratio of 2:1 as illustrated in figure 18.







Column/Horizontal



Not Read Out

Figure 18. 2:1 Horizontal and Vertical Sub-Sampling

### Notes:

- Note a: To program the sensor in 2:1 Sub-sampling the *HSub-SamEn* bit in the MCFG1 register should to be set to a logic one.
- Note b: Setting the *HSubSamEn* bit in the MCFG1 to a logic one will switch on the horizontal sub-sampling, while setting the *VSubSamEn* bit in the MCFG1 register will switch on the vertical sub-sampling.
- Note c: Sub-sampling cannot be used with interlace readout mode.
- Note d: When using horizontal sub-sampling Pclk is divided by 2. The active time of Hsync is the same in subsampled and non sub-sampled mode. Horizontal sub-sampling does not increase frame rate.

### 4.2 4:2 Sub-Sampling

The timing and control circuit can be programmed to sub-sample pixels in the display window vertically, horizontally or both, with an aspect ratio of 4:2 as illustrated in figure 19



Figure 19. 4:2 Horizontal and Vertical Sub-Sampling

#### Notes:

Not Read Out

- Note a: To program the sensor in 4:2 Sub-sampling the *HSub-SamEn* bit in the MCFG1 register should to be set to a logic zero.
- Note b: Setting the *HSubSamEn* bit in the MCFG1 to a logic one will switch on the horizontal sub-sampling, while setting the *VSubSamEn* bit in the MCFG1 register will switch on the vertical sub-sampling.
- Note c: Sub-sampling cannot be used with interlace readout mode.
- Note d: When using horizontal sub-sampling Pclk is divided by 2. The active time of Hsync is the same in subsampled and non sub-sampled mode. Horizontal sub-sampling does not increase frame rate.

www.kodak.com/go/imagers 585-722-4385

Downloaded from Elcodis.com electronic components distributor

lodak

# Functional Description (continued)

# 5.0 FRAME RATE & EXPOSURE CONTROL

### 5.1 Introduction

A frame is defined as the time it takes to reset every pixel in the array, integrate the incident light, convert it to digital data and present it on the digital video port. This is not a concurrent process and is characterized in a series of events each needing a certain amount of time as shown in Figure 20.



Figure 20. Frame Readout Flow Diagram

The following factors effect frame rate, the:

- frequency of Hclk
- size of the "Scan Window"
- sub sampling mode
- programmed row delay
- programmed frame delay.

The following factors effect exposure but not frame rate

- analog gain
- integration time
- modification of the sensor's linear response.

This section describes how to program the frame rate and exposure time.

### 5.2 Analog Gain and Color Gain

There are two analog gain stages built into the sensor before the A/D allowing the video and separate color gains to be programmed.

The video gain is given by:

Where:

*VidGain* is the six bit video gain step programmed in the VGAIN register

The red gain is given by:

Where:

*RGain* is the six bit video gain step programmed in the RGAIN register

The green gain is given by:

Where:

GGain is the six bit video gain step programmed in the GGAIN register

The blue gain is given by:

#### Where:

BGain is the six bit video gain step programmed in the BGAIN register

## Functional Description (continued)

#### 5.3 Clock Generation

The KAC-9628 contains a clock generation module (figure 21) that will create three clocks as follows:

Hclk, the horizontal clock. This is an internal system clock and can be programmed to be the input clock (mclk) or mclk divided by any number between 1 and 31. All exposure times are in multiples of this clock.

To set the frequency of this clock the *HclkGen* bits in the VCLKGEN register should be programed.For the new frequency to take effect the *UpdateSettings* bit in the UPDATE register should be set. The timing and control circuit will set the new *Hclk* frequency at beginning of the next frame and reset the *UpdateSettings* bit in the UPDATE register.

- pclkthe pixel clock. This is the external pixel clock<br/>that appears at the digital video port. pclk is<br/>always equal to *Hclk* except when the sensor is<br/>programmed to work sub-sampling mode in<br/>which case pclk will be equal to *Hclk* divided by<br/>2. This clock cannot be programed.
- Aclk the array clock. This is an internal clock used by the pixel array. Its frequency does not effect the exposure time.

To set the frequency of this clock the *AclkGen* bits in the VCLKGEN register should be programed. For the new frequency to take effect the *UpdateSettings* bit in the UPDATE register should be set. The timing and control circuit will set the new *Hclk* frequency at beginning of the next frame and reset the *UpdateSettings* bit in the UPDATE register.





#### 5.4 Full Frame Integration

Full frame integration is when each pixel in the array integrates light incident on it for the duration of a frame (see Figure 22).

The number of *Hclk* clock cycles required to process & shift out one row of pixels is given by:

Where:

 $\begin{array}{ll} R_{opcycle} & \text{is a fixed integer value of 780 representing the} \\ Row Operation Cycle Time in multiples of Hclk clock cycles. It is the time required to carry out all fixed row operations outlined in Figure 20. \\ a programmable value between 0 & 2047 representing the Pow Delay Time in multiples of Hclk. \end{array}$ 

senting the *Row Delay Time* in multiples of *Hclk*. This parameter allows the *Row Operation Cycle* time to be extended. (See the Row Delay High and Row Delay Low registers).

New  $R_{delay}$  values only take effect at the beginning of the first frame after the *UpdateSettings* bit is set in the UPDATE register.

The number of rows in a scan window is given by:

Where:

| RAD <sub>end</sub>   | is the end row address of the defined scan win-   |
|----------------------|---------------------------------------------------|
|                      | dow. (See section 2.0)                            |
| RAD <sub>start</sub> | is the start row address of the defined scan win- |
|                      | dow. (Scan section 2.0).                          |

The number of *Hclk* clocks required to process a full frame is given by:

Where:

*M<sub>factor</sub>* is a Mode Factor which must be applied. It is dependent on the selected mode of operation as shown in the table below:

| Progressive Scan                      | 1   |
|---------------------------------------|-----|
| Vertical Sub-sampling or<br>Interlace | 0.5 |

- SWN<sub>rows</sub> is the Number of Rows in Selected Scan Window.
- *F<sub>delay</sub>* a programmable value between 0 & 4096 representing the *Inter Frame Delay* in multiples of *RN<sub>Hclk</sub>*. This parameter allows the frame time to be extended. (See the Frame Delay High and Frame Delay Low registers).

New *F<sub>delay</sub>* values only take effect at the beginning of the first frame after the *UpdateSettings* bit is set in the UPDATE register. The frame rate is given by:







#### 5.5 **Partial Frame Integration**

In some cases it is desirable to reduce the time during which the pixels in the array are allowed to integrate incident light without changing the frame rate.

This is known as Partial Fame Integration and can be achieved by resetting pixels in a given row ahead of the row being selected for readout as shown in Figure 22. The number of Hclk clocks required to process a partial frame is given by:

Where:

- is the number of Hclk clock cycles required to RN<sub>Hclk</sub> process & shift out one row of pixels.
- is the number of rows ahead of the current row l<sub>time</sub> to be reset. (See the Integration Time High and Low registers).

New Itime values only take effect at the beginning of the first frame after the UpdateSettings bit is set in the UPDATE register.

The Integration time is subject to the following limits:

| Mode             | Limit                                         |
|------------------|-----------------------------------------------|
| Progressive Scan | $I_{time} \le SWN_{rows +} F_{delay}$         |
| Interlace        | $I_{time} \le 2^* (SWN_{rows +} F_{delay})$   |
| Sub-Sampled      | $I_{time} \le 0.5 * (SWN_{rows +} F_{delay})$ |

#### 5.6 Modification of Linear Response Curve

The electro-optic transfer curve of the pixel array is linear. While a linear response is satisfactory for capturing images containing similar brightness levels, it is not always satisfactory for capturing images with a large variation of brightness levels.

For a fixed integration time, pixels capturing bright areas of a scene will saturate much faster than pixels capturing darker regions. When there is a large variation in the light intensities between the dark and light regions it is not possible to simultaneously capture the detail in both regions. One would have to be sacrificed.

Since the response of the human eye to light is non-linear, a non- linear response such as that shown with the dashed curve in figure 23 would allow the detail in both the light and dark regions of the image to be captured and seen.

The timing and control circuit built into the KAC-9628 allows the linear response of the electro-optic response to be modified into a piece-wise linear response (approximate gamma)



Figure 23. Linear & Non Linear Transfer Responses

### Functional Description (continued)

The KAC-9628 integrated timing and control circuit allows up to two break points to be programmed such that a piecewise linear response can be achieved as shown with the green lines in figure 23.

To operate the sensor in piecewise linear mode a 56k ohm resistor must be connected to pin 41 and the following sequence must be written after system reset:

| Address (Hex) | Value                  |
|---------------|------------------------|
| 03Hex         | set bit 3 to a logic 1 |
| 32Hex         | 40Hex                  |
| 30Hex         | 40Hex                  |
| 03Hex         | set bit 3 to a logic 0 |

Two registers are provided to define each break point. The *Level* register and the *Sensitivity* register.

The sensitivity of the first branch, (slope 0 in figure 24), is determined by the time settings and the image sensor characteristics. The sensitivity (slope), of the other branches is determined by the value programmed in the *Sensitivity* registers. The levels at which the piecewise linear curve switches from one slope to another are determined by the values programmed in the *Level* registers.

#### 5.7 Frame Rate Programming Guide

The table bellow can be used as a guide for programming the sensor. Note that it is assumed that the sensor is being driven with a 48MHz clock. All programmed values are given in decimal.

| register | vclkgen | rdelayh | rdelayl | fdelayh | fdelayl | srows | srowe | dwlsb |
|----------|---------|---------|---------|---------|---------|-------|-------|-------|
| address  | 05hex   | 15hex   | 16hex   | 17hex   | 18hex   | 0Bhex | 0Chex | 12hex |
| fps      |         | [10:8]  | [7:0]   | [11:8]  | [7:0]   | [8:1] | [8:1] |       |
| 30       | 4       | 0       | 0       | 0       | 9       | 0     | 251   | 50    |
| 15       | 4       | 0       | 0       | 2       | 40      | 0     | 251   | 50    |
| 7.5      | 4       | 0       | 0       | 6       | 12      | 0     | 251   | 50    |
| 3.75     | 4       | 3       | 12      | 6       | 12      | 0     | 251   | 50    |
| 25       | 4       | 0       | 172     | 0       | 0       | 0     | 251   | 50    |
| 12.5     | 5       | 0       | 0       | 1       | 226     | 0     | 251   | 50    |
| 6.25     | 5       | 0       | 0       | 5       | 188     | 0     | 251   | 50    |
| 3.125    | 4       | 0       | 156     | 14      | 14      | 0     | 251   | 50    |
| 5        | 4       | 2       | 255     | 4       | 23      | 0     | 251   | 50    |
| 4        | 5       | 0       | 0       | 10      | 12      | 0     | 251   | 50    |
| 3        | 5       | 0       | 0       | 14      | 14      | 0     | 251   | 50    |
| 2        | 6       | 0       | 200     | 13      | 248     | 0     | 251   | 50    |
| 1        | 6       | 3       | 241     | 15      | 126     | 0     | 251   | 50    |

www.kodak.com/go/imagers 585-722-4385



odak

**KAC-9628** 

Figure 24. Break Points Programming

The maximum illumination level (see figure 24) that can be detected by the sensor is determined by the settings of the level and slope registers.

For a full explanation of how to use the KAC-9628 in piecewise linear mode refer to KAC-9618/28 Application note 2.



#### 6.0 SNAPSHOT MODE

#### 6.1 Introduction

Two dedicated pins are provided on the KAC-9628, **snapshot**, and **extsync** allowing the sensor to be externally controlled to capture a single image.

The **snapshot** input pin is used to trigger a snapshot, while the **extsync** output pin is used to synchronize a light source, strobe or mechanical shutter.

#### 6.2 Taking a Snapshot

By default the sensor will operate in the **VIDEO** state (see figure 26). To take a snapshot, the snapshot mode must be enabled by setting the *SnapEnable* bit in the SNAPSHOTMODE register to a logic 1. This will cause the sensor to enter the **FREEZE** state at the end of the current frame. In the **FREEZE** state the sensor is idle.

The sensor will leave the **FREEZE** state and return to **VIDEO** state when the snapshot mode is disabled (*SnapEnable* bit in the SNAPSHOTMODE register set to a logic 0)



#### Figure 26. Snapshot Mode

Alternatively, when an active snapshot signal is applied to the snapshot input pin an internal trigger signal, *TRIGGER*, is generated as shown in figure 27. The trigger generation circuit will create two types of TRIGGER as follows:

- **Pulse Trigger** (*SnapshotMode* bit of the SNAPSHOTMODE register is cleared). In this mode (the default) a single TRIG-GER pulse will be generated.
- Level Trigger (*SnapshotMode* bit of the SNAPSHOTMODE register is set). In this mode the TRIGGER will remain high as long as an active level is held on the **snapshot** pin.

When a TRIGGER is generated, the sensor will enter the SNAP



Figure 27. TRIGGER Generation Logic

#### 6.3 The SNAP State in External Shutter Mode

To take a snapshot in external shutter mode, the *ShutterMode* bit of the SNAPSHOTMODE register must be set.

In this mode three consecutive operations will be carried out in the SNAP state as follows (see figure 25a):

- Array Reset, during which the extsync pin is kept in-active and the array is reset one row at a time. The number of times the array is reset is programmable from 1-3 frames, (see the SsFrames bits in the SNAPSHOTMODE register).
- Image Capture, the extsync pin will activate. The width of the extsync signal can be programed from 1 to 2047 lines by programming the integration time registers, ITMEH and ITIMEL.
- Array Read Out, the third and final operation reads the image data out one row at a time.

#### 6.4 The SNAP State in Normal Mode (default)

To take a snapshot in normal mode, the *ShutterMode* bit of the SNAPSHOTMODE register must be cleared. In this case the following consecutive operations will be carried out in the **SNAP** state (see figure 26b):

- Array Reset, during which the extsync pin is kept in-active and the array is reset one row at a time. The number of times the array is reset is programmable from 1-3 frames, (see the SsFrames bits in the SNAPSHOTMODE register).
- **Image Capture**, the **extsync** pin will activate and remain active for the duration of the capture time. The width of the image capture can be extended by programming FDELAYH and FDELAYL, which will increase integration time.
- Array Read Out, the image data is read out one row at a time. During this operation the extsync pin remains active.

#### 6.5 Return to the FREEZE State

When read out is complete the sensor will return to the **FREEZE** state.

#### 6.6 Return to the VIDEO state

If the snapshot mode is disabled before readout is complete (*SnapEnable* bit in the SNAPSHOTMODE register is set to a logic 0), then at the end of readout the sensor will return to the **VIDEO** state.

**KAC-9628** 

# Functional Description (continued)

# 7.0 SIGNAL PROCESSING

### 7.1 Bad Pixel Detection & Correction

The KAC-9628 has a built-in bad pixel detection and correction block that operates on the fly. This block can be switched off by the user.

### 7.2 Black Level Compensation

In addition to the programmable gain the KAC-9628 has a built in black level compensation block as illustrated in Figure 28. This block can be switched off.



Figure 28. Digital Black Level Compensation.

The black level compensation block subtracts the estimated average black level from the digital video output to compensate for the temperature and integration time dependent dark signal level of the pixels. Figure illustrates the black level estimation circuit built into the KAC-9618



Figure 29. Black Level Estimation Circuit

After optional clipping (the *Clip* parameter in the BLCOEFF register) of the MSB (used to remove the signal level of hot pixel noise, the block estimates the average of the black signal level by means of a low-pass filter that is applied to the series of black pixel signals of the black pixels that are included in the scan window. This low-pass filter features a programmable time-constant. The estimated average black level value is then subtracted from the pixel data. During readout of active pixels, the running average is frozen and not updated.

The transfer function (in Z-domain) of the low-pass filter in the black level estimation block is given by:

$$Y(z) = X(z) \frac{G}{z - (1 - G)}$$

where the gain G is programmable through  $\alpha :$ 

$$G = 2^{-(7 + \alpha)}$$

An increased value of  $\alpha$  (the *Alpha* parameter in the BLCOEFF register) increases the loop gain and therefore increases its time-constant, resulting in a slower update of the integrator.

The actual black pixels used for the black level estimation is dependent on the user defined scan window as illustrated in figure 30. In all cases only the inner 4 rows and columns are used.



Figure 30. Black Pixels Used For Black Level Estimation

# 8.0 POWER MANAGMENT

## 8.1 Power Up and Down

The KAC-9628 is equipped with an on-board power management system allowing the analog and digital circuitry to be switched off (power down) and on (power up) at any time.

The sensor can be put into power down mode by asserting a logic one on the "pdwn" pin or by writing to the power down bit in the main configuration register via the I<sup>2</sup>C compatible serial interface.

To power up the sensor a logic zero can be asserted on the "*pdwn*" pin or write to the power down bit in the main configuration register via the  $l^2C$  compatible serial interface.

It will take a few milliseconds for all the circuits to power up. The power management register contains a bit indicating when the sensor is ready for use. During this time the sensor cannot be used for capturing images. A status bit in the power management register will indicate when the sensor is ready for use.

# 9.0 OFFSET ADJUSTMENT

The level of the offset voltage determines the black level of the image and has a direct impact on the image quality. Too high an offset results in a white washed or hazy looking image, while too low of an offset results in a dark image with low contrast even though the light conditions are good.

For maximum image quality over a wide range of light conditions it is necessary to set an appropriate offset voltage before using the sensor to capture images.

The offset of each part can be adjusted by programming the offset control register (OCR) via the I<sup>2</sup>C compatible serial interface.

To calibrate the offset of a given part the following procedure should be followed:

- Disable the black level compensation block by writing a logic 1 to bit 4 of the Main Configuration Register 0 (MCFG0: address 02Hex).
- Set the sensor's gain to 1 by writing 00Hex to registers VGAIN, GGAIN, BGAIN, RGAIN.
- Calculate the average black level by reading a full frame and calculating the average black level (BL<sub>average</sub>) of the first and last 5 black pixels in the every row of the array.
- If the calculated average black level is greater than the target black level then set the OffSign bit of the OCR register to a logic 1, else set it to a logic 0.
- The offset can be adjusted by running the following binary search algorithm on the OffMag parameter in the OCR register:
- For n=6 to 1 step -1

• {

}

Set *OffMag* bit n in the OCR register to a logic one by writing over the  $l^2C$  compatible interface. Read a full frame and calculate the average black level (BL<sub>average</sub>) of the first and last 5 black pixels in the every row of the array

If  $(BL_{average} < 100)$  then

Reset OffMag bit n in the OCR register to 0

else

- Keep OffMag bit n set to one.
- Enable the black level compensation block (if desired) by writing a logic 0 to bit 4 of the Main Configuration Register 0 (MCFG0: address 02Hex)

# Functional Description (continued)

#### 10.0 SERIAL BUS

The serial bus interface consists of the sda (serial data), sclk (serial clock) and sadr (device address select) pins. The KAC-9628 can operate only as a slave.

The *sclk* pin is an input, it only and controls the serial interface, all other clock functions within KAC-9628 use the master clock pin, mclk.

#### Start/Stop Conditions 10.1

The serial bus will recognize a logic 1 to logic 0 transition on the sda pin while the sclk pin is at logic 1 as the start condition. A logic 0 to logic 1 transition on the sda pin while the sclk pin is at logic 1 is interrupted as the stop condition as shown in Figure 31



Figure 31. Start/Stop Conditions

#### 10.2 **Device Address**

The serial bus Device Address of the KAC-9628 is set to 1010101 when sadr is tied low and 0110011 when sadr is tied high. The value for sadr is set at power up.

#### 10.3 Acknowledgment

The KAC-9628 will hold the value of the sda pin to a logic 0 during the logic 1 state of the Acknowledge clock pulse on sclk as shown in Figure 32.



#### 10.4 Data Valid

The master must ensure that data is stable during the logic 1 state of the sclk pin. All transitions on the sda pin can only occur when the logic level on the sclk pin is "0" as shown in Figure 33.



Figure 33. Data Validity

#### Byte Format 10.5

Every byte consists of 8 bits. Each byte transferred on the bus must be followed by an Acknowledge. The most significant bit of the byte is should always be transmitted first. See Figure 34.

#### 10.6 Write Operation

A write operation is initiated by the master with a Start Condition followed by the sensor's *Device Address* and *Write* bit. When the master receives an Acknowledge from the sensor it can transmit 8 bit internal register address. The sensor will respond with a second Acknowledge signaling the master to transmit 8 write data bits. A third Acknowledge is issued by the sensor when the data has been successfully received. The write operation is completed when the master asserts a Stop Condition or a second Start Condition. See Figure 35.

#### **Read Operation** 10.7

A read operation is initiated by the master with a Start Condition followed by the sensor's Device Address and Write bit. When the master receives an Acknowledge from the sensor it can transmit the internal Register Address byte. The sensor will respond with a second Acknowledge. The master must then issue a new Start Condition followed by the sensor's Device Address and read bit. The sensor will respond with an Acknowl-

The read operation is completed when the master asserts a Not Acknowledge followed by Stop Condition or a second Start Con-

Р

bold sensor action

A

ack signal

from receiver

Ρ

9

KAC-962



# Functional Description (continued)

### 11.0 DIGITAL VIDEO PORT

The captured image is placed onto a flexible 12-bit digital port as shown in Figure 9. The digital video port consists of a programmable 12-bit digital Data Out Bus (*d[11:0]*) and three programmable synchronisation signals (*hsync, vsync, pclk*).

By default the synchronisation signals are configured to operate in *"master"* mode. They can be programed to operate in *"slave"* mode.

The following sections are a detailed description of the timing and programming modes of digital video port.

Pixel data is output on a 12-bit digital video bus. This bus can be tri-stated by asserting the *TriState* bit in the VIDEOMODE1 register.

#### 11.1 Digital Video Data Out Bus (d[11:0])

A programmable matrix switch is provided to map the output of the internal pixel framer to the pins of the digital video bus as illustrated in Figure 37.



This feature allows a programmable digital gain to be implemented when connecting the sensor to 8 or 10 bit digital video processing systems as illustrated in Figure 38. The unused bits on the digital video bus can be optionally tri-stated.



a) KAC-9628 Connected to a 10 bit Digital Image Processors



b) KAC-9628 Connected to a 8 bit Digital Image Processors

Figure 38. Example of connection to 10/8 bit systems

### Synchronisation Signals in Master Mode

By default the sensor's digital video port's synchronisation signals are configured to operate in master mode. In master mode the integrated timing and control block controls the flow of data onto the 12-bit digital port, three synchronisation outputs are provided:

- *pclk* is the pixel clock output pin.
- *hsync* is the horizontal synchronisation output signal.

*vsync* is the vertical synchronisation output signal.

#### 11.2 Pixel Clock Output Pin (pclk) (Master Mode)

The pixel clock output pin, *pclk*, is provided to act as a synchronisation reference for the pixel data appearing at the digital video out bus pins d[11:0]. This pin can be programmed to operate in two modes:

 In free running mode the pixel clock output pin, *pclk*, is always running with a fixed period. Pixel data appearing on the digital video bus *d[11:0]* are synchronized to a specified active edge of the clock as shown in Figure 39.



 In data ready mode, the pixel clock output pin (*pclk*) will produce a pulse with a specified level every time valid pixel data appears on the digital video bus *d[11:0]* as shown in Figure 40.

# KAC-9628

### Functional Description (continued)



Figure 40. pclk in Data Ready Mode

By default the pixel clock is a free running active low (pixel data changes on the positive edge of the clock) with a period equal to the internal *hclk*. The active edge of the clock can be programmed such that pixel data changes on the positive or negative edge of the clock.

#### 11.3 Horizontal Synchronisation Output Pin (hsync)

The horizontal synchronisation output pin, *hsync*, is used as an indicator for row data. The hsync output pin can be programmed to operate in two modes as follows:

• Level mode should be used when the pixel clock, *pclk*, is programmed to operate in *free running mode*. In level mode the *hsync* output pin will go to the specified level (high or low) at the start of each row and remain at that level until the last pixel of that row is read out on d[11:0] as shown in Figure 41. The *hsync* level is always synchronized to the active edge of *pclk*.



#### 11.4 Vertical/Horizontal Synchronisation Pin (vsync)

The vertical synchronisation output pin, *vsync*, is used as an indicator for pixel data within a frame. The *vsync* output pin can be programmed to operate in two modes as follows:

 Level mode should be used when the pixel clock, *pclk*, is programmed to operate in *free running mode*. In level mode the *vsync* output pin will go to the specified level (high or low) at the start of each frame and remain at that level until the last pixel of that row in the frame is placed on d[11:0] as shown in Figure 43. The *hsync* level is always synchronized to the active edge of *pclk*.



#### invalid pixel data Figure 43. vsync in Level Mode

#### · Pulse mode should be used when the pixel clock, pclk, is programmed to operate in data ready mode. In pulse mode the vsvnc output pin will produce a pulse at the end of each frame. The width of the pulse will be a minimum of four hclk cycles and its polarity can be programmed as shown in Figure 44. The vsync level is always synchronized to the active edge of pclk. pclk d[11:0] vsync Frame n+ Frame n a) vsync programmed to be active high pclk d[11:0] Frame n Frame n+ vsync b) vsync programmed to be active low (default) Invalid pixel data

#### Figure 44. vsync in pulse mode

#### 11.5 Odd/Even Mode

In odd/even mode the *vsync* signal is used to indicate when pixel data from an odd and even field is being placed on the digital video bus *d[11:0]*. The polarity of *vsync* can still be programmed in this mode as shown in Figure 45



www.kodak.com/go/imagers 585-722-4385

This feature is supported for both level and pulse mode.

#### **IMAGE SENSOR SOLUTIONS**

KAC-9628



# Functional Description (continued)

### 11.6 Synchronisation Signals in Slave Mode

The sensor's digital video port's synchronisation signals can be programmed to operate in slave mode. In slave mode the integrated timing and control block will only start frame and row processing upon the receipt of triggers from an external source.

Only two synchronization signals are used in slave mode as follows:

*hsync* is the row trigger input signal. *vsync* is the frame trigger input signal.

Figure 50 shows the KAC-9628's digital video port in slave mode connected to a digital video processor master DVP.



#### Figure 50. KAC-9628 in slave mode

#### 11.7 Row Trigger Input Pin (hsync)

The row trigger input pin, *hsync*, is used to trigger the processing of a given row. It must be activated for at least two "*mclk*" cycle. The first pixel data will appear at d[11:0] " $X_{mclk}$ " periods after the assertion of the row trigger, were  $X_{mclk}$  is given by:

$$X_{mclk}$$
 = 124 + DW<sub>StAd</sub>

Where:

# *DW*<sub>StAd</sub> is the value of the display window column start address.

The polarity of the active level of the row trigger is programmable. By default it is active high.

#### 11.8 Frame Trigger Input Pin (vsync)

The frame trigger input pin, *vsync*, is used to reset the row address counter and prepare the array for row processing. It must be activated for at least one "*mclk*" cycle and no more than 96 mclk cycles after the activation of *hsync* as illustrated in Figure 52.

The polarity of the active level of the row trigger is programmable. By default it is active high.



# **MEMORY MAP**

KAC-9628

| ADDR | Register  | Reset Value    | Notes  | Description                          |
|------|-----------|----------------|--------|--------------------------------------|
| 00h  | UPDATE    | 00h            |        | Update Settings Register.            |
| 01h  | REV       | Latest Silicon |        | Revision Register                    |
| 02h  | MCFG0     | 00h            |        | Main Configuration Register 0        |
| 03h  | MCFG1     | 00h            |        | Main Configuration Register 1        |
| 04h  | PCR       | 00h            |        | Power Control Register.              |
| 05h  | VCLKGEN   | 04h            |        | Video Clock Generator                |
| 06h  | VMODE0    | 00h            |        | Video Mode 0 Register                |
| 07h  | VMODE1    | 00h            |        | Video Mode 1 Register                |
| 08h  | VMODE2    | 00h            |        | Video Mode 2 Register                |
| 09h  | SNAPMODE  | 00h            |        | Snapshot Mode 0 Register             |
| 0Ah  |           | 00h            |        | Reserved                             |
| 0Bh  | SROWS     | 00h            | note a | Scan Window Row Start Register       |
| 0Ch  | SROWE     | FBh            | note a | Scan Window Row End Register         |
| 0Dh  | SWLSB     | 00h            | note a | Scan Window Mode B LSB Register      |
| 0Eh  | DROWS     | 00h            |        | Display Window Row Start Register    |
| 0Fh  | DROWE     | FBh            |        | Display Window Row End Register      |
| 10h  | DCOLS     | 00h            |        | Display Window Column Start Register |
| 11h  | DCOLE     | A5h            |        | Display Window Column End Register   |
| 12h  | DWLSB     | 32h            |        | Display Window LSB Register.         |
| 13h  | ITIMEH    | 00h            | note a | Integration Time High Register       |
| 14h  | ITIMEL    | 00h            | note a | Integration Time Low Register        |
| 15h  | RDELAYH   | 00h            | note a | Row Delay High Register              |
| 16h  | RDELAYL   | 00h            | note a | Row Delay Low Register               |
| 17h  | FDELAYH   | 00h            | note a | Frame Delay High Register            |
| 18h  | FDELAYL   | 00h            | note a | Frame Delay Low Register             |
| 19h  | VGAIN     | 00h            |        | Video Gain Register                  |
| 1Ah  | BGAIN     | 00h            |        | Blue Pixels Gain Register            |
| 1Bh  | GGAIN     | 00h            |        | Green Pixels Gain Register           |
| 1Ch  | RGAIN     | 00h            |        | Red Pixels Gain Register             |
| 1Dh  | BP1SLOPEH | 00h            | note a | Break Point 1 Slope High Register    |
| 1Eh  | BP1SLOPEL | 00h            | note a | Break Point 1 Slope Low Register     |
| 1Fh  | BP1LEVA   | 00h            |        | Break Point 1 Level Register A       |
| 20h  | BP2SLOPEH | 00h            | note a | Break Point 2 Slope High Register    |
| 21h  | BP2SLOPEL | 00h            | note a | Break Point 2 Slope Low Register     |
| 22h  | BP1LEVB   | 00h            |        | Break Point 1 Level Register B       |

www.kodak.com/go/imagers 585-722-4385

KAC-9628

# MEMORY MAP (continued)

| ADDR       | Register | Reset Value | Notes | Description                                      |
|------------|----------|-------------|-------|--------------------------------------------------|
| 23h<br>24h |          | 00h         |       | Reserved for factory use, must be set to 00 Hex. |
| 25h        | BP2LEV   | 00h         |       | Break Point 2 Level Register                     |
| 26h        | BLCOEFF  | 00h         |       | Black Level Compensation Coefficient Register    |
| 27h        | BPTH0H   | 00h         |       | Bad pixel Threshold 0 High Register              |
| 28h        | BPTH0L   | 00h         |       | Bad pixel Threshold 0 Low Register               |
| 29h        | BPTH1H   | 00h         |       | Bad pixel Threshold 1 High Register              |
| 2Ah        | BPTH1L   | 00h         |       | Bad pixel Threshold 1 Low Register               |
| 2Bh        | OCR      | 00h         |       | Offset Compensation Register.                    |
| 3Bh<br>7Fh |          |             |       | Reserved for future use.                         |

Note a: Programmed setting will only take effect after the UpdateSettings bit in the UPDATE register is set



# Register Set (continued)

**KAC-9628** 

The following section describes all available registers in the KAC-9628 register bank and their function.

| Register NameSettings UpMnemonicUPDATEAddress00 HexTypeRead/WriteReset Value00 Hex. |                               | date Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                                                 | Bit Symbol                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7:1                                                                                 |                               | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0                                                                                   | UpdateSettings                | Set to inform the integrated<br>timing and control circuit to<br>update the sensor with the<br>new settings. This bit is self<br>resetting. If this bit is set<br>anytime between the start of<br>vertical blanking until 4 rows<br>before the end of the frame<br>the values will take effect in<br>the next frame. If the update<br>bit is set from 3 rows before<br>end of frame until the start of<br>vertical blanking the registers<br>will either take effect in the<br>next frame or the frame after. |
| Register I                                                                          |                               | Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Mnemoni<br>Address<br>Type                                                          | c REV<br>01 Hex<br>Read Only. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Bit                                                                                 | Bit Symbol                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7:0                                                                                 | SiRev                         | The silicon revision register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                     |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Register NameMain CoAddress02 HexMnemonicMCFG0Type:Read/WrReset Value00 Hex |              | nfiguration 0<br>rite                                                                                                                                                                                                                                                                       |
|-----------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                                         | Bit Symbol   | Description                                                                                                                                                                                                                                                                                 |
| 7                                                                           | PwrUpBusy    | (Read Only Bit)                                                                                                                                                                                                                                                                             |
|                                                                             |              | Indicates that power on initializa-<br>tion is in progress. The sensor is<br>ready for use when this bit is at<br>logic 0.                                                                                                                                                                  |
| 6                                                                           | PwrDown      | Set to power down the sensor.<br>Writing a logic 1 to this register bit<br>has the same effect as taking the<br><i>pdwn</i> pin high. Clear (the default)<br>this bit to power up the sensor.                                                                                               |
| 5                                                                           | BPCorrection | Set to enable the bad pixel detec-<br>tion and correction circuit. Clear<br>(the default) to switch it off.                                                                                                                                                                                 |
| 4                                                                           | BlkLComp     | Set to disable the black level com-<br>pensation circuit. Clear (the<br>default) to switch it on.                                                                                                                                                                                           |
| 3                                                                           |              | Reserved                                                                                                                                                                                                                                                                                    |
| 2                                                                           | BPmode       | Set to configure the bad pixel cor-<br>rection circuit to operating in<br>monochrome mode (this should<br>be used with monochorme sen-<br>sors) Clear the (the default) to set<br>the bad pixel correction circuit to<br>operate in color mode (this should<br>be used with color sensors). |
| 1                                                                           |              | Reserved                                                                                                                                                                                                                                                                                    |
| 0                                                                           | GainMode     | Set to route all pixels to the green<br>gain amplifier. Clear (the default)<br>to route the green, green and blue<br>pixels to the green,green and blue<br>amplifiers.                                                                                                                      |

# Register Set (continued)

| BitBit SymbolDescription7ColorModeSet when using a monochrome<br>sensor. When this bit is at a<br>logic 1, Sub-Sampling is set to<br>2:1 and every other row is read<br>out during interlace readout-<br>mode. Clear (the default) when<br>using a color sensor. When this<br>bit is at logic 0, sub-sampling is<br>set to 4:2 and every other row<br>pair is read out during interlace<br>mode.6ScanModeSet to configure the sensor to<br>operate in interlace readout<br>mode. Clear (the default) to set<br>the sensor to operate in pro-<br>gressive scan read out mode.5HSubSamEnSet to enable horizontal sub-<br>sampling. Clear (the default) to<br>disable horizontal sub-<br>sampling is enabled PClk is<br>divided by 2. The Hsync active<br>time is the same in both sub-<br>sampled and non sub-sampled<br>mode. Therefore frame rate<br>does not increase with horizon-<br>tal sub-sampling.4VSubSamEnAssert to enable vertical sub-<br>sampled and non sub-sampled<br>mode. Therefore frame rate<br>does not increase with horizon-<br>tal sub-sampling.3Reserved2SlaveModeUse to configure the digital<br>video port's synchronisation sig-<br>nal to operate in slave mode. By<br>default the digital video's port's<br>synchronization signals are con-<br>figured to operate in master<br>mode.                            | Register NameMain Configuration 1Address03 HexMnemonicMCFG1TypeRead/WriteReset Value00 Hex |            |                                                                                                                                                                                                                                                                                                                        |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| sensor. When this bit is at a logic 1, Sub-Sampling is set to 2:1 and every other row is read out during interlace readout-mode. Clear (the default) when using a color sensor. When this bit is at logic 0, sub-sampling is set to 4:2 and every other row pair is read out during interlace mode.         6       ScanMode       Set to configure the sensor to operate in interlace readout mode. Clear (the default) to set the sensor to operate in interlace readout mode. Clear (the default) to set the sensor to operate in progressive scan read out mode.         5       HSubSamEn       Set to enable horizontal sub-sampling. Clear (the default) to disable horizontal sub-sampling. Clear (the default) to disable horizontal sub-sampling is enabled Pclk is divided by 2. The Hsync active time is the same in both sub-sampled and non sub-sampled mode. Therefore frame rate does not increase with horizontal sub-sampling. Clear (the default) to disable vertical sub-sampling.         4       VSubSamEn       Assert to enable vertical sub-sampling.         3       Reserved         2       SlaveMode       Use to configure the digital video's port's synchronization signal to operate in slave mode. By default the digital video's port's synchronization signals are configured to operate in master mode. | Bit                                                                                        | Bit Symbol | Description                                                                                                                                                                                                                                                                                                            |  |  |
| operate in interlace readout<br>mode. Clear (the default) to set<br>the sensor to operate in pro-<br>gressive scan read out mode.5HSubSamEnSet to enable horizontal sub-<br>sampling. Clear (the default) to<br>disable horizontal sub-<br>sampling. Clear (the default) to<br>disable horizontal sub-<br>sampling is enabled Pclk is<br>divided by 2. The Hsync active<br>time is the same in both sub-<br>sampled and non sub-sampled<br>mode. Therefore frame rate<br>does not increase with horizon-<br>tal sub-sampling.4VSubSamEnAssert to enable vertical sub-<br>sampling. Clear (the default) to<br>disable vertical sub-<br>sampling.3Reserved2SlaveModeUse to configure the digital<br>video port's synchronisation sig-<br>nal to operate in slave mode. By<br>default the digital video's port's<br>synchronization signals are con-<br>figured to operate in master<br>mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 7                                                                                          | ColorMode  | sensor. When this bit is at a<br>logic 1, Sub-Sampling is set to<br>2:1 and every other row is read<br>out during interlace readout-<br>mode. Clear (the default) when<br>using a color sensor. When this<br>bit is at logic 0, sub-sampling is<br>set to 4:2 and every other row<br>pair is read out during interlace |  |  |
| sampling. Clear (the default) to<br>disable horizontal sub-sampling.NOTE: When horizontal sub-<br>sampling is enabled Pclk is<br>divided by 2. The Hsync active<br>time is the same in both sub-<br>sampled and non sub-sampled<br>mode. Therefore frame rate<br>does not increase with horizon-<br>tal sub-sampling.4VSubSamEnAssert to enable vertical sub-<br>sampling. Clear (the default) to<br>disable vertical sub-sampling.3Reserved2SlaveModeUse to configure the digital<br>video port's synchronisation sig-<br>nal to operate in slave mode. By<br>default the digital video's port's<br>synchronization signals are con-<br>figured to operate in master<br>mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6                                                                                          | ScanMode   | operate in interlace readout<br>mode. Clear (the default) to set<br>the sensor to operate in pro-                                                                                                                                                                                                                      |  |  |
| sampling is enabled Pclk is<br>divided by 2. The Hsync active<br>time is the same in both sub-<br>sampled and non sub-sampled<br>mode. Therefore frame rate<br>does not increase with horizon-<br>tal sub-sampling.4VSubSamEnAssert to enable vertical sub-<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5                                                                                          | HSubSamEn  | sampling. Clear (the default) to                                                                                                                                                                                                                                                                                       |  |  |
| 3       Reserved         2       SlaveMode       Use to configure the digital video port's synchronisation signal to operate in slave mode. By default the digital video's port's synchronization signals are configured to operate in master mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                            |            | sampling is enabled Pclk is<br>divided by 2. The Hsync active<br>time is the same in both sub-<br>sampled and non sub-sampled<br>mode. Therefore frame rate<br>does not increase with horizon-                                                                                                                         |  |  |
| 2 SlaveMode Use to configure the digital video port's synchronisation signal to operate in slave mode. By default the digital video's port's synchronization signals are configured to operate in master mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4                                                                                          | VSubSamEn  | sampling. Clear (the default) to                                                                                                                                                                                                                                                                                       |  |  |
| video port's synchronisation sig-<br>nal to operate in slave mode. By<br>default the digital video's port's<br>synchronization signals are con-<br>figured to operate in master<br>mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3                                                                                          |            | Reserved                                                                                                                                                                                                                                                                                                               |  |  |
| 1:0 Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2                                                                                          | SlaveMode  | video port's synchronisation sig-<br>nal to operate in slave mode. By<br>default the digital video's port's<br>synchronization signals are con-<br>figured to operate in master                                                                                                                                        |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1:0                                                                                        |            | Reserved                                                                                                                                                                                                                                                                                                               |  |  |

# Kodak

| Addres<br>Mnemo<br>Type<br>Reset V                                       | s 04 H<br>nic PCR<br>Read                          | d/Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                                      | Bit Symbo                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7:4                                                                      |                                                    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3                                                                        | PwdnPGA                                            | Assert to power down the pro-<br>grammable video gain amplifier.<br>Clear (the default) to power up the<br>video gain amplifiers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2:1                                                                      | PwdnGA<br>[1:0]                                    | Assert (11) to power down the pro-<br>grammable color gain amplifiers.<br>Clear (00, the default) to power up<br>the analog gain amplifiers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0                                                                        | PwDnADC                                            | Assert to power down the 12 bit<br>analog to digital convertor. Clear<br>(the default) to power up the 12 bit<br>analog to digital convertor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Address 05 Hex<br>Mnemonic VCLKGE<br>Type Read/Wi<br>Reset Value 04 Hex. |                                                    | Generator Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Mnemo<br>Type<br>Reset V                                                 | s 05 H<br>nic VCL<br>Read<br>alue 04 H             | ex<br>KGEN<br>d/Write<br>ex.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Mnemo<br>Type                                                            | s 05 H<br>nic VCL<br>Read                          | ex<br>KGEN<br>d/Write<br>ex.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Mnemo<br>Type<br>Reset V                                                 | s 05 H<br>nic VCL<br>Read<br>alue 04 H             | ex<br>KGEN<br>d/Write<br>ex.<br>pol Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Mnemo<br>Type<br>Reset V<br>Bit                                          | s 05 H<br>nic VCL<br>Read<br>alue 04 H<br>Bit Symt | Description         Description         Description         March Exercises         Description         Description         March Exercises         Description         March Exercises         Description         March Exercises         Marclise Exercises |

#### **IMAGE SENSOR SOLUTIONS**



Register Set (continued)

| Register I<br>Address<br>Mnemoni<br>Type<br>Reset Val | Read/W     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                   | Bit Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7:6                                                   | PixDataSel | Use to program the number of active bits on the digital video bus d[11:0], starting from the MSB (d[11]). Inactive bits are tri-stated.:         00       12 bit mode, bits d[11:0] of the digital video bus are active. This is the default.         01       10 bit mode, bits d[11:2] of the digital video bus are active.         10       8 bit mode, bits d[11:2] of the digital video bus are active.         10       8 bit mode, bits d[11:4] of the digital video bus are active.         11       Reserved. |
| 5:4                                                   | PixDataMsb | Use to program the routing of the MSB output of the internal video           A/D to a bit on the digital video           bus.           00         A/D [11:0] -> d[11:0].           01         A/D [10:0] -> d[11:1]           10         A/D [9:0] -> d[11:2]           11         A/D [8:0] -> d[11:3]                                                                                                                                                                                                               |
| 3:0                                                   |            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val | Read/W     | 1                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                 | Bit Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7                                                   | PixClkMode | Assert to set the <i>pclk</i> to "data ready mode". Clear, the default, to set <i>pclk</i> to "free running mode".                                                                                                                                                                                                                                                                                                  |
| 6                                                   | VsyncMode  | Assert to set the <i>vsync</i> pin to<br>"pulse mode". Clear (the default)<br>to set the <i>vsync</i> signal to "level<br>mode".                                                                                                                                                                                                                                                                                    |
| 5                                                   | HsyncMode  | Assert to force the <i>hsync</i> signal to<br>pulse for a minimum of four pixel<br>clocks at the end of each row.<br>Clear (the default) to force the<br><i>hsync</i> signal to a level indicating<br>valid data within a row.                                                                                                                                                                                      |
| 4                                                   | PixClkPol  | Assert to set the active edge of<br>the pixel clock to negative. Clear<br>(the default) to set the active edge<br>of the clock to positive.                                                                                                                                                                                                                                                                         |
| 3                                                   | VsynPol    | Assert to force the <i>vsync</i> signal to<br>generate a logic 0 during a frame<br>readout ( <i>Level Mode</i> ), or a nega-<br>tive pulse at the end of a frame<br>readout ( <i>Pulse Mode</i> ). Clear (the<br>default) to force the <i>vsync</i> signal<br>to generate a logic 1 during a<br>frame readout ( <i>Level Mode</i> ), or a<br>negative pulse at the end of a<br>frame readout ( <i>Pulse Mode</i> ). |
| 2                                                   | HsynPol    | Assert to force the <i>hsync</i> signal to<br>generate a logic 0 during a row<br>readout ( <i>Level Mode</i> ), or a nega-<br>tive pulse at the end of a row<br>readout ( <i>Pulse Mode</i> ). Clear (the<br>default) to force the <i>hsync</i> signal<br>to generate a logic 1 during a row<br>readout ( <i>Level Mode</i> ), or a nega-<br>tive pulse at the end of a readout<br>( <i>Pulse Mode</i> ).           |
| 1                                                   | OddEvenEn  | Assert to force the <i>vsync</i> pin to act<br>as an odd/even field indicator.<br>Clear (the default) to force the<br><i>vsync</i> pin to act as a vertical syn-<br>chronization signal.                                                                                                                                                                                                                            |
| 0                                                   | TriState   | Assert to tri-state all output signals<br>(data and control) on the digital<br>video port. Clear (default) to<br>enable all signals (data and con-<br>trol) on the digital video port.                                                                                                                                                                                                                              |

# Register Set (continued)

| Register NameDigital VAddress08 HexMnemonicVMODE2TypeRead/WrReset Value00 HexBitBit Symbol |          | 2<br>rite                                        |                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------------------------------------------------------------|----------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                                                        | Bit S    | Symbol                                           |                                                                                                                                                                                       | Description                                                                                                                                                                                                                                                                                                                                                      |
| 7:4                                                                                        | -        |                                                  | Use to program the leading edge<br>of <i>hsync</i> to the first valid pixel at<br>the beginning of each row. This<br>can be 0-hex to F-hex corre-<br>sponding to 0 - 15 pixel clocks. |                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                            |          |                                                  |                                                                                                                                                                                       | iult 0.                                                                                                                                                                                                                                                                                                                                                          |
| 3:0                                                                                        |          |                                                  |                                                                                                                                                                                       | erved                                                                                                                                                                                                                                                                                                                                                            |
| Registe<br>Address<br>Mnemo<br>Type<br>Reset V                                             | s<br>nic | Snapsho<br>09 Hex<br>SNAPMO<br>Read/Wi<br>00 Hex | ODE                                                                                                                                                                                   | de Configuration Register                                                                                                                                                                                                                                                                                                                                        |
| Bit                                                                                        | Bit S    | ymbol                                            |                                                                                                                                                                                       | Description                                                                                                                                                                                                                                                                                                                                                      |
| 7:6                                                                                        | SsFran   | nes                                              | fram<br>durir<br>shut<br>defa<br>00.                                                                                                                                                  | aram to set the number of<br>es required before readout<br>ng a snapshot with no external<br>ter, (see Figure 26). By<br>ult these two bits are set to<br>Set to any value but 00 for<br>oshot to function properly:<br>Reserved<br>one frame<br>two frames<br>three frames                                                                                      |
| 5                                                                                          | Shutter  | Mode                                             | shut<br>shot<br>indic<br>be ca                                                                                                                                                        | ert to indicate that an external<br>ter will be used during snap-<br>mode. Clear (the default) to<br>ate that snapshot mode will<br>arried out without the aid of an<br>rnal shutter.                                                                                                                                                                            |
| 4                                                                                          | ExtSyn   | Pol                                              | exts<br>defa                                                                                                                                                                          | ert to set the active level of the<br>ync signal to 0. Clear (the<br>ult) to set the active level of<br><i>extsync</i> signal to 1.                                                                                                                                                                                                                              |
| 3                                                                                          |          |                                                  | Rese                                                                                                                                                                                  | erved                                                                                                                                                                                                                                                                                                                                                            |
| 2                                                                                          | Snapsł   | notMod                                           | level<br>sor v<br>sequ<br>shot<br>Clea<br>shot<br>pulse<br>carry<br>per p<br>pin.                                                                                                     | ert to set the <i>snapshot</i> pin to<br>mode. In level mode the sen-<br>vill continually run snapshot<br>iences as long as the <i>snap</i> -<br>pin is held to the active level.<br>Ir (the default) to set the <i>snap</i> -<br>signal to pulse mode. In<br>e mode the sensor will only<br>y out one snapshot sequence<br>pulse applied to the <i>snapshot</i> |
| 1                                                                                          | SnapS    | hotPol                                           | Assert to set the snapshot pin to<br>be active on the positive edge.<br>Clear (the default) to set the snap<br>shot pin to be active on the nega-<br>tive edge.                       |                                                                                                                                                                                                                                                                                                                                                                  |
| 0                                                                                          | SnapE    | nable                                            | shot                                                                                                                                                                                  | to enable the external <i>snap</i> -<br>pin. Clear (the default) to dis-<br>the external <i>snapshot</i> pin.                                                                                                                                                                                                                                                    |

#### Register Name Scan Window Row Start Register Address 0B Hex SROWS Mnemonic **Read/Write** Туре **Reset Value** 00 Hex **Bit Symbol** Description Bit 7:0 SwStartRow Use to program the scan window's start row address MSBs. If bit 6 of [8:1] register DWLSB is set to 1 the start row address is incremented by 1 else the raw value is used. **Register Name** Scan Window Row End Register Address 0C Hex Mnemonic SROWE **Read/Write** Туре **Reset Value** FB Hex Bit **Bit Symbol** Description 7:0 SwEndRow Use to program the scan window's end row address MSBs. If bit 6 of [8:1] register DWLSB is set to 1 the end row address is incremented by 1. else the raw value is used. Scan Window Mode B LSB Register Register Name Address 0DHex SWLSB Mnemonic **Read/Write** Type **Reset Value** 00 Hexx Bit **Bit Symbol** Description 7 Use to program the scan window's SwMode addressing mode. Set to a logic one for mode b and a logic 0 for mode a. 6:2 Reserved 1 SwEndRow Use to program bit 0 of the scan window's end row address. [0] 0 SwStartRow Use to program bit 0 of the scan [0] window's start row address. **Display Window Row Start Register Register Name** Address 0E Hex DROWS Mnemonic **Read/Write** Type **Reset Value** 00 Hex Bit **Bit Symbol** Description 7:0 DwStartRow Use to program the display window's start row address MSBs. The LSB can be programmed using the DWLSB register. Register Name **Display Row End Register** Address 0F Hex Mnemonic DROWE Туре **Read/Write Reset Value FB Hex** Bit Symbol Bit Description 7:0 DwEndRow Use to program the display window's end row address. The LSB can be programmed using the DWLSB register.

Kodak

Use to program bit 0 of the display

window's end row address.

Use to program bit 0 of the display window's start row address.

Default is 0.

Default is 1.

Default is 0.

**KAC-9628** 



| INAGE SENSOR SOLUTIONS                              |                             |                                                                                                                                           |  |  |
|-----------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                     |                             |                                                                                                                                           |  |  |
| Regist                                              | ter Set (conti              | nued)                                                                                                                                     |  |  |
| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val | 10 Hex<br>c DCOLS<br>Read/W | Window Column Start Register<br>rite                                                                                                      |  |  |
| Bit                                                 | Bit Symbol                  | Description                                                                                                                               |  |  |
| 7:0                                                 | DwStartCol                  | Use to program the display win-<br>dow's start column address<br>MSBs. The two LSBs can be pro-<br>grammed using the DWLSB regis-<br>ter. |  |  |
| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val | 11 Hex<br>c DCOLE<br>Read/W | Window Column End Register<br>rite                                                                                                        |  |  |
| Bit                                                 | Bit Symbol                  | Description                                                                                                                               |  |  |
| 7:0                                                 | DwEndCol                    | Use to program the display win-<br>dow's end column address MSBs.<br>The two LSBs can be pro-<br>grammed using the DWLSB regis-<br>ter.   |  |  |
| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val | 12 Hex<br>c DWLSB<br>Read/W | Window LSB register<br>rite                                                                                                               |  |  |
| Bit                                                 | Bit Symbol                  | Description                                                                                                                               |  |  |
| 7                                                   |                             | Reserved                                                                                                                                  |  |  |
| 6                                                   | SwLsb                       | Assert to increment the value of<br>the scan window start and end<br>row addresses by 1. Clear (the<br>default) to use the raw values.    |  |  |
| 5                                                   | DwCel[1]                    | Use to program bit 1 of the display window's end column address. Default is 1.                                                            |  |  |
| 4                                                   | DwCel[0]                    | Use to program bit 0 of the display window's end column address. Default is 1.                                                            |  |  |
| 3                                                   | DwCSL[1]                    | Use to program bit 1 of the display window's start column address. Default is 0.                                                          |  |  |
| 2                                                   | DwCSL [0]                   | Use to program bit 0 of the display window's start column address.                                                                        |  |  |

| Address<br>Mnemoni<br>Type<br>Reset Val                                                                                                                                                         | Read/Writ                                                                                                                                                                                                                                | e                                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                                                                                                                                                             | Bit Symbol                                                                                                                                                                                                                               | Description                                                                                                                                                                               |
| 7:4                                                                                                                                                                                             |                                                                                                                                                                                                                                          | Reserved                                                                                                                                                                                  |
| 3:0                                                                                                                                                                                             | Itime[11:8]                                                                                                                                                                                                                              | Program to set the integration<br>time of the array. The value pro-<br>grammed in the register is the<br>number of rows ahead of the<br>selected row to be reset.                         |
| Register I<br>Address<br>Mnemoni<br>Type<br>Reset Val                                                                                                                                           | 14 Hex<br>c ITIMEL<br>Read/Writ                                                                                                                                                                                                          | n Time Low Register<br>e                                                                                                                                                                  |
| Bit                                                                                                                                                                                             | Bit Symbol                                                                                                                                                                                                                               | Description                                                                                                                                                                               |
| 7:0                                                                                                                                                                                             | Itime[7:0]                                                                                                                                                                                                                               | Program to set the integration<br>time of the array. The value pro-<br>grammed in the register is the<br>number of rows ahead of the                                                      |
| Register I<br>Address<br>Mnemoni<br>Type                                                                                                                                                        | 15 Hex                                                                                                                                                                                                                                   |                                                                                                                                                                                           |
| Address                                                                                                                                                                                         | 15 Hex<br>c RDELAYH<br>Read/Writ                                                                                                                                                                                                         | y High Register                                                                                                                                                                           |
| Address<br>Mnemoni<br>Type<br>Reset Val                                                                                                                                                         | 15 Hex<br>c RDELAYH<br>Read/Writ<br>ue 00 Hex.                                                                                                                                                                                           | y High Register<br>I<br>e                                                                                                                                                                 |
| Address<br>Mnemoni<br>Type<br>Reset Val<br>Bit                                                                                                                                                  | 15 Hex<br>c RDELAYH<br>Read/Writ<br>ue 00 Hex.                                                                                                                                                                                           | y High Register<br>I<br>e<br>Description                                                                                                                                                  |
| Address<br>Mnemoni<br>Type<br>Reset Val<br>Bit<br>7:3                                                                                                                                           | 15 Hex<br>RDELAYH<br>Read/Writ<br>ue 00 Hex.<br>Bit Symbol<br>Rdelay[10:8]<br>Name Row Delay<br>16 Hex<br>c RDELAYL<br>Read/Writ                                                                                                         | y High Register Description Reserved Use to program the MSBs of the row delay. y Low Register                                                                                             |
| Address<br>Mnemoni-<br>Type<br>Reset Val<br>Bit<br>7:3<br>2:0<br>Register I<br>Address<br>Mnemoni-<br>Type                                                                                      | 15 Hex<br>RDELAYH<br>Read/Writ<br>ue 00 Hex.<br>Bit Symbol<br>Rdelay[10:8]<br>Name Row Delay<br>16 Hex<br>c RDELAYL<br>Read/Writ                                                                                                         | y High Register Description Reserved Use to program the MSBs of the row delay. y Low Register                                                                                             |
| Address<br>Mnemonie<br>Type<br>Reset Val<br>Bit<br>7:3<br>2:0<br>Register I<br>Address<br>Mnemonie<br>Type<br>Reset Val                                                                         | 15 Hex<br>RDELAYH<br>Read/Writ<br>ue 00 Hex.<br>Bit Symbol<br>Rdelay[10:8]<br>Name Row Delay<br>16 Hex<br>c RDELAYL<br>Read/Writ<br>ue 00 Hex                                                                                            | y High Register<br>e<br>Description<br>Reserved<br>Use to program the MSBs of the row delay.<br>y Low Register<br>e                                                                       |
| Address<br>Mnemoni-<br>Type<br>Reset Val<br>Bit<br>7:3<br>2:0<br>Register I<br>Address<br>Mnemoni-<br>Type<br>Reset Val<br>Bit                                                                  | 15 Hex<br>RDELAYH<br>Read/Writ<br>ue 00 Hex.<br>Bit Symbol<br>Rdelay[10:8]<br>Name Row Delay<br>16 Hex<br>c RDELAYL<br>Read/Writ<br>ue 00 Hex<br>Bit Symbol<br>Rdelay[7:0]<br>Name Frame De<br>17<br>c FDELAYH<br>Read/Writ              | y High Register y High Register Description Reserved Use to program the MSBs of the row delay. y Low Register e Description Use to program the LSBs of the row delay. lay High Register   |
| Address<br>Mnemoni-<br>Type<br>Reset Val<br>Bit<br>7:3<br>2:0<br>Register I<br>Address<br>Mnemoni-<br>Type<br>Bit<br>7:0<br>Register I<br>Address<br>Mnemoni-<br>Type                           | 15 Hex<br>RDELAYH<br>Read/Writ<br>ue 00 Hex.<br>Bit Symbol<br>Rdelay[10:8]<br>Name Row Delay<br>16 Hex<br>c RDELAYL<br>Read/Writ<br>ue 00 Hex<br>Bit Symbol<br>Rdelay[7:0]<br>Name Frame De<br>17<br>c FDELAYH<br>Read/Writ              | y High Register y High Register Description Reserved Use to program the MSBs of the row delay. y Low Register e Description Use to program the LSBs of the row delay. lay High Register   |
| Address<br>Mnemoni-<br>Type<br>Reset Val<br>Bit<br>7:3<br>2:0<br>Register I<br>Address<br>Mnemoni-<br>Type<br>Reset Val<br>Bit<br>7:0<br>Register I<br>Address<br>Mnemoni-<br>Type<br>Reset Val | 15 Hex<br>RDELAYH<br>Read/Writ<br>ue 00 Hex.<br>Bit Symbol<br>Rdelay[10:8]<br>Name Row Delay<br>16 Hex<br>c RDELAYL<br>Read/Writ<br>ue 00 Hex<br>Bit Symbol<br>Rdelay[7:0]<br>Name Frame De<br>17<br>c FDELAYH<br>Read/Writ<br>ue 00 Hex | y High Register y High Register Description Reserved Use to program the MSBs of the row delay. y Low Register e Description Use to program the LSBs of the row delay. lay High Register e |

www.kodak.com/go/imagers 585-722-4385

DwERLsb

DwSRLsb

1

0

| Κ | 0 | d | a | k |
|---|---|---|---|---|
|   |   |   |   |   |

| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val                                                                                                                    | Name<br>c |                                                 | )elay<br>′L     | d)<br>y Low Register                                                                                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                                                                                                                                    | Bi        | t Symbol                                        |                 | Description                                                                                                                                                  |
| 7:0                                                                                                                                                                    | FDel      | ay [7:0]                                        |                 | Use to program the LSBs of the frame delay.                                                                                                                  |
| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val                                                                                                                    | с         | Video G<br>19 Hex<br>VGAIN<br>Read/Wi<br>00 Hex |                 | Register                                                                                                                                                     |
| Bit                                                                                                                                                                    | Bit S     | Symbol                                          |                 | Description                                                                                                                                                  |
| 7:0                                                                                                                                                                    | VidG      | ain                                             | ga<br>of<br>to  | te to program the overall video<br>in. 00hex corresponds to a gain<br>0dB while 3Fhex corresponds<br>a gain of 15dB. Steps are in log-<br>thmic increments.  |
| Register Name       Blue Pixels Gain Register         Address       1A Hex         Mnemonic       BGAIN         Type       Read/Write         Reset Value       00 Hex |           |                                                 | Gain Register   |                                                                                                                                                              |
| Bit                                                                                                                                                                    | Bit S     | Symbol                                          |                 | Description                                                                                                                                                  |
| 7:0                                                                                                                                                                    | Blue      | Gain                                            | pix<br>ga<br>sp | e to program the gain of green<br>kels. 00hex corresponds to a<br>in of 0dB while 7Fhex corre-<br>onds to a gain of 14dB. Steps<br>e in linear increments.   |
| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val                                                                                                                    | с         | Green P<br>1B Hex<br>GGAIN<br>Read/Wi<br>00 Hex |                 | s Gain Register                                                                                                                                              |
| Bit                                                                                                                                                                    | Bit S     | Symbol                                          |                 | Description                                                                                                                                                  |
| 7:0                                                                                                                                                                    | Gree      | nGain                                           | pix<br>ga<br>sp | the to program the gain of green<br>kels. 00hex corresponds to a<br>in of 0dB while 7Fhex corre-<br>onds to a gain of 14dB. Steps<br>e in linear increments. |
| Register<br>Address<br>Mnemoni<br>Reset Val                                                                                                                            | с         | Red Pixe<br>1C Hex<br>RGAIN<br>00 Hex           | els (           | Gain Register                                                                                                                                                |
| Bit                                                                                                                                                                    | Bit S     | Symbol                                          |                 | Description                                                                                                                                                  |
| 7:0                                                                                                                                                                    | Red       | Sain                                            | pix<br>ga<br>sp | te to program the gain of red<br>kels. 00hex corresponds to a<br>in of 0dB while 7Fhex corre-<br>onds to a gain of 14dB. Steps<br>e in linear increments.    |
|                                                                                                                                                                        |           |                                                 |                 |                                                                                                                                                              |

|                                                     |                |                                                        |                                                                                                                                                                                                                        | <b>7</b> |
|-----------------------------------------------------|----------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val | 1<br>c B<br>R  | reak Point<br>D Hex<br>P1SLOPEI<br>ead/Write<br>0 Hex. | 1 Slope High Register                                                                                                                                                                                                  | KAC-9628 |
| Bit                                                 | Bit Symbol     |                                                        | Description                                                                                                                                                                                                            |          |
| 7:6                                                 |                |                                                        | Reserved                                                                                                                                                                                                               |          |
| 5:0                                                 | Bp1Slope[13:8] |                                                        | This register allows the slope<br>of the curve up to the first<br>breakpoint (slope 0 in figure<br>24) to be programed. When<br>the high and low registers are<br>cleared no breakpoint will<br>result.                |          |
| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val | 1<br>c B<br>R  | reak Point<br>E Hex<br>P1SLOPEI<br>ead/Write<br>0 Hex  | 1 Slope Low Register                                                                                                                                                                                                   |          |
| Bit                                                 | Bit S          | ymbol                                                  | Description                                                                                                                                                                                                            |          |
| 7:0                                                 | Bp1Slo         | pe[7:0]                                                | This register allows the slope<br>of the curve up to the first<br>breakpoint (slope 0 in figure<br>24) to be programed. When<br>the high and low registers are<br>cleared no breakpoint will<br>result.                |          |
| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val | 1<br>c B<br>R  | reak Point<br>F Hex<br>P1LEVA<br>ead/Write<br>0 Hex    | 3 Level Register                                                                                                                                                                                                       |          |
| Bit                                                 | Bit S          | ymbol                                                  | Description                                                                                                                                                                                                            |          |
| 7:0                                                 | Bp1Lev         | elA                                                    | This register defines the level<br>at which the first breakpoint is<br>applied (break point 1 in figure<br>24). Note <i>Bp1LevelB</i> (register<br>BP1LEVB) must be pro-<br>grammed to be equal to<br><i>Bp1LevelA</i> |          |
| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val | 2<br>c B<br>R  | reak Point<br>0 Hex<br>P2SLOPEH<br>ead/Write<br>0 Hex  | 2 Slope High Register                                                                                                                                                                                                  |          |
| Bit                                                 | Bit S          | ymbol                                                  | Description                                                                                                                                                                                                            |          |
| 7:6                                                 |                |                                                        | Reserved                                                                                                                                                                                                               |          |
| 5:0                                                 | Bp2Slo         | ne[13:8]                                               | This register allows the slope of the curve to the second                                                                                                                                                              | l        |



| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val | ic                | 21 Hex<br>BP2SLOPEI<br>Read/Write                        | BP2SLOPEL                                                                                                                                       |                                                                                                                                                                        |                               |
|-----------------------------------------------------|-------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| Bit                                                 |                   | t Symbol                                                 | Description                                                                                                                                     | Type<br>Reset Va                                                                                                                                                       | lue                           |
| 7:0                                                 | 7:0 Bp2Slope[7:0] |                                                          | This register allows the slope                                                                                                                  | Bit                                                                                                                                                                    | Bi                            |
|                                                     | 5620              |                                                          | of the curve to the second<br>break point (slope 1 in figure                                                                                    | 7:6                                                                                                                                                                    |                               |
|                                                     |                   |                                                          | 24) to be programed. When<br>the high and low registers are<br>cleared no breakpoint will<br>result.                                            | 5:3                                                                                                                                                                    | Cli                           |
| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val | ic                | Break Point<br>22 Hex<br>BP1LEVB<br>Read/Write<br>00 Hex | 1 Level Register                                                                                                                                |                                                                                                                                                                        |                               |
| Bit                                                 | Bi                | t Symbol                                                 | Description                                                                                                                                     |                                                                                                                                                                        |                               |
| 7:0                                                 | Bp1L              | .evelB                                                   | This register defines the level<br>at which the first breakpoint is<br>applied (break point 1 in figure<br>24). Note <i>Bp1LevelA</i> (register | 2:0                                                                                                                                                                    | Alı                           |
|                                                     |                   |                                                          | BP1LEVA) must be pro-<br>grammed to be equal to<br><i>Bp1LevelB</i>                                                                             |                                                                                                                                                                        |                               |
|                                                     |                   |                                                          |                                                                                                                                                 |                                                                                                                                                                        |                               |
| Register<br>Address<br>Mnemoni<br>Type<br>Reset Val | ic                | Break Point<br>25 Hex<br>BP2LEV<br>Read/Write<br>00 Hex  | 2 Level Register                                                                                                                                | Register<br>Address<br>Mnemon<br>Type<br>Reset Va                                                                                                                      | ic                            |
| Address<br>Mnemoni<br>Type                          | ic<br>lue         | 25 Hex<br>BP2LEV<br>Read/Write                           | 2 Level Register<br>Description                                                                                                                 | Address<br>Mnemon<br>Type                                                                                                                                              | ic                            |
| Address<br>Mnemoni<br>Type<br>Reset Val             | ic<br>lue         | 25 Hex<br>BP2LEV<br>Read/Write<br>00 Hex<br>t Symbol     | Description<br>This register defines the level<br>at which the first breakpoint is<br>applied (break point 2 in figure                          | Address<br>Mnemon<br>Type<br>Reset Va                                                                                                                                  | ic                            |
| Address<br>Mnemoni<br>Type<br>Reset Val<br>Bit      | ic<br>lue<br>Bi   | 25 Hex<br>BP2LEV<br>Read/Write<br>00 Hex<br>t Symbol     | Description<br>This register defines the level<br>at which the first breakpoint is                                                              | Address<br>Mnemon<br>Type<br>Reset Va<br>Bit                                                                                                                           | ic<br>lue<br>Bp<br>Nam        |
| Address<br>Mnemoni<br>Type<br>Reset Val<br>Bit      | ic<br>lue<br>Bi   | 25 Hex<br>BP2LEV<br>Read/Write<br>00 Hex<br>t Symbol     | Description<br>This register defines the level<br>at which the first breakpoint is<br>applied (break point 2 in figure                          | Address<br>Mnemon<br>Type<br>Reset Va<br>Bit<br>7:0<br>Register<br>Address<br>Mnemon<br>Type                                                                           | ic<br>lue<br>Bp<br>Nam        |
| Address<br>Mnemoni<br>Type<br>Reset Val<br>Bit      | ic<br>lue<br>Bi   | 25 Hex<br>BP2LEV<br>Read/Write<br>00 Hex<br>t Symbol     | Description<br>This register defines the level<br>at which the first breakpoint is<br>applied (break point 2 in figure                          | Address<br>Mnemon<br>Type<br>Reset Va<br>Bit<br>7:0<br>Register<br>Address<br>Mnemon<br>Type<br>Reset Va                                                               | ic<br>lue<br>Bp<br>Nam        |
| Address<br>Mnemoni<br>Type<br>Reset Val<br>Bit      | ic<br>lue<br>Bi   | 25 Hex<br>BP2LEV<br>Read/Write<br>00 Hex<br>t Symbol     | Description<br>This register defines the level<br>at which the first breakpoint is<br>applied (break point 2 in figure                          | Address<br>Mnemon<br>Type<br>Reset Va<br>Bit<br>7:0<br>Register<br>Address<br>Mnemon<br>Type<br>Reset Va<br>Bit                                                        | ic<br>lue<br>Bp<br>Nam        |
| Address<br>Mnemoni<br>Type<br>Reset Val<br>Bit      | ic<br>lue<br>Bi   | 25 Hex<br>BP2LEV<br>Read/Write<br>00 Hex<br>t Symbol     | Description<br>This register defines the level<br>at which the first breakpoint is<br>applied (break point 2 in figure                          | Address<br>Mnemon<br>Type<br>Reset Va<br>7:0<br>Register<br>Address<br>Mnemon<br>Type<br>Reset Va<br>Bit<br>7:4                                                        | ic<br>Iue<br>Nam<br>ic<br>Nam |
| Address<br>Mnemoni<br>Type<br>Reset Val<br>Bit      | ic<br>lue<br>Bi   | 25 Hex<br>BP2LEV<br>Read/Write<br>00 Hex<br>t Symbol     | Description<br>This register defines the level<br>at which the first breakpoint is<br>applied (break point 2 in figure                          | Address<br>Mnemon<br>Type<br>Reset Va<br>Bit<br>7:0<br>Register<br>Address<br>Mnemon<br>Type<br>Reset Va<br>Bit<br>7:4<br>3:0<br>Register<br>Address<br>Mnemon<br>Type | ic<br>Iue<br>Nam<br>ic<br>Nam |

| Register Name Black L<br>Register<br>Address 26 Hex<br>Mnemonic BLCOEFI<br>Type Read/Wri<br>Reset Value 00 Hex |                             |                                             | el Compensation Coefficient                                                                                                                             |
|----------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                                                                            | Bit Symbol                  |                                             | Description                                                                                                                                             |
| 7:6                                                                                                            |                             | Res                                         | served                                                                                                                                                  |
| 5:3                                                                                                            | Clip[2:0]                   | of th                                       | e to define the number of MSBs<br>ne incoming black pixels. If set<br>ero no clipping will occur                                                        |
|                                                                                                                |                             | 000                                         | No Clipping                                                                                                                                             |
|                                                                                                                |                             | 001                                         | drop d[11], use d[10:0]                                                                                                                                 |
|                                                                                                                |                             | 010                                         | drop d[11:10], use d[9:0]                                                                                                                               |
|                                                                                                                |                             | 011                                         | drop d[11:9], use d[8:0]                                                                                                                                |
|                                                                                                                |                             | 100                                         | drop d[11:8], use d[7:0]                                                                                                                                |
|                                                                                                                |                             | 101                                         | drop d[11:7], use d[6:0]                                                                                                                                |
|                                                                                                                |                             | 110                                         | drop d[11:6], use d[5:0]                                                                                                                                |
|                                                                                                                |                             | 111                                         | drop d[11:5], use d[4:0]                                                                                                                                |
| 2:0<br>Register I<br>Address<br>Mnemoni<br>Type                                                                | 27 Hex                      | for<br>valu<br>of c<br>con<br><b>xel Th</b> | oonential averaging coefficient<br>black pixels. Increasing the<br>ue of alpha decreases the rate<br>onvergence of the black level<br>opensation block. |
| Reset Val                                                                                                      |                             | κ.<br>Ι                                     | Description                                                                                                                                             |
| 7:0                                                                                                            | BpT0 [11:4]                 |                                             | Use to program the MSBs of<br>the bad pixel correction<br>threshold 0.                                                                                  |
| Register I<br>Address<br>Mnemoni<br>Type<br>Reset Val                                                          | 28 Hex<br>c BPTH0<br>Read/V | :<br>)L<br>Vrite                            | nreshold 0 Low Register                                                                                                                                 |
| Bit                                                                                                            | Bit Symbo                   | ol                                          | Description                                                                                                                                             |
| 7:4                                                                                                            | BpT0 [3.0]                  |                                             | Use to program the LSBs of<br>the bad pixel correction<br>threshold 0.                                                                                  |
| 3:0                                                                                                            |                             |                                             | Reserved                                                                                                                                                |
| Register  <br>Address<br>Mnemoni<br>Type<br>Reset Val                                                          | 29 Hex<br>c BPTH1<br>Read/V | :<br> H<br>Vrite                            | reshold 1 High Register                                                                                                                                 |
|                                                                                                                | Bit Symbo                   | ol                                          | Description                                                                                                                                             |
| Bit                                                                                                            | Diceynia                    |                                             |                                                                                                                                                         |
| <b>Bit</b><br>7:0                                                                                              | THR1[11.4]                  |                                             | Use to program the MSBs of the bad pixel correction threshold 1.                                                                                        |

| Register Set (continued)                                                                                                                                                 |                                       |                                                                                                                                                                     |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Register NameBad Pixel Threshold 1 Low RegisterAddress2A HexMnemonicBPTH1LTypeRead/WriteReset Value00 Hex                                                                |                                       |                                                                                                                                                                     |  |  |  |
| Bit                                                                                                                                                                      | Bit Symbol                            | Description                                                                                                                                                         |  |  |  |
| 7:4                                                                                                                                                                      | THR1 [3.0]                            | Use to program the MSBs of the bad pixel correction threshold 1.                                                                                                    |  |  |  |
| 3:0                                                                                                                                                                      |                                       | Reserved                                                                                                                                                            |  |  |  |
| Register Name       Offset Compensation Register         Address       2BH Hex         Mnemonic       OCR         Type       Read/Write         Reset Value       00 Hex |                                       |                                                                                                                                                                     |  |  |  |
| •••                                                                                                                                                                      | Read/Write                            |                                                                                                                                                                     |  |  |  |
| •••                                                                                                                                                                      | Read/Write                            | Description                                                                                                                                                         |  |  |  |
| Reset Val                                                                                                                                                                | Read/Write<br>ue 00 Hex               | Description<br>Sign of the Offset value. A<br>logic 0 indicates a positive<br>offset will be added while a<br>logic 1 indicates a negative<br>offset will be added. |  |  |  |
| Reset Val<br>Bit                                                                                                                                                         | Read/Write<br>ue 00 Hex<br>Bit Symbol | Sign of the Offset value. A<br>logic 0 indicates a positive<br>offset will be added while a<br>logic 1 indicates a negative                                         |  |  |  |





Note a: See Frame Rate Programming section for more details



| Label | Descriptions                                                  | Min                 | Тур  | Max        |
|-------|---------------------------------------------------------------|---------------------|------|------------|
| t1    | Pulse width of row trigger                                    | 2 * mclk            |      |            |
| t2    | First pixel out after rising edge of row trigger              | 124 ∗ mclk          |      | 124 ∗ mclk |
| t3    | Minimum time between row triggers.                            | 780 ∗ mclk          |      |            |
| t4    | Max time to assert next frame trigger after last row trigger. |                     |      | 96 * mclk  |
| t5    | Pulse width of Frame trigger                                  | 2 <sub>*</sub> mclk |      |            |
| t6    | Time to valid pixel data after rising edge of mclk            |                     | 44ns |            |

www.kodak.com/go/imagers 585-722-4385

**KAC-9628** 





| Label | Descriptions                                | Equation               |                  |
|-------|---------------------------------------------|------------------------|------------------|
| t1    | Minimum Snapshot Trigger Pulse Width        | 2 * mclk (se           | e notes a & b)   |
| t2    | Minimum time from Snapshot Pulse to extsync | FN <sub>Hclk</sub> (se | e notes a & b)   |
| t3    | Array Integration Time                      | FN <sub>Hclk</sub> (se | e notes a & b)   |
| t4    | Pixel Read Out                              | FN <sub>Hclk</sub> (s  | see notes a & b) |

Note a: See 5.0 Frame Rate Programming section for more details

Note b: See Snapshot Mode for more details





(1) Rising edge of the first SCLK pulse after an acknowledge bit.

#### Figure 61. I<sup>2</sup>C Compatible Serial Bus Timing.

The following specifications apply for all supply pins = +3.3V,  $C_L$  = 10pF, and *sclk* = 400KHz unless otherwise noted. Boldface limits apply for TA = T<sub>MIN</sub> to T<sub>MAX</sub>: all other limits T<sub>A</sub> = 25<sup>o</sup>C (Note 7)

| PARAMETER                              | SYMBOL              | MIN | MAX | UNIT |
|----------------------------------------|---------------------|-----|-----|------|
| sclk clock frequency                   | f <sub>SCLH</sub>   | 0   | 400 | KHz  |
| Set-up time (repeated) START condition | t <sub>SU;STA</sub> | 0.6 | -   | μS   |
| Hold time (repeated) START condition   | t <sub>HD;STA</sub> | 0.6 | -   | μS   |
| LOW period of the <i>sclk</i> clock    | t <sub>LOW</sub>    | 1.3 | -   | μS   |
| HIGH period of the sclk clock          | t <sub>HIGH</sub>   | 0.6 | -   | μS   |
| Data set-up time                       | t <sub>SU;DAT</sub> | 180 | -   | nS   |
| Data hold time                         | t <sub>HD;DAT</sub> | 0   | 0.9 | μS   |
| Set-up time for STOP condition         | t <sub>SU;STO</sub> | 0.6 |     | μS   |
| Capacitive load for sda and sclk lines | C <sub>b</sub>      |     | 400 | pF   |









