# **Errata on SAM3U Engineering Sample Devices**

# 1. Scope

This document describes the known errata found on the SAM3U series engineering samples.

It applies to:

- AT91SAM3U4E (with Marking ES)
- AT91SAM3U2E (with Marking ES)
- AT91SAM3U1E (with Marking ES)
- AT91SAM3U4C (with Marking ES)
- AT91SAM3U2C (with Marking ES)
- AT91SAM3U1C (with Marking ES)

# 1.1 Marking

All devices are marked with the Atmel logo and the ordering code.

Additional marking is as follows:



## where

• "YY": manufactory year

• "WW": manufactory week

• "V": revision

• "XXXXXXXX": lot number



# AT91 ARM Thumb-based Microcontrollers

# **ATSAM3U Series**

**Errata Sheet** 







# 1.2 Errata

# 1.2.1 Flash Memory

# 1.2.1.1 FLASH: Flash Reading in 64-bit mode

Higher power consumption than expected can be seen when reading Flash in 64-bit mode.

#### Workaround

Use 128-bit mode instead.

#### **Problem Fix**

This issue will be fixed in the next revision.

# 1.2.1.2 FLASH: Flash issue running at frequency lower than 2.5 MHz

When the system clock (MCK) is lower then 2.5 MHz with 1 or 2 Wait State (WS) programmed in the EEFC\_FMR, the Cortex fetches wrong instructions.

#### Workaround

Do not use 1 or 2 WS when running at a frequency lower than 2.5 MHz.

#### **Problem Fix**

This issue will be fixed in the next revision.

# 1.2.2 12-bit ADC (ADC12B)

# 1.2.2.1 ADC12B: Single Ended Mode

When enabling a channel in single ended mode, AD12B0 (CH0) for example, the associated channel in differential mode, AD12B1 and its associated pin are also activated. If the application is using the PIO pin multiplexed with AD12B1 input, the PIO pin will switch to input Analog Mode when the channel is enabled. However, the conversion result on AD12B0 channel is not impacted.

# Workaround

None.

#### **Problem Fix**

This issue will be fixed in the next revision.

# 1.2.2.2 ADC12B: Differential Mode

When enabling a channel in differential mode, CH0 (AD12B0-AD12B1 inputs) for example, only the AD12B0 input will be set to input analog mode automatically by the ADC Controller.

#### Workaround

The associated differential input channel, AD12B1 must be enabled by the user's software, i.e., CH1.

#### **Problem Fix**

This issue will be fixed in the next revision.

# 1.2.2.3 ADC12B: Wrong Mode after reset

After reset the ADC is not in Off Mode, but in Standby Mode leading to current consumption on VDDANA (1.4 mA. instead of  $0.1 \mu A$ ).

#### Workaround

# 2 ATSAM3U Errata

Configure the ADC in Off Mode in the ADC Extended Mode Register (ADC\_EMR) after reset.

## **Problem Fix**

This issue will be fixed in the next revision.

# 1.2.2.4 ADC12B: Current Consumption in Backup Mode on VDDANA

In Backup mode, the ADC is not in Off Mode, but in Standby Mode (even if the software has previously put it in Off mode) leading to current consumption on VDDANA (1.4 mA instead of  $0.1\mu$ A).

#### Workaround

None.

#### **Problem Fix**

This issue will be fixed in the next revision.

# 1.2.3 Serial Wire and JTAG Debug Port (SWJ-DP)

## 1.2.3.1 SWJ-DP: Asynchronous Trace (TRACESWO)

Asynchronous Trace (TRACESWO) does not work.

# Workaround

None.

#### **Problem Fix**

This issue will be fixed in the next revision.

#### 1.2.3.2 SWJ-DP: Processor Reset

A processor reset also asserts SWJ-DP. Connection issue in debug mode.

# Workaround

Workaround applied by Segger on SAM-ICE Firmware.

#### **Problem Fix**

This issue will be fixed in the next revision.

# 1.2.4 Supply Controller (SUPC)

# 1.2.4.1 SUPC: Bad behavior of SMS and SMOS bit in SUPC\_SR in Sample mode

When the Supply Monitor is configured in sample mode (SMSMPL > 1), the SMS and SMOS bits of the supply controller status register (SUPC\_SR) might not be reliable when polling SUPC\_SR.

#### Workaround

Use the Supply Monitor Interrupt instead of polling the status register. In the interrupt handler, set the Supply Monitor in Continuos mode to check the bits SMA and SMOS.

#### **Problem Fix**

This issue will be fixed in the next revision.





# 1.2.5 Power Management Controller (PMC)

# 1.2.5.1 PMC: SysTick does not work properly if MCK/8 is selected as clock source

The System Tick (SysTick) of the Cortex®-M3 has two sources of clock, either MCK or MCK/8 and is configured by the CLKSOURCE bit of the SysTick CTRL register.

When setting CLKSOURCE to 0 (MCK/8), SysTick does not work properly.

#### Workaround

Set CLKSOURCE at 1 (MCK selected as SysTick source).

#### **Problem Fix**

This issue will be fixed in the next revision.

# 1.2.5.2 PMC: Main Oscillator Crystal Failure detection not functional

When the 32768 Hz Crystal Oscillator is selected as slow clock source and if the Main Oscillator Crystal Failure detection is enabled, the CFDEV, CFDS and FOS status bits in the PMC\_SR register do not rise.

#### Workaround

Use the Embedded 32 kHz RC Oscillator as slow clock source.

#### **Problem Fix**

This issue will be fixed in the next revision.

# 1.2.5.3 PMC: Main Oscillator Frequency selection if the Main On Chip RC Oscillator is off

When the 4/8/12 MHz RC Oscillator is off, the frequency selection (MOSCRCF in CKGR\_MOR) can not be changed. The register can be written but the modification on MOSCRCF will not be taken into account.

## Workaround

Modify MOSCRCF when the 4/8/12 MHz RC Oscillator is on (MOSCRCEN =1).

#### **Problem Fix**

This issue will be fixed in the next revision.

#### 1.2.6 SAM3U Matrix (MATRIX)

# 1.2.6.1 MATRIX: I/D default master for Flash after reset

The I/D Cortex-M3 bus is not set as default master for the Flash after reset. There is a minor impact in terms of performance when running the code from the Flash (about 5%).

#### Workaround

Configure by software the I/D Cortex-M3 bus as default Master for the Flash.

#### **Problem Fix**

This issue will be fixed in the next revision.

# 1.2.7 PIO

# 1.2.7.1 PIO: NCS1 on PA16

The chip select 1 (NCS1) of the SMC on PA16 (Peripheral B) does not work.

#### Workaround

# 4 ATSAM3U Errata

Use NCS1 available on PC12 (Peripheral A) or use a another chip select or drive the chip select by software.

#### **Problem Fix**

This issue will be fixed in the next revision.

# 1.2.8 Backup Mode

# 1.2.8.1 Backup mode: VDDUTMI current consumption in Backup mode

In Backup mode, the current consumption measured on VDDUMTI can be around 500  $\mu A$  instead of less than 0.1  $\mu A$ .

#### Workaround

Disable externally the voltage on VDDUTMI in Backup mode.

#### **Problem Fix**

This issue will be fixed in the next revision.

# 1.2.8.2 Backup mode: the PIO states are not kept

When entering in Backup mode with WFE command, the PIO states are not kept. All the PIOs go into input with pull-up state in Backup mode.

#### Workaround

.Instead of using the WFE command to go into Backup mode, set the VROFF bit (SUPC\_CR).

#### **Problem Fix**

This issue will be fixed in the next revision.

# 1.2.9 Wait Mode

# 1.2.9.1 Wait mode: VDDCORE current consumption

Some parts may show a higher current consumption than expected (50  $\mu A$  instead of 5  $\mu A$ ) on VDDCORE.

# Workaround

None.

#### **Problem Fix**

This issue will be fixed in the next revision.





# **Revision History**

| Doc. Rev | Comments    | Change<br>Request Ref. |
|----------|-------------|------------------------|
| 6483A    | First issue |                        |



# Headquarters

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia

Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon Hong Kong

Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe

Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France

Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site

www.atmel.com www.atmel.com/AT91SAM **Technical Support**AT91SAM Support
Atmel techincal support

Sales Contacts

www.atmel.com/contacts/

Literature Requests www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.



© 2009 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, Atmel logo and combinations thereof and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. ARM<sup>®</sup>, the ARMPowered<sup>®</sup> Logo, Thumb<sup>®</sup> and others are registered trademarks or trademarks of ARM Ltd. Other terms and product names may be trademarks of others.