# SANYO # LC75884E, LC75884W # 1/4 Duty LCD Display Drivers with Key Input Function ## Overview The LC75884E and LC75884W are 1/4 duty LCD display drivers that can directly drive up to 220 segments and can control up to four general-purpose output ports. These products also incorporate a key scan circuit that accepts input from up to 30 keys to reduce printed circuit board wiring. ## **Features** - Key input function for up to 30 keys (A key scan is performed only when a key is pressed.) - 1/4duty 1/2bias and 1/4duty 1/3bias drive schemes can be controlled from serial data (up to 220 segments). - Sleep mode and all segments off functions that are controlled from serial data. - Segment output port/general-purpose output port function switching that is controlled from serial data. - Serial data I/O supports CCB format communication with the system controller. - Direct display of display data without the use of a decoder provides high generality. - Independent $V_{LCD}$ for the LCD driver block ( $V_{LCD}$ can be set to in the range $V_{DD}$ -0.5 to 6.0 volts.) - Provision of an on-chip voltage-detection type reset circuit prevents incorrect displays. - RES pin provided for forcibly initializing the IC internal circuits. - RC oscillator circuit. - CCB is a trademark of SANYO ELECTRIC CO., LTD. - CCB is SANYO's original bus format and all the bus addresses are controlled by SANYO. # **Package Dimensions** unit: mm #### QFP80E unit: mm #### SQFP80 - Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications. - SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained become SANYO Electric Co.,Ltd. Semiconductor Bussiness Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN # **Specifications** # Absolute Maximum Ratings at Ta=25 $^{\circ}$ C, $V_{SS}$ =0V | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------------|----------------------|----------------------------------------------------|-------------------------------|------| | Mariana | V <sub>DD</sub> max | $V_{DD}$ | -0.3 to +7.0 | V | | Maximum supply voltage | V <sub>LCD</sub> max | V <sub>LCD</sub> | -0.3 to +7.0 | | | | V <sub>IN</sub> 1 | CE, CL, DI, RES | -0.3 to +7.0 | | | Input voltage | V <sub>IN</sub> 2 | OSC,TEST | -0.3 to V <sub>DD</sub> +0.3 | V | | | V <sub>IN</sub> 3 | V <sub>LCD</sub> 1, V <sub>LCD</sub> 2, KI1 to KI5 | -0.3 to V <sub>LCD</sub> +0.3 | | | | V <sub>OUT</sub> 1 | DO | -0.3 to +7.0 | | | Output voltage | V <sub>OUT</sub> 2 | OSC | -0.3 to V <sub>DD</sub> +0.3 | V | | | V <sub>OUT</sub> 3 | S1 to S55, COM1 to COM4, KS1 to KS6, P1 to P4 | -0.3 to V <sub>LCD</sub> +0.3 | | | | I <sub>OUT</sub> 1 | S1 to S55 | 300 | μA | | Output gurrant | I <sub>OUT</sub> 2 | COM1 to COM4 | 3 | | | Output current | I <sub>OUT</sub> 3 | KS1 to KS6 | 1 | mA | | | I <sub>OUT</sub> 4 | P1 to P4 | 5 | | | Allowable power dissipation | Pd max | Ta = 85°C | 200 | mW | | Operating temperature | Topr | | -40 to +85 | °C | | Storage temperature | Tstg | | -55 to +125 | °C | # Allowable Operating Ranges at Ta = -40 to $+85^{\circ}C$ , $V_{SS}$ =0V | Doromotor | Cumbal | Symbol Conditions — | | Ratings | | | Unit | |----------------------------------|--------------------|----------------------------------------------------|-----------|-----------------------|----------------------|---------------|-------| | Parameter | Symbol | | | min | typ | max | Offic | | Supply voltage | V <sub>DD</sub> | V <sub>DD</sub> | | 4.5 | | 6.0 | V | | Supply voltage | V <sub>LCD</sub> | V <sub>LCD</sub> | | V <sub>DD</sub> – 0.5 | | 6.0 | v | | Input voltage | V <sub>LCD</sub> 1 | V <sub>LCD</sub> 1 | | | 2/3 V <sub>LCD</sub> | $V_{LCD}$ | V | | input voltage | V <sub>LCD</sub> 2 | V <sub>LCD</sub> 2 | | | 1/3 V <sub>LCD</sub> | $V_{LCD}$ | v | | Input high level voltage | V <sub>IH</sub> 1 | CE, CL, DI, RES | | 0.8 V <sub>DD</sub> | | 6.0 | V | | The trigit level voltage | V <sub>IH</sub> 2 | KI1 to KI5 | | 0.6 V <sub>DD</sub> | | $V_{LCD}$ | v | | Input low level voltage | V <sub>IL</sub> | CE, CL, DI, RES, KI1 to KI5 | | 0 | | $0.2 V_{DD}$ | V | | Recommended external resistance | Rosc | OSC | | | 43 | | kΩ | | Recommended external capacitance | Cosc | OSC | | | 680 | | pF | | Guaranteed oscillator range | fosc | OSC | | 25 | 50 | 100 | kHz | | Data setup time | t <sub>ds</sub> | CL, DI | :Figure 2 | 160 | | | ns | | Data hold time | t <sub>dh</sub> | CL, DI | :Figure 2 | 160 | | | ns | | CE wait time | t <sub>cp</sub> | CE, CL | :Figure 2 | 160 | | | ns | | CE setup time | t <sub>cs</sub> | CE, CL | :Figure 2 | 160 | | | ns | | CE hold time | t <sub>ch</sub> | CE, CL | :Figure 2 | 160 | | | ns | | High level clock pulse width | tø <sub>H</sub> | CL | :Figure 2 | 160 | | | ns | | Low level clock pulse width | tøL | CL | :Figure 2 | 160 | | | ns | | Rise time | t <sub>r</sub> | CE, CL, DI | :Figure 2 | | 160 | | ns | | Fall time | t <sub>f</sub> | CE, CL, DI | :Figure 2 | | 160 | | ns | | DO output delay time | t <sub>dc</sub> | DO R <sub>PU</sub> =4.7kΩ, C <sub>L</sub> =10pF *1 | :Figure 2 | | | 1.5 | μs | | DO rise time | t <sub>dr</sub> | DO R <sub>PU</sub> =4.7kΩ, C <sub>L</sub> =10pF *1 | :Figure 2 | | | 1.5 | μs | Note: \*1. Since DO is an open-drain output, these values depend on the resistance of the pull-up resistor $R_{PU}$ and the load capacitance $C_L$ . # **Electrical Characteristics for the Allowable Operating Ranges** | Parameter | Symbol | Conditions | | Ratings | | Unit | |--------------------------------|--------------------|--------------------------------------------------------------------------------|---------------------------|------------------------|---------------------------|-------| | Parameter | Symbol | Conditions | min typ | | max | Offic | | Hysteresis | V <sub>H</sub> | CE, CL, DI, RES, KI1 to KI5 | | 0.1 V <sub>DD</sub> | | V | | Power-down detection voltage | V <sub>DET</sub> | | 2.5 | 3.0 | 3.5 | V | | Input high level current | I <sub>IH</sub> | CE, CL, DI, RES: VI = 6.0V | | | 5.0 | μΑ | | Input low level current | I <sub>IL</sub> | CE, CL, DI, RES: VI = 0V | -5.0 | | | μΑ | | Input floating voltage | V <sub>IF</sub> | KI1 to KI5 | | | 0.05 V <sub>DD</sub> | V | | Pull-down resistance | R <sub>PD</sub> | KI1 to KI5: V <sub>DD</sub> = 5.0V | 50 | 100 | 250 | kΩ | | Output off leakage current | I <sub>OFFH</sub> | DO: VO = 6.0V | | | 6.0 | μΑ | | | V <sub>OH</sub> 1 | KS1 to KS6: $I_O = -500\mu A$ | V <sub>LCD</sub> – 1.0 | V <sub>LCD</sub> - 0.5 | V <sub>LCD</sub> - 0.2 | | | Output high level voltage | V <sub>OH</sub> 2 | P1 to P4: I <sub>O</sub> = -1mA | V <sub>LCD</sub> – 1.0 | | | V | | Output high level voltage | V <sub>OH</sub> 3 | S1 to S55: $I_O = -20\mu A$ | V <sub>LCD</sub> – 1.0 | | | V | | | V <sub>OH</sub> 4 | COM1 to COM4: I <sub>O</sub> = -100μA | V <sub>LCD</sub> – 1.0 | | | | | | V <sub>OL</sub> 1 | KS1 to KS6: I <sub>O</sub> = 25µA | 0.2 | 0.5 | 1.5 | | | | V <sub>OL</sub> 2 | P1 to P4: I <sub>O</sub> = 1mA | | | 1.0 | | | Output low level voltage | V <sub>OL</sub> 3 | S1 to S55: I <sub>O</sub> = 20µA | | | 1.0 | V | | | V <sub>OL</sub> 4 | COM1 to COM4: I <sub>O</sub> = 100µA | | | 1.0 | | | | V <sub>OL</sub> 5 | DO: I <sub>O</sub> = 1mA | | 0.1 | 0.5 | | | | V <sub>MID</sub> 1 | COM1 to COM4: 1/2bias, I <sub>O</sub> = ±100µA | 1/2V <sub>LCD</sub> - 1.0 | | 1/2V <sub>LCD</sub> + 1.0 | | | | V <sub>MID</sub> 2 | S1 to S55: 1/3bias,I <sub>O</sub> = ±20µA | 2/3V <sub>LCD</sub> - 1.0 | | 2/3V <sub>LCD</sub> + 1.0 | | | Output middle level voltage *2 | V <sub>MID</sub> 3 | S1 to S55: 1/3bias, I <sub>O</sub> = ±20µA | 1/3V <sub>LCD</sub> - 1.0 | | 1/3V <sub>LCD</sub> + 1.0 | V | | | V <sub>MID</sub> 4 | COM1 to COM4: 1/3bias,I <sub>O</sub> = ±100µA | 2/3V <sub>LCD</sub> - 1.0 | | 2/3V <sub>LCD</sub> + 1.0 | | | | V <sub>MID</sub> 5 | COM1 to COM4: 1/3bias,I <sub>O</sub> = ±100µA | 1/3V <sub>LCD</sub> - 1.0 | | 1/3V <sub>LCD</sub> + 1.0 | | | Oscillator frequency | fosc | OSC: $R_{OSC} = 43k\Omega$ , $C_{OSC} = 680pF$ | 40 | 50 | 60 | kHz | | | I <sub>DD</sub> 1 | V <sub>DD</sub> :Sleep mode | | | 100 | | | | I <sub>DD</sub> 2 | V <sub>DD</sub> : V <sub>DD</sub> = 6.0V, output open,fosc = 50kHz | | 270 | 540 | | | | I <sub>LCD</sub> 1 | V <sub>LCD</sub> : Sleep mode | | | 5 | | | Current drain | I <sub>LCD</sub> 2 | V <sub>LCD</sub> : V <sub>LCD</sub> = 6.0V, output open, 1/2bias, fosc = 50kHz | | 200 | 400 | μA | | | I <sub>LCD</sub> 3 | V <sub>LCD</sub> : V <sub>LCD</sub> = 6.0V, output open, 1/3bias, fosc = 50kHz | | 120 | 240 | | Nete: \*2. Excluding the bias voltage generation divider resistor built into $V_{LCD}1$ and $V_{LCD}2$ . (See Figure 1.) Figure 1 # 1. When CL is stopped at the low level # 2. When CL is stopped at the high level Figure 2 #### **Pin Assignment** # **Block Diagram** # **Pin Functions** | Pin No. | | No. | | | | Handling | |-----------------------------------------------------|-----------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----------------| | Pin | LC75884E | LC75884W | Function | Active | I/O | when unused | | \$1/P1<br>\$2/P2<br>\$3/P3<br>\$4/P4<br>\$5 to \$53 | 1<br>2<br>3<br>4<br>5 to 53 | 79<br>80<br>1<br>2<br>3 to 51 | Segment outputs for displaying the display data transferred by serial data input. The S1/P1 to S4/P4 pins can be used as general-purpose output ports under serial data control. | _ | 0 | OPEN | | COM1<br>COM2<br>COM3<br>COM4 | 54<br>55<br>56<br>57 | 52<br>53<br>54<br>55 | Common driver outputs The frame frequency fo is given by : fo = (f <sub>OSC</sub> /512)Hz. | _ | 0 | OPEN | | KS1/S54<br>KS2/S55<br>KS3 to KS6 | 58<br>59<br>60 to 63 | 56<br>57<br>58 to 61 | Key scan outputs Although normal key scan timing lines require diodes to be inserted in the timing lines to prevent shorts, since these outputs are unbalanced CMOS transistor outputs, these outputs will not be damaged by shorting when these outputs are used to form a key matrix. The KS1/S54 and KS2/S55 pins can be used as segment outputs when so specified by the control data. | _ | 0 | OPEN | | KI1 to KI5 | 64 to 68 | 62 to 66 | Key scan inputs These pins have built-in pull-down resistors. | Н | ı | GND | | OSC | 75 | 73 | Oscillator connection An oscillator circuit is formed by connecting an external resistor and capacitor at this pin. | _ | I/O | V <sub>DD</sub> | | CE | 78 | 76 | Serial data interface connections to the controller. Note that DO, being | Н | ı | | | CL | 79 | 77 | an open-drain output, requires a pull-up resistor. CE :Chip enable CL :Synchronization clock DI :Transfer data | | ı | GND | | DI | 80 | 78 | | | ı | | | DO | 77 | 75 | DO :Output data | _ | 0 | OPEN | | RES | 76 | 74 | Reset signal input RES=low •••• Display off Key scan disabled All key data is reset to low RES=high ••• Display on Key scan enabled However, serial data can be transferred when RES is low. | L | I | V <sub>DD</sub> | | TEST | 74 | 72 | This pin must be connected to ground. | _ | I | _ | | V <sub>LCD</sub> 1 | 71 | 69 | Used for applying the LCD drive 2/3 bias voltage externally. Must be connected to VLCD2 when a 1/2 bias drive scheme is used. | _ | I | OPEN | | V <sub>LCD</sub> 2 | 72 | 70 | Used for applying the LCD drive 1/3 bias voltage externally. Must be connected to VLCD1 when a 1/2 bias drive scheme is used. | _ | I | OPEN | | V <sub>DD</sub> | 69 | 67 | Logic block power supply connection. Provide a voltage of between 4.5 and 6.0V. | _ | _ | _ | | V <sub>LCD</sub> | 70 | 68 | LCD driver block power supply connection. Provide a voltage of between VDD–0.5 and 6.0V. | _ | _ | _ | | V <sub>SS</sub> | 73 | 71 | Power supply connection. Connect to ground. | _ | _ | _ | #### **Serial Data Input** No. 6086-8/27 # 2. When CL is stopped at the high level CE X 0 X 1 X 0 X 0 X 0 X 0 X 1 X X D1 X D2 X D3 X \( \D51 \) \( D52 \) \( D53 \) \( D55 \) \( D56 \) \( O \) \( O \) \( O \) \( O \) \( O \) \( O \) \( SO \) \( S1 \) \( KO \) \( K1 \) \( P0 \) \( P1 \) \( P2 \) \( SC \) \( DR \) \( O 0 BO B1 B2 B3 AO A1 A2 A3 ⊱ Display data Control data $\times$ DD $\rightarrow$ D0 0 BO B1 B2 B3 AO A1 A2 A3 < Display data Fixed data **→** DD → X 0 X 1 X 0 X 0 X 0 X 0 X 1 X O XD113 (D114 XD115) BO B1 B2 B3 A0 A1 A2 A3 ( Display data Fixed data **→** DD → 0 | 1 | X 0 | X 0 | X 0 | X 1 | X 0 | X 0 169| (10170) (10171) BO B1 B2 B3 AO A1 A2 A3 — Display data Fixed data **→** DD → Note: B0 to B3,A0 to A3 ..... CCB address DD..... Direction data No. 6086-9/27 CCB address ······· 42H D1 to D220 ······ Display data S0,S1 ····· Sleep control data K0,K1 ····· Key scan output/segment output selection data SC Segment on/off control data DR 1/2 bias or 1/3 bias drive selection data P0 to P2 ····· Segment output port/general-purpose output port selection data #### **Control Data Functions** 1. S0, S1: Sleep control data These control data bits switch between normal mode and sleep mode and set the states of the KS1 to KS6 key scan outputs during key scan standby. | Contro | Control data Mode | | OSC oscillator Segment outputs | | Output pin states during key scan standby | | | | | | |--------|-------------------|--------|--------------------------------|----------------|-------------------------------------------|-----|-----|-----|-----|-----| | S0 | S1 | iviode | USC OSCIIIAIOI | Common outputs | KS1 | KS2 | KS3 | KS4 | KS5 | KS6 | | 0 | 0 | Normal | Operating | Operating | Н | Н | Н | Н | Н | Н | | 0 | 1 | Sleep | Stopped | L | L | L | L | L | L | Н | | 1 | 0 | Sleep | Stopped | L | L | L | L | L | Н | Н | | 1 | 1 | Sleep | Stopped | L | Н | Н | Н | Н | Н | Н | Note: This assumes that the KS1/S54 and KS2/S55 output pins are selected for key scan output. # 2. K0, K1: Key scan output /segment output selection data These control data bits switch the functions of the KS1/S54 and KS2/S55 output pins between key scan output and segment output. | Contro | ol data | Output | oin state | Maximum number of | |--------|---------|---------|-----------|-------------------| | K0 | K1 | KS1/S54 | KS2/S55 | input keys | | 0 | 0 | KS1 | KS2 | 30 | | 0 | 1 | S54 | KS2 | 25 | | 1 | Х | S54 | S55 | 20 | X: don't care Note: KSn(n=1 or 2): Key scan output Sn (n=54 or 55): Segment output ## 3. P0 to P2 : Segment output port/general-purpose output port selection data These control data bits switch the functions of the S1/P1 to S4/P4 output pins between the segment output port and the general-purpose output port. | | Control data | a | Output pin state | | | | |----|--------------|----|------------------|-------|-------|-------| | P0 | P1 | P2 | S1/P1 | S2/P2 | S3/P3 | S4/P4 | | 0 | 0 | 0 | S1 | S2 | S3 | S4 | | 0 | 0 | 1 | P1 | S2 | S3 | S4 | | 0 | 1 | 0 | P1 | P2 | S3 | S4 | | 0 | 1 | 1 | P1 | P2 | P3 | S4 | | 1 | 0 | 0 | P1 | P2 | P3 | P4 | Note: Sn(n=1 to 4): Segment output port Pn(n=1 to 4): General-purpose output port The table below lists the correspondence between the display data and the output pins when these pins are selected to be general-purpose output ports. | Output pin | Corresponding display data | |------------|----------------------------| | S1/P1 | D1 | | S2/P2 | D5 | | S3/P3 | D9 | | S4/P4 | D13 | For example, if the S4/P4 output pin is selected to be a general-purpose output port, the S4/P4 output pin will output a high level ( $V_{LCD}$ ) when the display data D13 is 1, and will output a low level (Vss) when D13 is 0. # 4. SC: Segment on/off control data This control data bit controls the on/off state of the segments. | SC | Display state | |----|---------------| | 0 | on | | 1 | off | However, note that when the segments are turned off by setting SC to 1, the segments are turned off by outputting segment off waveforms from the segment output pins. # 5. DR: 1/2 bias or 1/3 bias drive selection data This control data bit switches between LCD 1/2 bias or 1/3 bias drive. | DR | Drive scheme | | | |----|----------------|--|--| | 0 | 1/3 bias drive | | | | 1 | 1/2 bias drive | | | # **Display Data and Output Pin Correspondence** | Output pin | COM1 | COM2 | сомз | COM4 | |------------|------|------|------|------| | S1/P1 | D1 | D2 | D3 | D4 | | S2/P2 | D5 | D6 | D7 | D8 | | S3/P3 | D9 | D10 | D11 | D12 | | S4/P4 | D13 | D14 | D15 | D16 | | S5 | D17 | D18 | D19 | D20 | | S6 | D21 | D22 | D23 | D24 | | S7 | D25 | D26 | D27 | D28 | | S8 | D29 | D30 | D31 | D32 | | S9 | D33 | D34 | D35 | D36 | | S10 | D37 | D38 | D39 | D40 | | S11 | D41 | D42 | D43 | D44 | | S12 | D45 | D46 | D47 | D48 | | S13 | D49 | D50 | D51 | D52 | | S14 | D53 | D54 | D55 | D56 | | S15 | D57 | D58 | D59 | D60 | | S16 | D61 | D62 | D63 | D64 | | S17 | D65 | D66 | D67 | D68 | | S18 | D69 | D70 | D71 | D72 | | S19 | D73 | D74 | D75 | D76 | | S20 | D77 | D78 | D79 | D80 | | S21 | D81 | D82 | D83 | D84 | | S22 | D85 | D86 | D87 | D88 | | S23 | D89 | D90 | D91 | D92 | | S24 | D93 | D94 | D95 | D96 | | S25 | D97 | D98 | D99 | D100 | | S26 | D101 | D102 | D103 | D104 | | S27 | D105 | D106 | D107 | D108 | | S28 | D109 | D110 | D111 | D112 | | Output pin | COM1 | COM2 | сомз | COM4 | |------------|------|------|------|------| | S29 | D113 | D114 | D115 | D116 | | S30 | D117 | D118 | D119 | D120 | | S31 | D121 | D122 | D123 | D124 | | S32 | D125 | D126 | D127 | D128 | | S33 | D129 | D130 | D131 | D132 | | S34 | D133 | D134 | D135 | D136 | | S35 | D137 | D138 | D139 | D140 | | S36 | D141 | D142 | D143 | D144 | | S37 | D145 | D146 | D147 | D148 | | S38 | D149 | D150 | D151 | D152 | | S39 | D153 | D154 | D155 | D156 | | S40 | D157 | D158 | D159 | D160 | | S41 | D161 | D162 | D163 | D164 | | S42 | D165 | D166 | D167 | D168 | | S43 | D169 | D170 | D171 | D172 | | S44 | D173 | D174 | D175 | D176 | | S45 | D177 | D178 | D179 | D180 | | S46 | D181 | D182 | D183 | D184 | | S47 | D185 | D186 | D187 | D188 | | S48 | D189 | D190 | D191 | D192 | | S49 | D193 | D194 | D195 | D196 | | S50 | D197 | D198 | D199 | D200 | | S51 | D201 | D202 | D203 | D204 | | S52 | D205 | D206 | D207 | D208 | | S53 | D209 | D210 | D211 | D212 | | KS1/S54 | D213 | D214 | D215 | D216 | | KS2/S55 | D217 | D218 | D219 | D220 | Note: This is for the case where the output pins S1/P1 to S4/P4, KS1/S54 and KS2/S55 are selected for use as segment outputs. For example, the table below lists the segment output states for the S11 output pin. | Display data | | | | Output air atata (CAA) | | |--------------|-----|-----|-----|-------------------------------------------------------|--| | D41 | D42 | D43 | D44 | Output pin state (S11) | | | 0 | 0 | 0 | 0 | The LCD segments for COM1,COM2,COM3 and COM4 are off. | | | 0 | 0 | 0 | 1 | The LCD segment for COM4 is on. | | | 0 | 0 | 1 | 0 | The LCD segment for COM3 is on. | | | 0 | 0 | 1 | 1 | The LCD segments for COM3 and COM4 are on. | | | 0 | 1 | 0 | 0 | The LCD segment for COM2 is on. | | | 0 | 1 | 0 | 1 | The LCD segments for COM2 and COM4 are on. | | | 0 | 1 | 1 | 0 | The LCD segments for COM2 and COM3 are on. | | | 0 | 1 | 1 | 1 | The LCD segments for COM2,COM3 and COM4 are on. | | | 1 | 0 | 0 | 0 | The LCD segment for COM1 is on. | | | 1 | 0 | 0 | 1 | The LCD segments for COM1 and COM4 are on. | | | 1 | 0 | 1 | 0 | The LCD segments for COM1 and COM3 are on. | | | 1 | 0 | 1 | 1 | The LCD segments for COM1,COM3 and COM4 are on. | | | 1 | 1 | 0 | 0 | The LCD segments for COM1 and COM2 are on. | | | 1 | 1 | 0 | 1 | The LCD segments for COM1,COM2 and COM4 are on. | | | 1 | 1 | 1 | 0 | The LCD segments for COM1,COM2 and COM3 are on. | | | 1 | 1 | 1 | 1 | The LCD segments for COM1,COM2,COM3 and COM4 are on. | | # **Serial Data Output** 1. When CL is stopped at the low level X :don't care Note: B0 to B3, A0 to A3-----CCB address 2. When CL is stopped at the high level X :don't care Note: B0 to B3, A0 to A3-----CCB address CCB address ······ 43H KD1 to KD30······ Key data SA ····· Sleep acknowledge data Note: If a key data read operation is executed when DO is high, the read key data (KD1 to KD30) and sleep acknowledge data(SA) will be invalid. #### **Output Data** 1. KD1 to KD30: Key data When a key matrix of up to 30 keys is formed from the KS1 to KS6 output pins and the KI1 to KI5 input pins and one of those keys is pressed, the key output data corresponding to that key will be set to 1. The table shows the relationship between those pins and the key data bits. | | KI1 | KI2 | KI3 | KI4 | KI5 | |---------|------|------|------|------|------| | KS1/S54 | KD1 | KD2 | KD3 | KD4 | KD5 | | KS2/S55 | KD6 | KD7 | KD8 | KD9 | KD10 | | KS3 | KD11 | KD12 | KD13 | KD14 | KD15 | | KS4 | KD16 | KD17 | KD18 | KD19 | KD20 | | KS5 | KD21 | KD22 | KD23 | KD24 | KD25 | | KS6 | KD26 | KD27 | KD28 | KD29 | KD30 | When the KS1/S54 and KS2/S55 output pins are selected to be segment outputs by control data bits K0 and K1 and a key matrix of up to 20 keys is formed using the KS3 to KS6 output pins and the KI1 to KI5 input pins, the KD1 to KD10 key data bits will be set to 0. #### 2. SA: Sleep acknowledge data This output data bit is set to the state when the key was pressed. Also, while DO will be low in this case, if serial data is input and the mode is set (to normal or sleep mode) during this period, that mode will be set. SA will be 1 in sleep mode and 0 in normal mode. #### **Sleep Mode Functions** Sleep mode is set up by setting S0 or S1 in the control data to 1. The segment outputs will all go low and the common outputs will also go low, and the oscillator on the OSC pin will stop (it will be started by a key press). This reduces power dissipation. This mode is cleared by sending control data with both S0 and S1 set to 0. However, note that the S1/P1 to S4/P4 outputs can be used as general-purpose output ports according to the state of the P0 to P2 control data bits, even in sleep mode. (See the control data description for details.) ## **Key Scan Operation Functions** #### 1. Key scan timing The key scan period is 384T(s). To reliably determine the on/off state of the keys, the LC75884E/W scans the keys twice and determines that a key has been pressed when the key data agrees. It outputs a key data read request (a low level on DO) 800T(s) after starting a key scan. If the key data dose not agree and a key was pressed at that point, it scans the keys again. Thus the LC75884E/W cannot detect a key press shorter than 800T(s). Note: \*3. In sleep mode the high/low state of these pins is determined by the S0 and S1 bits in the control data. Key scan output signals are not output from pins that are set low. #### 2. In normal mode - The pins KS1 to KS6 are set high. - When a key is pressed a key scan is started and the keys are scanned until all keys are released. Multiple key - presses are recognized by determining whether multiple key data bits are set. If a key is pressed for longer than 800T(s) (Where $T = \frac{1}{fosc}$ ) the LC75884E/W outputs a key data read request (a low level on DO) to the controller. The controller acknowledges this request and reads the key data. However, if CE is high during a serial data transfer, DO will be set high. - After the controller reads the key data, the key data read request is cleared (DO is set high) and the LC75884E/W performs another key scan. Also note that DO, being an open-drain output, requires a pull-up resistor (between 1 and $10 \text{ k}\Omega$ ). #### 3. In sleep mode - The pins KS1 to KS6 are set to high or low by the S0 and S1 bits in the control data. (See the control data description for details.) - If a key on one of the lines corresponding to a KS1 to KS6 pin which is set high is pressed, the oscillator on the OSC pin is started and a key scan is performed. Keys are scanned until all keys are released. Multiple key presses are recognized by determining whether multiple key data bits are set. - If a key is pressed for longer than 800T(s) (Where $T = \frac{1}{fosc}$ ) the LC75884E/W outputs a key data read request (a low level on DO) to the controller. The controller acknowledges this request and reads the key data. However, if CE is high during a serial data transfer, DO will be set high. - After the controller reads the key data, the key data read request is cleared (DO is set high) and the LC75884E/W performs another key scan. However, this dose not clear sleep mode. Also note that DO, being an open-drain output, requires a pull-up resistor (between 1 and 10 kΩ). - Sleep mode key scan example Example: S0=0, S1=1 (sleep with only KS6 high) Note: \*4. These diodes are required to reliable recognize multiple key presses on the KS6 line when sleep mode state with only KS6 high, as in the above example. That is, these diodes prevent incorrect operations due to sneak currents in the KS6 key scan output signal when keys on the KS1 to KS5 lines are pressed at the same time. # **Multiple Key Presses** Although the LC75884E/W is capable of key scanning without inserting diodes for dual key presses, triple key presses on the KI1 to KI5 input pin lines, or multiple key presses on the KS1 to KS6 output pin lines, multiple presses other than these cases may result in keys that were not pressed recognized as having been pressed. Therefore, a diode must be inserted in series with each key. Applications that do not recognize multiple key presses of three or more keys should check the key data for three or more 1 bits and ignore such data. #### 1/4 Duty, 1/2 Bias Drive Technique 1/4 Duty, 1/2 Bias Waveforms #### 1/4 Duty, 1/3 Bias Drive Technique No. 6086-17/27 #### Voltage Detection Type Reset Circuit (VDET) This circuit generates an output signal and resets the system when logic block power is first applied and when the voltage drops, i.e., when the logic block power supply voltage is less than or equal to the power down detection voltage VDET, which is 3.0V, typical. To assure that this function operates reliably, a capacitor must be added to the logic block power supply line so that the logic block power supply voltage $V_{DD}$ rise time when the logic block power is first applied and the logic block power supply voltage $V_{DD}$ fall time when the voltage drops are both at least 1 ms. (See Figure 3.) #### **Power Supply Sequence** The following sequences must be observed when power is turned on and off. (See Figure 3.) - Power on :Logic block power supply( $V_{DD}$ ) on $\rightarrow$ LCD driver block power supply( $V_{LCD}$ ) on - Power off:LCD driver block power supply( $V_{LCD}$ ) off $\rightarrow$ Logic block power supply( $V_{DD}$ ) off However, if the logic and LCD driver block use a shared power supply, then the power supplies can be turned on and off at the same time. #### **System Reset** The LC75884E/W supports the reset methods described below. When a system reset is applied, display is turned off, key scanning is stopped, and all the key data is reset to low. When the reset is cleared, display is turned on and key scanning become possible. - 1. Reset methods - (1) Reset at power-on and power-down If at least 1 ms is assured as the logic block supply voltage $V_{DD}$ rise time when logic block power is applied, a system reset will be applied by the VDET output signal when the logic block supply voltage is brought up. If at least 1 ms is assured as the logic block supply voltage $V_{DD}$ fall time when logic block power drops, a system reset will be applied in the same manner by the VDET output signal when the supply voltage is lowered. Note that the reset is cleared at the point when all the serial data (the display data D1 to D220 and the control data) has been transferred, i.e., on the fall of the CE signal on the transfer of the last direction data, after all the direction data has been transferred. However, the above operations will be performed regardless of the state (high or low) of the $\overline{\text{RES}}$ pin. If $\overline{\text{RES}}$ is high, the reset will be cleared at the point the above operations are completed. On the other hand, if $\overline{\text{RES}}$ is low, the system will remain in the reset period as long as $\overline{\text{RES}}$ is not set high, even if the above operations are completed. (See Figure 3.) Note: $t1 \ge 1$ [ms] (Logic block power supply voltage $V_{DD}$ rise time) $t2 \ge 0$ $t3 \ge 0$ $t4 \ge 1$ [ms] (Logic block power supply voltage $V_{DD}$ fall time) - (2) Reset when the logic block power supply voltage is in the allowable operating range ( $V_{DD} = 4.5$ to 6.0V) The system is reset when the $\overline{RES}$ pin is set low, and the reset is cleared by setting $\overline{RES}$ pin high. - 2. LC75884E/W internal block states during the reset period - CLOCK GENERATOR Reset is applied and the base clock is stopped. However, the OSC pin state (normal or sleep mode) is determined after the S0 and S1 control data bits are transferred. - COMMON DRIVER, SEGMENT DRIVER & LATCH Reset is applied and the display is turned off. However, display data can be input to the latch circuit in this state. - KEY SCAN Reset is applied, the circuit is set to the initial state, and at the same time the key scan operation is disabled. - KEY BUFFER - Reset is applied and all the key data is set to low. - CCB INTERFACE, CONTROL REGISTER, SHIFT REGISTER Since serial data transfer is possible, these circuits are not reset. ## 3. Output pin states during the reset period | Output pin | State during reset | | | |------------------|--------------------|--|--| | S1/P1 to S4/P4 | L *5 | | | | S5 to S53 | L | | | | COM1 to COM4 | L | | | | KS1/S54, KS2/S55 | L *5 | | | | KS3 to KS5 | X *6 | | | | KS6 | Н | | | | DO | H *7 | | | X: don't care Note: \*5. These output pins are forcibly set to the segment output function and held low. <sup>\*6.</sup> When power is first applied, these output pins are undefined until the S0 and S1 control data bits have been transferred. <sup>\*7.</sup> Since this output pin is an open-drain output, a pull-up resistor of between 1 and 10 kΩ is required. This pin remains high during the reset period even if a key data read operation is performed. 1/2 bias (for use with normal panels) Note: \*8. Add a capacitor to the logic block power supply line so that the logic block power supply voltage V<sub>DD</sub> rise time when power is applied and the logic block power supply voltage V<sub>DD</sub> fall time when power drops are both at least 1 ms, as the LC75884E/W is reset by the VDET. <sup>\*9.</sup> If the RES pin is not used for system reset, it must be connected to the logic block power supply V<sub>DD</sub>. <sup>\*10.</sup> The DO pin, being an open-drain output, requires a pull-up resistor. Select a resistance (between 1 to 10 kΩ) appropriate for the capacitance of the external wiring so that signal waveforms are not degraded. 1/2 bias (for use with large panels) Note: \*8. Add a capacitor to the logic block power supply line so that the logic block power supply voltage V<sub>DD</sub> rise time when power is applied and the logic block power supply voltage V<sub>DD</sub> fall time when power drops are both at least 1 ms, as the LC75884E/W is reset by the VDET. <sup>\*9.</sup> If the RES pin is not used for system reset, it must be connected to the logic block power supply V<sub>DD</sub>. <sup>\*10.</sup> The DO pin, being an open-drain output, requires a pull-up resistor. Select a resistance (between 1 to 10 kΩ) appropriate for the capacitance of the external wiring so that signal waveforms are not degraded. 1/3 bias (for use with normal panels) Note: \*8. Add a capacitor to the logic block power supply line so that the logic block power supply voltage V<sub>DD</sub> rise time when power is applied and the logic block power supply voltage V<sub>DD</sub> fall time when power drops are both at least 1 ms, as the LC75884E/W is reset by the VDET. <sup>\*9.</sup> If the RES pin is not used for system reset, it must be connected to the logic block power supply V<sub>DD</sub>. <sup>\*10.</sup> The DO pin, being an open-drain output, requires a pull-up resistor. Select a resistance (between 1 to 10 kΩ) appropriate for the capacitance of the external wiring so that signal waveforms are not degraded. 1/3 bias (for use with large panels) Note: \*8. Add a capacitor to the logic block power supply line so that the logic block power supply voltage V<sub>DD</sub> rise time when power is applied and the logic block power supply voltage V<sub>DD</sub> fall time when power drops are both at least 1 ms, as the LC75884E/W is reset by the VDET. #### Notes on transferring display data from the controller The display data (D1 to 220) is transferred to the LC75884E/W in four operations. All of the display data should be transferred within 30 ms to maintain the quality of the displayed image. <sup>\*9.</sup> If the RES pin is not used for system reset, it must be connected to the logic block power supply V<sub>DD</sub>. <sup>\*10.</sup> The DO pin, being an open-drain output, requires a pull-up resistor. Select a resistance (between 1 to 10 kΩ) appropriate for the capacitance of the external wiring so that signal waveforms are not degraded. #### Notes on the controller key data read techniques - 1. Timer based key data acquisition - (1) Flowchart #### (2) Timing chart - t5: Key scan execution time when the key data agreed for two key scans. (800T(s)) - t6: Key scan execution time when the key data did not agree for two key scans and the key scan was executed again. (1600T(s)) - t7: Key address (43H) transfer time - t8: Key data read time $$T = \frac{1}{\text{fosc}}$$ ## (3) Explanation In this technique, the controller uses a timer to determine key on/off states and read the key data. The controller must check the DO state when CE is low every t9 period without fail. If DO is low, the controller recognizes that a key has been pressed and executes the key data read operation. The period t9 in this technique must satisfy the following condition. If a key data read operation is executed when DO is high, the read key data (KD1 to KD30) and sleep acknowledge data (SA) will be invalid. - 2. Interrupt based key data acquisition - (1) Flowchart ## (2) Timing chart - t5: Key scan execution time when the key data agreed for two key scans. (800T(S)) - t6: Key scan execution time when the key data did not agree for two key scans and the key scan was executed again. (1600T(S)) - t7: Key address (43H) transfer time t8: Key data read time $$T = \frac{1}{\text{fosc}}$$ #### (3) Explanation In this technique, the controller uses interrupts to determine key on/off states and read the key data. The controller must check the DO state when CE is low. If DO is low, the controller recognizes that a key has been pressed and executes the key data read operation. After that the next key on/off determination is performed after the time t10 has elapsed by checking the DO state when CE is low and reading the key data. The period t10 in this technique must satisfy the following condition. t10 > t6 If a key data read operation is executed when DO is high, the read key data (KD1 to KD30) and sleep acknowledge data (SA) will be invalid. - Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment. - SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design. - In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law. - No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd. - Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of February, 1999. Specifications and information herein are subject to change without notice.