## SONY # **CXA2610N** ## **Laser Driver** ## Description The CXA2610N is a laser driver IC for optical discs. This IC supports higher optical power output speeds. #### **Features** - · LD driver with excellent driving capability - Write current of 250mA (max.) possible by setting the IIN2 (Pin 2) and IIN3 (Pin 5) external resistors - Rise time ≈ 3ns - Fall time ≈ 4ns - The oscillation frequency of the built-in oscillation circuit can be set from 100 to 600MHz by connecting the OSCFR (Pin 4) external resistor to GND. - The oscillator amplitude initial value of the built-in oscillation circuit can be set by connecting the OSCGA (Pin 12) external resistor to GND, and the oscillator amplitude can be adjusted by the IINR input current value. - Oscillation ON/OFF can be set as desired. - Single +5V power supply - TTL/CMOS control for control system #### **Applications** - CD-R driver - CD-RW driver - DVD driver - · Writable optical driver - · Laser diode current switching #### Structure Bipolar silicon monolithic IC #### **Absolute Maximum Ratings** | <ul> <li>Supply voltage</li> </ul> | Vcc | 5.5 | V | |-------------------------------------------|------|-------------|--------------| | <ul> <li>Operating temperature</li> </ul> | Topr | -10 to +70 | $^{\circ}$ C | | Storage temperature | Tstg | -65 to +150 | ℃ | #### **Operating Conditions** | Supply voltage | 4.5 to 5.5 | V | |----------------|------------|---| |----------------|------------|---| Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits. ## **Block Diagram** ## **Pin Description** | Pin<br>No. | Symbol | I/O | Description | |------------|--------|-----|--------------------------------------------------------| | 1 | IINR | ı | Oscillation level adjustment. | | 2 | IIN2 | ı | LD drive current setting input. | | 3 | GND | | Ground. | | 4 | OSCFR | Ι | Oscillation frequency adjustment. | | 5 | IIN3 | — | LD drive current setting input. | | 6 | CONTR | _ | LD drive current output setting. | | 7 | CONT2 | _ | LD drive current output setting. | | 8 | CONT3 | _ | LD drive current output setting. | | 9 | Vcc | | Vcc. | | 10 | OSCENA | _ | Oscillation ON for read/forced oscillation ON control. | | 11 | ENABLE | Ι | LD drive current ON/OFF control. (High: ON, Low: OFF) | | 12 | OSCGA | _ | Oscillation level initial value setting. | | 13 | GND | | Ground. | | 14 | LD0 | 0 | LD anode side connection. | | 15 | Vcc | _ | Vcc. | | 16 | Vcc | _ | Vcc. | $(Ta = 25^{\circ}C, Vcc = 5V)$ **Electrical Characteristics** | | ; | | | ŏ | Control status | Si | | : | | | | | |--------------|---------------------------|---------|-------------|-------|----------------|--------|--------|----------------------------------------------------------------------------------------|--------|----------------|------|-------| | Meas<br>ment | Measurement Item | Symbol | CONTR | CONT2 | CONT3 | OSCENA | ENABLE | Measurement condition and method | Z<br>Z | Min. Typ. Max. | Мах. | - Col | | - | Current consumption 1 | lcc1 | 2.0 | 2.0 | 2.0 | 1.3 | 1.3 | OSC: L (write mode). LD: OFF | 20 | 35 | 52 | mA | | 7 | Current consumption 2 | lcc2 | - | | | 2.0 | 2.0 | Current consumption for IINR input voltage where oscillation level = $47 \text{mAp-p}$ | 35 | 55 | 75 | mA | | က | Current consumption 3 | lcc3 | 1.3 | > | - | | | Current consumption when CONTR = Low for Icc2 (OSC: ON) | 20 | 78 | 105 | mA | | 4 | Pin voltage 1 | VFR | ı | ı | - 1 | | | Pin voltage measurement | 1.21 | 1.257 | 1.3 | > | | 2 | Pin voltage 2 | VLE | I | I | I | - | • | Pin voltage measurement | 80 | 103 | 120 | Λm | | 9 | Output drive current | lour1 | 1.3 | 2.0 | 2.0 | 1.3 | 2.0 | Output current for IINR pin input 5V | 115 | 125 | 145 | mA | | 7 | Output drive current | lour2 | 2.0 | 1.3 | -> | 2.0 | | Output current for IIN2 pin input 5V | 145 | 157 | 175 | mA | | 8 | Output drive current | lour3 | <b>\</b> | 2.0 | 1.3 | - | | Output current for IIN3 pin input 5V | 145 | 163 | 175 | mA | | 6 | Input/output current gain | lgain1 | 1.3 | 2.0 | 2.0 | 1.3 | | Current gain measurement for IINR (ΔΙουτ/ΔΙΙΝ) | 98 | 104 | 115 | I | | 10 | Input/output current gain | IGAIN2 | 2.0 | 1.3 | - | 2.0 | | Current gain measurement for IIN2 (ΔΙουτ/ΔΙΙΝ) | 120 | 133 | 145 | I | | 7 | Input/output current gain | lgain3 | - | 2.0 | 1.3 | - | - | Current gain measurement for IIN3 (ΔΙουτ/ΔΙιΝ) | 120 | 136 | 145 | | | AC items | ems | | | | | | | | | | | | | 12 | Rise time | TR | 1.3 | H→L | 2.0 | 2.0 | 2.0 | louт = 40mA (CONTR) + 40mA (CONT2), settling 10 to 90% | | 3 | | ns | | 13 | Fall time | TF | | H←7 | | | | Iour = 40mA (CONTR) + 40mA (CONT2), settling 10 to 90% | | 4 | | su | | 14 | Overshoot | OVS | - | H→L | <b>\</b> | | | louт = 40mA (CONTR) + 40mA (CONT2) | | | | % | | 15 | CONT delay 1 | CDELAY1 | 2.0 | 1.3 | H→L | | | Time from 50% of CONT3 (High $\rightarrow$ Low) to 50% of output final value | | 3.1 | | ns | | 16 | CONT delay 2 | CDELAY2 | <b>&gt;</b> | - | | - | - | Time from 50% of CONT3 (Low $\rightarrow$ High) to 50% of output final value | | 3.4 | | ns | | 17 | LD delay 1 | LDELAY1 | 1.3 | 2.0 | 2.0 | 1.3 | H←7 | Time from 50% of ENABLE (Low $\rightarrow$ High) to 50% of output final value | | 4.4 | | ns | | 18 | LD delay 2 | LDELAY2 | <b>A</b> | • | | • | H → L | Time from 50% of ENABLE (High $\rightarrow$ Low) to 50% of output final value | | 2.2 | | ns | | 19 | Oscillation frequency | OSCFR | 1.3 | 2.0 | | 2.0 | 2.0 | Oscillation frequency | | 189 | | MHz | | 20 | Oscillation level | OSCLE | <b>\</b> | - | • | - | • | Oscillation level when IINR = $2V$ | 9 | 77 | 85 | mAp-p | | Logic | | | | | | | | | | | | | | 21 | Logic Low level | VTHL | I | 1 | | Ι | | CONTR, CONT2, CONT3, OSCENA, ENABLE | | | 1.3 | > | | 22 | Logic High level | VTHH | ı | | | Ι | | CONTR, CONT2, CONT3, OSCENA, ENABLE | 2 | | | > | | 23 | Input resistance | ZIN | ı | I | I | I | | Input impedance for IINR, IIN2 and IIN3 | 175 | 252 | 375 | G | #### **Electrical Characteristics Measurement Circuit** #### **Description of Functions** #### (1) LD drive current value setting The current controlled by the current setting pins IINR, IIN2 and IIN3 is output from the LD0 pin. The current flowing to the LD0 pin can be set independently for IINR, IIN2 and IIN3 by CONTR, CONT2 and CONT3. #### (2) LD drive current forced OFF Forced OFF is enabled by setting the ENABLE pin Low. #### (3) Oscillation circuit The oscillation circuit is turned ON forcibly by setting the OSCENA pin Low. $(\overline{OSCENA} \times \overline{CONTR} \times (\overline{CONT2} + \overline{CONT3}))$ The oscillation circuit is turned ON by setting the OSCENA pin High only for read. $(OSCENA \times CONTR \times CONT2 \times CONT3)$ #### (4) Oscillation frequency adjustment The oscillation frequency can be varied by the external resistance value connected to the OSCFR pin. ## (5) Oscillation level adjustment The oscillation level initial value can be set by the external resistance value connected to the OSCGA pin. The oscillation level can be adjusted by varying the IINR input current value. In addition, the read block DC compensation current In that flows when oscillation is OFF is independent of the OSCGA pin external resistance value, and is constant. $$lo \approx \frac{OSCGA \text{ pin voltage}}{OSCGA \text{ external resistance}} \times \frac{40}{9} \text{ [mAp-p]}$$ #### (6) Logic The logic table for the CONTR, CONT2, CONT3 and ENABLE pins is shown below. Be sure to also check the timing chart on page 7. | ENABLE | CONTR | CONT2 | CONT3 | LD0 | |--------|-------|-------|-------|--------------------| | L | Х | X | Х | OFF | | Н | Н | Н | Н | OFF | | Н | L | Н | Н | IINR | | Н | L | L | Н | IINR + IIN2 | | Н | L | Н | L | IINR + IIN3 | | Н | L | Ĺ | L | IINR + IIN2 + IIN3 | #### **Notes on Operation** - Locate the external resistors connected to the IINR, IIN2 and IIN3 pins close to the IC package to prevent the effect from other signal lines. - Make the wiring distance between the output LD0 pin and the laser diode as short as possible. If this wiring is longer, the output waveform characteristics show that the rise and fall times (Tr and Tf) become slower as the ringing becomes larger. - The external resistor connected to Pin 10 (OSCGA) should be within the range from $12\Omega$ to $2k\Omega$ . In addition, this resistance value should be set in consideration of the laser diode Ith so that the oscillation level at IINR = 0V does not exceed the read power. - Temperature assurance The junction temperature for the CXA2610N laser driver should not exceed 150°C. In addition, the power consumption (Po) should be the allowable power dissipation (Po) or less, and the IC should be used with a lowered thermal resistance ( $\theta$ j-a) for board mounting so that normal operation is possible at the maximum operating temperature of 70°C. Widening the GND area on the set board and other heat radiation countermeasures within the set are necessary in order to lower $\theta$ j-a. This is because the CXA2610N thermal resistance ( $\theta$ j-a) differs according to the board, and the power consumption (Po) is also difficult to predict with future increases in power. Obtain the thermal resistance $(\theta_j$ -a) and power consumption (Po) of the package by the following method. Power consumption (Po): Oscillator ON state (OSC level = 47mAp-p) Po = $(Icc2 + (total of each input current \times 10)) \times Vcc + (Iop \times (Vcc - Vop))$ Icc2: See page 3 of this Data Sheet. lop: Output drive current flowing from the LD0 pin to the laser diode Vop: Laser diode operating voltage or, the power consumption can also be obtained as follows. $Po = (Icc \times Vcc) - (Iop \times Vop)$ Icc: Device current consumption (including lop) during operation Thermal resistance ( $\theta$ j-a) when mounted on a board The diode temperature coefficient is -2.27mV/°C - (1) ENABLE pin voltage Vcc pin voltage after applying 0V to the IINR, IIN2 and IIN3 pins = V1 - (2) ENABLE pin voltage Vcc pin voltage immediately after applying 3V to IINR = V2 - (3) ENABLE pin voltage Vcc pin voltage after applying 3V to the IINR pin and reaching a thermally balanced state = V3 The change in current consumption between (1) and (2) $\Delta Icc = (3V/(Rext + 250\Omega)) \times 104$ . This $\Delta Icc$ causes the ENABLE pin internal forward protective diode connection Vcc voltage to vary ( $\Delta Vcc$ ) due to the effects of the wiring resistance from the Vcc pin voltage which is used as the reference. The voltage fall coefficient (VR) used to correct this $\Delta Vcc$ can be obtained by VR = (V1 – V2)/ $\Delta lcc$ . Using VR to apply correction to V3 yields the equation: $(\Delta Icc \times VR) + V3 = V4.$ From this, $\Delta Tj = (V4 - V2) \text{ mV/}-2.27\text{mV/}^{\circ}\text{C}$ , and $\theta j$ -a = $\Delta Tj/Po [^{\circ}\text{C/W}]$ . - Allowable power dissipation (PD) ≥ Po [W] PD = (150°C ambient temperature)/θj-a - Maximum operating temperature 70 °C (150°C – ∆Tj) ≥ 70°C Thus, if $\theta$ j-a can be lowered from these two conditions, the maximum operating temperature can also be raised. **Thermal Resistance Measurement Circuit** ## **Timing Chart** ## **Application Circuit** Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same. ## **Example of Representative Characteristics** ## Package Outline Unit: mm NOTE : PALLADIUM PLATING This product uses S-PdPPF (Sony Spec.-Palladium Pre-Plated Lead Frame).