

Data Sheet April 3, 2009 FN6886.0

## ±16.5kV ESD (IEC61000-4-2) Protected, Large Output Swing, 5V, Full Fail-Safe, 1/8 Unit Load, RS-485/RS-422 Transceiver

The ISL3158AE is a BiCMOS, IEC61000 ESD protected, 5V powered, single transceiver that meets both the RS-485 and RS-422 standards for balanced communication. Each driver output and receiver input is protected against ±16.5kV ESD strikes without latch-up.

The ISL3158AE transmitter delivers exceptional differential output voltages (2.4V min), into the RS-485 required  $54\Omega$  load, for better noise immunity or to allow up to eight  $120\Omega$  terminations in "star" or other non-standard bus topologies.

This device has very low bus currents ( $\pm 125\mu A/-75\mu A$ ), so it presents a true "1/8 unit load" to the RS-485 bus. This allows up to 256 transceivers on the network without violating the RS-485 specification's 32 unit load maximum, and without using repeaters.

Receiver (Rx) inputs feature a "Full Fail-Safe" design, which ensures a logic high Rx output if Rx inputs are floating, shorted, or on a terminated but undriven bus. Rx outputs feature high drive levels - typically 28mA @  $V_{OL} = 1V$  (to ease the design of optocoupled isolated interfaces).

Hot Plug circuitry ensures that the Tx and Rx outputs remain in a high impedance state until the power supply has stabilized, and the Tx outputs are fully short circuit protected.

The ISL3158AE is a half duplex version. It multiplexes the Rx inputs and Tx outputs to allow transceivers with output disable functions in an 8 Ld package.

#### **Features**

- High Driver V<sub>OD</sub>......2.4V (Min) @ R<sub>D</sub> = 54Ω
  Better Noise Immunity, or Drive Up to 8 Terminations
- IEC61000 ESD Protection on RS-485 I/O Pins . . ±16.5kV
  - Class 3 ESD Level on all Other Pins . . . . . >7kV HBM
- Full Fail-safe (Open, Short, Terminated and Undriven) Receivers
- High Rx I<sub>OL</sub> to Drive Opto-Couplers for Isolated Applications
- Hot Plug Circuitry Tx and Rx Outputs Remain Three-State During Power-up/Power-down
- True 1/8 Unit Load Allows up to 256 Devices on the Bus
- Specified for Single 5V, 10% Tolerance, Supplies
- High Data Rates..... up to 10Mbps
- -7V to +12V Common Mode Input Voltage Range
- · Half Duplex Pinouts
- Pb-free (RoHS compliant)
- · Three-State Rx and Tx Outputs
- · Current Limiting for Driver Overload Protection

## **Applications**

- Utility Meters and Automated Meter Reading Systems
- · High Node Count Systems
- PROFIBUS® and Field Bus Networks, and Factory Automation
- · Security Camera Networks
- Building Lighting and Environmental Control Systems
- Industrial/Process Control Networks

#### TABLE 1. SUMMARY OF FEATURES

| PART<br>NUMBER | HALF/FUL<br>L DUPLEX | DATA RATE<br>(Mbps) | SLEW-RATE LIMITED? | HOT PLUG | #DEVICES<br>ON BUS | Rx/Tx<br>ENABLE? | QUIESCENT<br>I <sub>CC</sub> (µA) | LOW POWER SHUTDOWN? | PIN<br>COUNT |
|----------------|----------------------|---------------------|--------------------|----------|--------------------|------------------|-----------------------------------|---------------------|--------------|
| ISL3158AEM     | Half                 | 10                  | No                 | Yes      | 256                | Yes              | 600                               | Yes                 | 8            |
| ISL3158AEMW    | Half                 | 10                  | No                 | Yes      | 256                | Yes              | 600                               | Yes                 | N/A          |

## **Pinout**



# **Ordering Information**

| PART NUMBER<br>(Note) | PART<br>MARKING | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # |
|-----------------------|-----------------|---------------------|----------------------|----------------|
| ISL3158AEMBZ*         | 3158A EMBZ      | -55 to +125         | 8 Ld SOIC            | M8.15          |
| ISL3158AEMW           |                 | -55 to +125         | Wafer                |                |

<sup>\*</sup>Add "-T" suffix for tape and reel. Please refer to TB347 for details on reel specifications.

NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## **Truth Tables**

| TRANSMITTING |        |         |         |         |  |  |  |
|--------------|--------|---------|---------|---------|--|--|--|
|              | INPUTS | OUTPUTS |         |         |  |  |  |
| RE           | DE     | DI      | Z       | Υ       |  |  |  |
| Х            | 1      | 1       | 0       | 1       |  |  |  |
| X            | 1      | 0       | 1       | 0       |  |  |  |
| 0            | 0      | Х       | High-Z  | High-Z  |  |  |  |
| 1            | 0      | Х       | High-Z* | High-Z* |  |  |  |

NOTE: \*Shutdown Mode (See Note 7).

|    | RECEIVING         |                   |                        |         |  |  |  |  |
|----|-------------------|-------------------|------------------------|---------|--|--|--|--|
|    | II                | NPUTS             |                        | OUTPUT  |  |  |  |  |
| RE | DE<br>Half Duplex | DE<br>Full Duplex | А-В                    | RO      |  |  |  |  |
| 0  | 0                 | Х                 | ≥ -0.05V               | 1       |  |  |  |  |
| 0  | 0                 | X                 | ≤ <b>-</b> 0.2V        | 0       |  |  |  |  |
| 0  | 0                 | Х                 | Inputs<br>Open/Shorted | 1       |  |  |  |  |
| 1  | 0                 | 0                 | Х                      | High-Z* |  |  |  |  |
| 1  | 1                 | 1                 | Х                      | High-Z  |  |  |  |  |

NOTE: \*Shutdown Mode (See Note 7).

# Pin Descriptions

| PIN             | FUNCTION                                                                                                                                                                |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RO              | Receiver output: If A-B ≥ -50mV, RO is high; If A-B ≤ -200mV, RO is low; RO = High if A and B are unconnected (floating) or shorted.                                    |
| RE              | Receiver output enable. RO is enabled when $\overline{RE}$ is low; RO is high impedance when $\overline{RE}$ is high.                                                   |
| DE              | Driver output enable. The driver outputs, Y and Z, are enabled by bringing DE high. They are high impedance when DE is low.                                             |
| DI              | Driver input. A low on DI forces output Y low and output Z high. Similarly, a high on DI forces output Y high and output Z low.                                         |
| GND             | Ground connection.                                                                                                                                                      |
| A/Y             | ±16.5kV IEC61000 ESD Protected RS-485/RS-422 level, non-inverting receiver input and noninverting driver output. Pin is an input if DE = 0; pin is an output if DE = 1. |
| B/Z             | ±16.5kV IEC61000 ESD Protected RS-485/RS-422 level, inverting receiver input and inverting driver output. Pin is an input if DE = 0; pin is an output if DE = 1.        |
| V <sub>CC</sub> | System power supply input (4.5V to 5.5V).                                                                                                                               |

# **Typical Operating Circuit**

## ISL3158AE



## ISL3158AE

## **Absolute Maximum Ratings**

| V <sub>CC</sub> to Ground                    |
|----------------------------------------------|
| DI, DE, RE0.3V to (V <sub>CC</sub> + 0.3V)   |
| Input/Output Voltages                        |
| A/Y, B/Z                                     |
| A/Y, B/Z (Transient Pulse Through 100Ω) ±25V |
| RO0.3V to (V <sub>CC</sub> +0.3V)            |
| Short Circuit Duration                       |
| Y, Z Continuous                              |
| ESD Rating See Specifications Table          |

## **Thermal Information**

| Thermal Resistance (Typical, Note 1)             | $\theta_{JA}$ (°C/W) |
|--------------------------------------------------|----------------------|
| 8 Ld SOIC                                        | 120                  |
| Maximum Junction Temperature (Plastic Package)   | +150°C               |
| Maximum Storage Temperature Range65°             | C to +150°C          |
| Pb-Free Reflow Profilese                         | ee link below        |
| http://www.intersil.com/pbfree/Pb-FreeReflow.asp |                      |

## **Operating Conditions**

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTE:

1. θ<sub>JA</sub> is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

## **Electrical Specifications**

Test Conditions:  $V_{CC} = 4.5V$  to 5.5V; Unless Otherwise Specified. Typicals are at  $V_{CC} = 5V$ ,  $T_A = +25^{\circ}C$  (Note 2). Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

| PARAMETER                                                                                         | SYMBOL            | TEST CONDITIONS                                 |                                      | TEMP<br>(°C) | MIN                   | TYP  | MAX             | UNITS    |
|---------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------|--------------------------------------|--------------|-----------------------|------|-----------------|----------|
| DC CHARACTERISTICS                                                                                |                   |                                                 |                                      |              |                       |      | 1               | <b>'</b> |
| Driver Differential V <sub>OUT</sub> (No load)                                                    | V <sub>OD1</sub>  |                                                 |                                      | Full         | -                     | -    | V <sub>CC</sub> | V        |
| Driver Differential V <sub>OUT</sub> (Loaded)                                                     | V <sub>OD2</sub>  | $R_L = 100\Omega$ (RS-422) (Figure              | e 1A)                                | Full         | 2.8                   | 3.6  | -               | V        |
|                                                                                                   |                   | $R_L = 54\Omega$ (RS-485) (Figure               | 1A)                                  | Full         | 2.4                   | 3.1  | V <sub>CC</sub> | V        |
|                                                                                                   |                   | $R_L$ = 15Ω (Eight 120Ω term                    | inations) (Note 10)                  | 25           | -                     | 1.65 | -               | V        |
|                                                                                                   |                   | $R_L = 60\Omega$ , $-7V \le V_{CM} \le 12V$     | (Figure 1B)                          | Full         | 2.4                   | 3    | -               | V        |
| Change in Magnitude of Driver<br>Differential V <sub>OUT</sub> for<br>Complementary Output States | ΔV <sub>OD</sub>  | $R_L$ = 54Ω or 100Ω (Figure 1                   | $R_L = 54\Omega$ or 100Ω (Figure 1A) |              | -                     | 0.01 | 0.2             | V        |
| Driver Common-Mode V <sub>OUT</sub>                                                               | Voc               | $R_L = 54\Omega$ or $100\Omega$ (Figure 1       | A)                                   | Full         | -                     | =    | 3.15            | V        |
| Change in Magnitude of Driver<br>Common-Mode V <sub>OUT</sub> for<br>Complementary Output States  | ΔV <sub>OC</sub>  | $R_L$ = 54Ω or 100Ω (Figure 1A)                 |                                      | Full         | -                     | 0.01 | 0.2             | V        |
| Logic Input High Voltage                                                                          | V <sub>IH</sub>   | DE, DI, RE                                      |                                      | Full         | 2                     | -    | -               | V        |
| Logic Input Low Voltage                                                                           | V <sub>IL</sub>   | DE, DI, RE                                      |                                      | Full         | -                     | =    | 0.8             | V        |
| DI Input Hysteresis Voltage                                                                       | V <sub>HYS</sub>  |                                                 |                                      | 25           | -                     | 100  | -               | mV       |
| Logic Input Current                                                                               | I <sub>IN1</sub>  | DE, DI, RE                                      |                                      | Full         | -2                    | =    | 2               | μA       |
| Input Current (A/Y, B/Z)                                                                          | I <sub>IN2</sub>  | DE = 0V, V <sub>CC</sub> = 0V or 5.5V           | V <sub>IN</sub> = 12V                | Full         | -                     | 70   | 125             | μA       |
|                                                                                                   |                   |                                                 | V <sub>IN</sub> = -7V                | Full         | -75                   | 55   | -               | μΑ       |
| Driver Short-Circuit Current,<br>V <sub>O</sub> = High or Low                                     | I <sub>OSD1</sub> | DE = $V_{CC}$ , $-7V \le V_Y$ or $V_Z \le$      | 12V (Note 4)                         | Full         | -                     | -    | ±250            | mA       |
| Receiver Differential Threshold<br>Voltage                                                        | V <sub>TH</sub>   | -7V ≤ V <sub>CM</sub> ≤ 12V (Note 12)           |                                      | Full         | -200                  | -90  | -50             | mV       |
| Receiver Input Hysteresis                                                                         | $\Delta V_{TH}$   | V <sub>CM</sub> = 0V                            |                                      | 25           | -                     | 20   | -               | mV       |
| Receiver Output High Voltage                                                                      | V <sub>OH</sub>   | I <sub>O</sub> = -8mA, V <sub>ID</sub> = -50mV  |                                      | Full         | V <sub>CC</sub> - 1.2 | 4.3  | -               | V        |
| Receiver Output Low Voltage                                                                       | V <sub>OL</sub>   | I <sub>O</sub> = -8mA, V <sub>ID</sub> = -200mV |                                      | Full         | -                     | 0.25 | 0.5             | V        |
| Receiver Output Low Current                                                                       | l <sub>OL</sub>   | $V_{O} = 1V, V_{ID} = -200 \text{mV}$           |                                      | Full         | 15                    | 28   | -               | mA       |

FN6886.0 April 3, 2009

## **Electrical Specifications**

Test Conditions:  $V_{CC}$  = 4.5V to 5.5V; Unless Otherwise Specified. Typicals are at  $V_{CC}$  = 5V,  $T_A$  = +25°C (Note 2). Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. **(Continued)** 

| PARAMETER                                               | SYMBOL                              | TEST CONDITIONS                                                                                                                                 |         | MIN | TYP   | MAX | UNITS    |
|---------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|-------|-----|----------|
| Three-State (High Impedance)<br>Receiver Output Current | I <sub>OZR</sub>                    | $0.4V \le V_O \le 2.4V$                                                                                                                         | Full    | -1  | 0.03  | 1   | μA       |
| Receiver Input Resistance                               | R <sub>IN</sub>                     | -7V ≤ V <sub>CM</sub> ≤ 12V                                                                                                                     | Full    | 96  | 160   | -   | kΩ       |
| Receiver Short-Circuit Current                          | I <sub>OSR</sub>                    | $0V \le V_O \le V_{CC}$                                                                                                                         | Full    | ±7  | 65    | ±85 | mA       |
| SUPPLY CURRENT                                          | I                                   |                                                                                                                                                 |         |     | 1     |     |          |
| No-Load Supply Current (Note 3)                         | Icc                                 | Half Duplex Versions, DE = $V_{CC}$ , $\overline{RE} = X$ , DI = 0V or $V_{CC}$                                                                 | Full    | -   | 650   | 800 | μA       |
|                                                         |                                     | All Versions, DE = 0V, $\overline{RE}$ = 0V, or Full Duple:<br>Versions, DE = V <sub>CC</sub> , $\overline{RE}$ = X. DI = 0V or V <sub>CC</sub> |         | -   | 550   | 700 | μA       |
| Shutdown Supply Current                                 | I <sub>SHDN</sub>                   | $DE = 0V$ , $\overline{RE} = V_{CC}$ , $DI = 0V$ or $V_{CC}$                                                                                    | Full    | -   | 0.07  | 3   | μA       |
| ESD PERFORMANCE                                         | I                                   |                                                                                                                                                 |         |     |       |     |          |
| RS-485 Pins (A/Y, B/Z)                                  |                                     | IEC61000-4-2, Air-Gap 1/2 Duplex Discharge Method                                                                                               | 25      | -   | ±16.5 | -   | kV       |
|                                                         |                                     | IEC61000-4-2, Contact Discharge Method                                                                                                          | 25      | -   | ±9    | -   | kV       |
|                                                         |                                     | Human Body Model, From Bus Pins to GND                                                                                                          | 25      | -   | ±16.5 | -   | kV       |
| All Pins                                                |                                     | Human Body Model, per MIL-STD-883 Method 3015                                                                                                   | d 25    | -   | ±7    | -   | kV       |
|                                                         |                                     | Machine Model                                                                                                                                   | 25      | -   | 400   | -   | V        |
| DRIVER SWITCHING CHARACTE                               | RISTICS (ISI                        | _3158AE)                                                                                                                                        |         |     |       |     |          |
| Driver Differential Output Delay                        | t <sub>PLH</sub> , t <sub>PHL</sub> | $R_{DIFF} = 54\Omega$ , $C_L = 100pF$ (Figure 2)                                                                                                | Full    | -   | 21    | 30  | ns       |
| Driver Differential Output Skew                         | tSKEW                               | $R_{DIFF} = 54\Omega$ , $C_L = 100pF$ (Figure 2)                                                                                                | Full    | -   | 0.2   | 3   | ns       |
| Driver Differential Rise or Fall Time                   | t <sub>R</sub> , t <sub>F</sub>     | $R_{DIFF} = 54\Omega$ , $C_L = 100pF$ (Figure 2)                                                                                                | Full    | -   | 12    | 16  | ns       |
| Maximum Data Rate                                       | f <sub>MAX</sub>                    | C <sub>D</sub> = 470pF (Figure 4), (Note 12)                                                                                                    | Full    | -   | 10    | -   | Mbps     |
| Driver Enable to Output High                            | <sup>t</sup> ZH                     | $R_L = 500\Omega$ , $C_L = 100$ pF, SW = GND (Figure 3 (Note 5)                                                                                 | ), Full | -   | 30    | 45  | ns       |
| Driver Enable to Output Low                             | t <sub>ZL</sub>                     | $R_L = 500\Omega$ , $C_L = 100$ pF, $SW = V_{CC}$ (Figure 3 (Note 5)                                                                            | ), Full | -   | 28    | 45  | ns       |
| Driver Disable from Output Low                          | t <sub>LZ</sub>                     | $R_L = 500\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 3)                                                                                     | Full    | -   | 50    | 65  | ns       |
| Driver Disable from Output High                         | t <sub>HZ</sub>                     | $R_L = 500\Omega$ , $C_L = 15pF$ , SW = GND (Figure 3)                                                                                          | Full    | -   | 38    | 65  | ns       |
| Time to Shutdown                                        | tSHDN                               | (Notes 7, 12)                                                                                                                                   | Full    | -   | 160   | -   | ns       |
| Driver Enable from Shutdown to<br>Output High           | <sup>t</sup> ZH(SHDN)               | $R_L = 500\Omega$ , $C_L = 100$ pF, SW = GND (Figure 3) (Notes 7, 8)                                                                            | , Full  | -   | -     | 200 | ns       |
| Driver Enable from Shutdown to Output Low               | <sup>t</sup> ZL(SHDN)               | $R_L = 500\Omega$ , $C_L = 100pF$ , $SW = V_{CC}$ (Figure 3), (Notes 7, 8)                                                                      |         | -   | -     | 200 | ns       |
| RECEIVER SWITCHING CHARAC                               | TERISTICS                           | (ISL3158AE)                                                                                                                                     | ı       |     | ,     |     | <u>I</u> |
| Maximum Data Rate                                       | f <sub>MAX</sub>                    | (Figure 5) (Note 12)                                                                                                                            |         | -   | 10    | -   | Mbps     |
| Receiver Input to Output Delay                          | t <sub>PLH</sub> , t <sub>PHL</sub> | (Figure 5)                                                                                                                                      | Full    | -   | 33    | 50  | ns       |
| Receiver Skew   t <sub>PLH</sub> - t <sub>PHL</sub>     | t <sub>SKD</sub>                    | (Figure 5)                                                                                                                                      | Full    | -   | 2.5   | 5   | ns       |
| Receiver Enable to Output Low                           | <sup>t</sup> ZL                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 6), (Note 6)                                                                            | Full    | -   | 8     | 15  | ns       |

intersil

6

#### **Electrical Specifications**

Test Conditions:  $V_{CC}$  = 4.5V to 5.5V; Unless Otherwise Specified. Typicals are at  $V_{CC}$  = 5V,  $T_A$  = +25°C (Note 2). Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. (**Continued**)

| PARAMETER                                    | SYMBOL                | TEST CONDITIONS                                                          | TEMP<br>(°C) | MIN | TYP | MAX | UNITS |
|----------------------------------------------|-----------------------|--------------------------------------------------------------------------|--------------|-----|-----|-----|-------|
| Receiver Enable to Output High               | <sup>t</sup> zH       | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$ (Figure 6), (Note 6)        | Full         | -   | 7   | 15  | ns    |
| Receiver Disable from Output Low             | t <sub>LZ</sub>       | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 6)               | Full         | -   | 8   | 15  | ns    |
| Receiver Disable from Output High            | t <sub>HZ</sub>       | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 6)                    | Full         | -   | 8   | 15  | ns    |
| Time to Shutdown                             | t <sub>SHDN</sub>     | (Notes 7, 12)                                                            | Full         | 60  | 160 | 600 | ns    |
| Receiver Enable from Shutdown to Output High | <sup>t</sup> ZH(SHDN) | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$ (Figure 6), (Notes 7, 9)    | Full         | -   | -   | 200 | ns    |
| Receiver Enable from Shutdown to Output Low  | <sup>t</sup> ZL(SHDN) | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 6), (Notes 7, 9) | Full         | -   | -   | 200 | ns    |

#### NOTES:

- 2. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
- 3. Supply current specification is valid for loaded drivers when DE = 0V.
- 4. Applies to peak current. See "Typical Performance Curves" beginning on page 12 for more information.
- 5. Keep  $\overline{RE} = 0$  to prevent the device from entering SHDN.
- 6. The RE signal high time must be short enough (typically <100ns) to prevent the device from entering SHDN.
- 7. Transceivers are put into shutdown by bringing RE high and DE low. If the inputs are in this state for less than 60ns, the parts are guaranteed not to enter shutdown. If the inputs are in this state for at least 600ns, the parts are guaranteed to have entered shutdown. See "Low Power Shutdown Mode" on page 11.
- 8. Keep  $\overline{RE}$  = VCC, and set the DE signal low time >600ns to ensure that the device enters SHDN.
- 9. Set the RE signal high time >600ns to ensure that the device enters SHDN.
- 10. See Figure 8 for more information, and for performance over-temperature.
- 11. For wafer sale, the switching test limits are established by characterization.
- 12. Limits established by characterization and are not production tested.

#### Test Circuits and Waveforms



FIGURE 1A.  $V_{\mbox{\scriptsize OD}}$  AND  $V_{\mbox{\scriptsize OC}}$ 

FIGURE 1B. V<sub>OD</sub> WITH COMMON MODE LOAD

FIGURE 1. DC DRIVER TEST CIRCUITS

## Test Circuits and Waveforms (Continued)





FIGURE 2A. TEST CIRCUIT

FIGURE 2B. MEASUREMENT POINTS

FIGURE 2. DRIVER PROPAGATION DELAY AND DIFFERENTIAL TRANSITION TIMES



| PARAMETER              | OUTPUT | RE         | DI  | sw              | C <sub>L</sub> (pF) |
|------------------------|--------|------------|-----|-----------------|---------------------|
| t <sub>HZ</sub>        | Y/Z    | Х          | 1/0 | GND             | 15                  |
| t <sub>LZ</sub>        | Y/Z    | Х          | 0/1 | V <sub>CC</sub> | 15                  |
| <sup>t</sup> ZH        | Y/Z    | 0 (Note 5) | 1/0 | GND             | 100                 |
| t <sub>ZL</sub>        | Y/Z    | 0 (Note 5) | 0/1 | $V_{CC}$        | 100                 |
| t <sub>ZH</sub> (SHDN) | Y/Z    | 1 (Note 8) | 1/0 | GND             | 100                 |
| tZL(SHDN)              | Y/Z    | 1 (Note 8) | 0/1 | V <sub>CC</sub> | 100                 |

3V DE NOTE 7 0٧  $^{\mathrm{t}}\mathrm{ZH},~^{\mathrm{t}}\mathrm{ZH}(\mathrm{SHDN})$ tHZ NOTE 7 OUTPUT HIGH V<sub>OH</sub> - 0.5V OUT (Y, Z)  $^{t}$ ZL $^{,}$   $^{t}$ ZL(SHDN) NOTE 7 vcc OUT (Y, Z) V<sub>OL</sub> + 0.5V <sub>VOL</sub> **OUTPUT LOW** 

FIGURE 3A. TEST CIRCUIT

FIGURE 3B. MEASUREMENT POINTS

FIGURE 3. DRIVER ENABLE AND DISABLE TIMES







FIGURE 4B. MEASUREMENT POINTS

FIGURE 4. DRIVER DATA RATE

# Test Circuits and Waveforms (Continued)





FIGURE 5A. TEST CIRCUIT

FIGURE 5B. MEASUREMENT POINTS

FIGURE 5. RECEIVER PROPAGATION DELAY AND DATA RATE



| PARAMETER                      | DE | Α     | sw              |
|--------------------------------|----|-------|-----------------|
| t <sub>HZ</sub>                | 0  | +1.5V | GND             |
| t <sub>LZ</sub>                | 0  | -1.5V | V <sub>CC</sub> |
| t <sub>ZH</sub> (Note 6)       | 0  | +1.5V | GND             |
| t <sub>ZL</sub> (Note 6)       | 0  | -1.5V | V <sub>CC</sub> |
| t <sub>ZH(SHDN)</sub> (Note 9) | 0  | +1.5V | GND             |
| t <sub>ZL(SHDN)</sub> (Note 9) | 0  | -1.5V | V <sub>CC</sub> |



FIGURE 6A. TEST CIRCUIT

FIGURE 6B. MEASUREMENT POINTS

FIGURE 6. RECEIVER ENABLE AND DISABLE TIMES

## Application Information

RS-485 and RS-422 are differential (balanced) data transmission standards used for long haul or noisy environments. RS-422 is a subset of RS-485, so RS-485 transceivers are also RS-422 compliant. RS-422 is a point-to-multipoint (multidrop) standard, which allows only one driver and up to 10 (assuming one unit load devices) receivers on each bus. RS-485 is a true multipoint standard, which allows up to 32 one unit load devices (any combination of drivers and receivers) on each bus. To allow for multipoint operation, the RS-485 specification requires that drivers must handle bus contention without sustaining any damage.

Another important advantage of RS-485 is the extended common mode range (CMR), which specifies that the driver outputs and receiver inputs withstand signals that range from +12V to -7V. RS-422 and RS-485 are intended for long runs, so the wide CMR is necessary to handle ground potential differences, as well as voltages induced in the cable by external fields.

#### Receiver (Rx) Features

This device utilizes a differential input receiver for maximum noise immunity and common mode rejection. Input sensitivity is better than  $\pm 200$  mV, as required by the RS-422 and RS-485 specifications.

Rx outputs feature high drive levels (typically 28mA @  $V_{OL}$  = 1V to ease the design of optically coupled isolated interfaces).

Receiver input resistance of  $96k\Omega$  surpasses the RS-422 specification of  $4k\Omega$ , and is eight times the RS-485 "Unit Load (UL)" requirement of  $12k\Omega$  minimum. Thus, this product is known as a "one-eighth UL" transceiver, and there can be up to 256 of these devices on a network while still complying with the RS-485 loading specification.

Rx inputs function with common mode voltages as great as ±7V outside the power supplies (i.e., +12V and -7V), making them ideal for long networks where induced voltages are a realistic concern.

All the receivers include a "full fail-safe" function that guarantees a high level receiver output if the receiver inputs are unconnected (floating), shorted together, or connected to a terminated bus with all the transmitters disabled.

Receivers easily meet the data rates supported by the corresponding driver, and all receiver outputs are three-statable via the active low  $\overline{\text{RE}}$  input.

#### Driver (Tx) Features

The RS-485/RS-422 driver is a differential output device that delivers at least 2.4V across a  $54\Omega$  load (RS-485), and at least 2.8V across a  $100\Omega$  load (RS-422). The driver features low propagation delay skew to maximize bit width, and to minimize EMI, and all drivers are three-stateable via the active high DE input.

10

Outputs of the ISL3158AE driver is not limited, so faster output transition times allow data rates of at least 10Mbps

## High V<sub>OD</sub> Improves Noise Immunity and Flexibility

The ISL3158AE driver design delivers larger differential output voltages ( $V_{OD}$ ) than the RS-485 standard requires, or than most RS-485 transmitters can deliver. The minimum  $\pm 2.4 \text{V} \ V_{OD}$  guarantees at least  $\pm 900 \text{mV}$  more noise immunity than networks built using standard 1.5V  $V_{OD}$  transmitters.

Another advantage of the large V $_{OD}$  is the ability to drive more than two bus terminations, which allows for utilizing the ISL3158AE in "star" and other multi-terminated, "non-standard" network topologies. Figure 8, details the transmitter's V $_{OD}$  vs I $_{OUT}$  characteristic, and includes load lines for six ( $20\Omega$ ) and eight ( $15\Omega$ )  $120\Omega$  terminations. The figure shows that the driver typically delivers 1.65/1.5V into 6/8 terminations, even at the worst case temperature of +85°C.The RS-485 standard requires a minimum 1.5V V $_{OD}$  into two terminations, but the ISL3158AE delivers RS-485 voltage levels with 3x to 4x the number of terminations.

## **Hot Plug Function**

When a piece of equipment powers up, there is a period of time where the processor or ASIC driving the RS-485 control lines (DE,  $\overline{\text{RE}}$ ) is unable to ensure that the RS-485 Tx and Rx outputs are kept disabled. If the equipment is connected to the bus, a driver activating prematurely during power-up may crash the bus. To avoid this scenario, the ISL3158AE devices incorporate a "Hot Plug" function. Circuitry monitoring VCC ensures that, during power-up and power-down, the Tx and Rx outputs remain disabled, regardless of the state of DE and  $\overline{\text{RE}}$ , if VCC is less than ~3.4V. This gives the processor/ASIC a chance to stabilize and drive the RS-485 control lines to the proper states.



FIGURE 7. HOT PLUG PERFORMANCE (ISL3158AE) vs ISL83088E WITHOUT HOT PLUG CIRCUITRY

FN6886.0

April 3, 2009

intersil

#### **ESD Protection**

All pins on this device includes class 3 (>7kV) Human Body Model (HBM) ESD protection structures, but the RS-485 pins (driver outputs and receiver inputs) incorporate advanced structures allowing them to survive ESD events in excess of ±16.5kV HBM and ±16.5kV (1/2 duplex) IEC61000-4-2. The RS-485 pins are particularly vulnerable to ESD strikes because they typically connect to an exposed port on the exterior of the finished product. Simply touching the port pins, or connecting a cable, can cause an ESD event that might destroy unprotected ICs. These new ESD structures protect the device whether or not it is powered up, and without degrading the RS-485 common mode range of -7V to +12V. This built-in ESD protection eliminates the need for board level protection structures (e.g., transient suppression diodes), and the associated, undesirable capacitive load they present.

#### IEC61000-4-2 Testing

The IEC61000 test method applies to finished equipment, rather than to an individual IC. Therefore, the pins most likely to suffer an ESD event are those that are exposed to the outside world (the RS-485 pins in this case), and the IC is tested in its typical application configuration (power applied) rather than testing each pin-to-pin combination. The IEC61000 standard's lower current limiting resistor coupled with the larger charge storage capacitor yields a test that is much more severe than the HBM test. The extra ESD protection built into this device's RS-485 pins allows the design of equipment meeting level 4 criteria without the need for additional board level protection on the RS-485 port.

#### **AIR-GAP DISCHARGE TEST METHOD**

For this test method, a charged probe tip moves toward the IC pin until the voltage arcs to it. The current waveform delivered to the IC pin depends on approach speed, humidity, temperature, etc., so it is difficult to obtain repeatable results. The ISL3158AE 1/2 duplex RS-485 pins withstand ±16.5kV air-gap discharges.

#### CONTACT DISCHARGE TEST METHOD

During the contact discharge test, the probe contacts the tested pin before the probe tip is energized, thereby eliminating the variables associated with the air-gap discharge. The result is a more repeatable and predictable test, but equipment limits prevent testing devices at voltages higher than ±9kV. The RS-485 pins of all the ISL3158AE versions survive ±9kV contact discharges.

#### Data Rate, Cables, and Terminations

RS-485/RS-422 are intended for network lengths up to 4000', but the maximum system data rate decreases as the transmission length increases. Devices operating at 10Mbps are limited to lengths of less than 100'.

11

Twisted pair is the cable of choice for RS-485/RS-422 networks. Twisted pair cables tend to pick up noise and other electromagnetically induced voltages as common mode signals, which are effectively rejected by the differential receivers in these ICs.

Proper termination is imperative, when using the 10Mbps devices, to minimize reflections. Terminations are recommended unless power dissipation is an overriding concern.

In point-to-point, or point-to-multipoint (single driver on bus) networks, the main cable should be terminated in its characteristic impedance (typically  $120\Omega$ ) at the end farthest from the driver. In multi-receiver applications, stubs connecting receivers to the main cable should be kept as short as possible. Multipoint (multi-driver) systems require that the main cable be terminated in its characteristic impedance at both ends. Stubs connecting a transceiver to the main cable should be kept as short as possible.

#### **Built-In Driver Overload Protection**

As stated previously, the RS-485 specification requires that drivers survive worst case bus contentions undamaged. These devices meet this requirement via driver output short circuit current limit circuitry.

The driver output stages incorporate short circuit current limiting circuitry which ensures that the output current never exceeds the RS-485 specification, even at the common mode voltage range extremes.

#### Low Power Shutdown Mode

This CMOS transceiver uses a fraction of the power required by it's bipolar counterparts, but it also includes a shutdown feature that reduces the already low quiescent  $I_{CC}$  to a 70nA trickle. This device enters shutdown whenever the receiver and driver are *simultaneously* disabled ( $\overline{RE} = V_{CC}$  and DE = GND) for a period of at least 600ns. Disabling both the driver and the receiver for less than 60ns guarantees that the transceiver will not enter shutdown.

Note that receiver and driver enable times increase when the transceiver enables from shutdown. Refer to Notes 5, 6, 7, 8 and 9, at the end of the "Electrical Specification" table on page 6, for more information.

<u>intersil</u>

# **Typical Performance Curves** $V_{CC} = 5V$ , $T_A = +25$ °C; Unless Otherwise Specified.



FIGURE 8. DRIVER OUTPUT CURRENT vs DIFFERENTIAL OUTPUT VOLTAGE



FIGURE 9. DRIVER DIFFERENTIAL OUTPUT VOLTAGE vs TEMPERATURE



FIGURE 10. DRIVER OUTPUT CURRENT vs SHORT CIRCUIT VOLTAGE



FIGURE 11. SUPPLY CURRENT vs TEMPERATURE



FIGURE 12. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE (ISL3158AE)



FIGURE 13. DRIVER DIFFERENTIAL SKEW vs TEMPERATURE (ISL3158AE)

intersil

# **Typical Performance Curves** $V_{CC} = 5V$ , $T_A = +25$ °C; Unless Otherwise Specified. (Continued)



FIGURE 14. DRIVER AND RECEIVER WAVEFORMS, (ISL3158AE)



FIGURE 15. RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE

## Die Characteristics

## DIE DIMENSIONS INCLUDING 50µM SCRIBE

Thickness: 19 mils 1400µm x 1530µm

#### Interface Materials

#### **GLASSIVATION**

Sandwich TEOS and Nitride

## **TOP METALLIZATION**

Type: Al with 0.5% Cu Thickness: 28kÅ

## **SUBSTRATE**

N/A

#### **BACKSIDE FINISH**

Silicon/Polysilicon/Oxide

## Assembly Related Information

## SUBSTRATE POTENTIAL

GND (powered up)

## Additional Information

## **WORST CASE CURRENT DENSITY**

N/A

## **PROCESS**

Si GateBiCMOS, IBM P6

## TRANSISTOR COUNT

530

## PAD OPENING SIZE:

90µm x 90µm

## **WAFER SIZE:**

200mm (~8 inch)

TABLE 2. BOND PAD FUNCTION AND COORDINATES

| PAD# | FUNCTION        | Χ<br>(μm) | Υ<br>(μm) |
|------|-----------------|-----------|-----------|
| 1    | RO              | 99.5      | 1308      |
| 2    | RE              | 99.5      | 1014.35   |
| 3    | DE              | 99.5      | 498.3     |
| 4    | DI              | 99.5      | 286.75    |
| 5    | GND2            | 574.3     | 104.7     |
| 6    | GND1            | 684.3     | 104.7     |
| 7    | Υ               | 1054      | 250.6     |
| 8    | A (half duplex) | 1054      | 540.45    |
| 9    | Z               | 1054      | 831.1     |
| 10   | В               | 1054      | 1004.65   |
| 11   | A (full duplex) | 1054      | 1256.45   |
| 12   | Vcc             | 562.55    | 1385.35   |

# Metallization Mask Layout

## ISL3158AE



## Small Outline Plastic Packages (SOIC)



#### NOTES:

- Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M8.15 (JEDEC MS-012-AA ISSUE C) 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES    |        | MILLIMETERS |      |       |
|--------|-----------|--------|-------------|------|-------|
| SYMBOL | MIN       | MAX    | MIN         | MAX  | NOTES |
| Α      | 0.0532    | 0.0688 | 1.35        | 1.75 | -     |
| A1     | 0.0040    | 0.0098 | 0.10        | 0.25 | -     |
| В      | 0.013     | 0.020  | 0.33        | 0.51 | 9     |
| С      | 0.0075    | 0.0098 | 0.19        | 0.25 | -     |
| D      | 0.1890    | 0.1968 | 4.80        | 5.00 | 3     |
| Е      | 0.1497    | 0.1574 | 3.80        | 4.00 | 4     |
| е      | 0.050 BSC |        | 1.27 BSC    |      | -     |
| Н      | 0.2284    | 0.2440 | 5.80        | 6.20 | -     |
| h      | 0.0099    | 0.0196 | 0.25        | 0.50 | 5     |
| L      | 0.016     | 0.050  | 0.40        | 1.27 | 6     |
| N      | 8         |        | 8           |      | 7     |
| α      | 0°        | 8°     | 0°          | 8°   | -     |

Rev. 1 6/05

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

16 intersil