

## **Precision Low Noise JFET Operational Amplifiers**

## ISL28110, ISL28210

The ISL28110, ISL28210, are single and dual JFET amplifiers featuring low noise, high slew rate, low input bias current and offset voltage, making them the ideal choice for high impedance applications where precision and low noise are important. The combination of precision, low noise, and high speed combined with a small footprint provides the user with outstanding value and flexibility relative to similar competitive parts.

Applications for these amplifiers include precision medical and analytical instrumentation, sensor conditioning, precision power supply controls, industrial controls and photodiode amplifiers.

The ISL28110 single amplifier is available in the 8 Ld SOIC, TDFN, and MSOP packages. The ISL28210 dual amplifier is available in the 8 Ld SOIC and TDFN packages. All devices are offered in standard pin configurations and operate over the extended temperature range from -40°C to +125°C.

## **Features**

| • Wide Supply Range                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------|
| $\bullet$ Low Voltage Noise $\dots \dots \dots$ |
| • Input Bias Current 2pA                                                                                                                        |
| $\bullet$ High Slew Rate                                                                                                                        |
| • High Bandwidth                                                                                                                                |
| $\bullet$ Low Input Offset $\ldots\ldots\ldots300\mu V$ , Max                                                                                   |
| $\bullet$ Offset Drift Grade C 10µV/°C                                                                                                          |
| $\bullet$ Low Current Consumption 2.55mA                                                                                                        |
| $\bullet$ Operating Temperature Range40°C to +125°C                                                                                             |
| • Small Package Offerings in Single, and Dual                                                                                                   |
| • Pb-Free (RoHS compliant)                                                                                                                      |

## Applications\* (see page 16)

- Precision Instruments
- Photodiode Amplifiers
- High Impedance Buffers
- Medical Instrumentation
- Active Filter Blocks
- Industrial Controls

## **Typical Application**



**BASIC APPLICATION CIRCUIT - PHOTODIODE AMPLIFIER** 

# **Input Bias Current vs Common Mode Input Voltage**



## **Pin Configurations**





## **Pin Descriptions**

| ISL28110<br>(8 Ld TDFN) | ISL28110<br>(8 Ld SOIC,<br>8 Ld MSOP) | ISL28210<br>(8 Ld TDFN) | ISL28210<br>(8 Ld SOIC) | PIN<br>NAME            | EQUIVALENT<br>CIRCUIT | DESCRIPTION                                                                                                                                                       |  |  |
|-------------------------|---------------------------------------|-------------------------|-------------------------|------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 3                       | 3                                     | 3                       | 3                       | +IN A                  | Circuit 1             | Amplifier A non-inverting input                                                                                                                                   |  |  |
| 2                       | 2                                     | 2                       | 2                       | -IN A                  | Circuit 1             | Amplifier A inverting input                                                                                                                                       |  |  |
| 6                       | 6                                     | 1                       | 1                       | V <sub>OUT</sub> A     | Circuit 2             | Amplifier A output                                                                                                                                                |  |  |
| 4                       | 4                                     | 4                       | 4                       | V_                     | Circuit 3             | Negative power supply                                                                                                                                             |  |  |
|                         |                                       | 5                       | 5                       | +IN B                  | Circuit 1             | Amplifier B non-inverting input                                                                                                                                   |  |  |
|                         |                                       | 6                       | 6                       | -IN B                  | Circuit 1             | Amplifier B inverting input                                                                                                                                       |  |  |
|                         |                                       | 7                       | 7                       | V <sub>OUT</sub> B     | Circuit 2             | Amplifier B output                                                                                                                                                |  |  |
| 7                       | 7                                     | 8                       | 8                       | V <sub>+</sub>         | Circuit 3             | Positive power supply                                                                                                                                             |  |  |
| 1, 5, 8                 | 1, 5, 8                               |                         |                         |                        |                       | No connect                                                                                                                                                        |  |  |
| PAD                     |                                       | PAD                     |                         | PAD                    |                       | Thermal Pad is electrically isolated from active circuitry. Pad can float, connect to Ground or to a potential source that is free from signals or noise sources. |  |  |
| IN- D                   |                                       | _v.                     |                         | — v₊<br>–□ out<br>— v₋ |                       | CAPACITIVELY TRIGGERED ESD CLAMP                                                                                                                                  |  |  |

**CIRCUIT 2** 

**CIRCUIT 3** 

**CIRCUIT 1** 

## **Ordering Information**

| PART NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING | TCV <sub>OS</sub><br>(µV/°C) | PACKAGE<br>(Pb-free) | PKG.<br>DWG. # |
|--------------------------------|-----------------|------------------------------|----------------------|----------------|
| Coming Soon<br>ISL28110FBZ     | 28110 FBZ -C    | 10 (C Grade)                 | 8 Ld SOIC            | M8.15E         |
| ISL28210FBZ                    | 28210 FBZ -C    | 10 (C Grade)                 | 8 Ld SOIC            | M8.15E         |
| Coming Soon<br>ISL28110FRTZ    | -C 8110         | 10 (C Grade)                 | 8 Ld TDFN            | L8.3x3A        |
| Coming Soon<br>ISL28210FRTZ    | -C 8210         | 10 (C Grade)                 | 8 Ld TDFN            | L8.3x3A        |
| Coming Soon<br>ISL28110FRTBZ   | 8110            | 4 (B Grade)                  | 8 Ld TDFN            | L8.3x3A        |
| Coming Soon<br>ISL28210FRTBZ   | 8210            | 4 (B Grade)                  | 8 Ld TDFN            | L8.3x3A        |
| Coming Soon<br>ISL28110FBBZ    | 28110 FBZ -C    | 4 (B Grade)                  | 8 Ld SOIC            | M8.15E         |
| Coming Soon<br>ISL28210FBBZ    | 28210 FBZ       | 4 (B Grade)                  | 8 Ld SOIC            | M8.15E         |
| Coming Soon<br>ISL28110FUBZ    | 8110Z           | 4 (B Grade)                  | 8 Ld MSOP            | M8.118         |
| Coming Soon<br>ISL28110FUZ     | 8110Z           | 10 (C Grade)                 | 8 Ld MSOP            | M8.118         |

#### NOTES:

- 1. Add "-T7", "-T13" or "-T7A" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
- 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), please see device information page for ISL28110, ISL28210. For more information on MSL please see techbrief TB363.

### ISL28110, ISL28210

### **Absolute Voltage Ratings**

| Maximum Supply Voltage 42V                                               |
|--------------------------------------------------------------------------|
| Maximum Supply Turn On Voltage Slew Rate 1V/μs                           |
| Maximum Differential Input Voltage                                       |
| Min/Max Input Voltage $\dots V_1 - 0.5V$ to $V_+ + 0.5V$                 |
| Max/Min Input current for input voltage >V+ or <v±20ma< td=""></v±20ma<> |
| Output Short-Circuit Duration                                            |
| (1 output at a time) Indefinite                                          |
| ESD Ratings                                                              |
| Human Body Model 4000V                                                   |
| Machine Model                                                            |
| Charged Device Model 2000V                                               |

### **Thermal Information**

| Thermal Resistance (Typical)       | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) |
|------------------------------------|----------------------|----------------------|
| 8 Ld SOIC (Notes 5, 7)             |                      |                      |
| ISL28110                           | . 125                | 70                   |
| ISL28210                           | . 120                | 50                   |
| 8 Ld TDFN (Notes 4, 6)             |                      |                      |
| ISL28110                           | . 48                 | 7.8                  |
| ISL28210                           | . 46                 | 4.5                  |
| 8 Ld MSOP (Notes 5, 7)             |                      |                      |
| ISL28110                           | . 158                | 60                   |
| Ambient Operating Temperature Rang | ge40°                | 'C to +125°C         |
| Storage Temperature Range          | 65°                  | 'C to +150°C         |
| Operating Junction Temperature     |                      | +150°C               |
| Pb-Free Reflow Profile             |                      | ee link below        |
| http://www.intersil.com/pbfree/Pb- | FreeReflow.          | asp                  |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 4.  $\theta_{JA}$  is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 5.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 6. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.
- 7. For  $\theta_{\mbox{\scriptsize JC}},$  the "case temp" location is taken at the package top center.

## **Electrical Specifications** $V_S = \pm 5V$ , $V_{CM} = 0$ , $V_O = 0V$ , $T_A = +25$ °C, unless otherwise noted. **Boldface limits apply** over the operating temperature range, -40°C to +125°C.

| PARAMETER            | DESCRIPTION                                     | CONDITIONS                                          | MIN<br>(Note 8)      | TYP   | MAX<br>(Note 8)      | UNITS |
|----------------------|-------------------------------------------------|-----------------------------------------------------|----------------------|-------|----------------------|-------|
| INPUT CHAR           | ACTERISTICS                                     |                                                     |                      |       |                      |       |
| V <sub>OS</sub>      | Input Offset Voltage                            |                                                     | -300                 |       | 300                  | μV    |
|                      |                                                 | -40°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | -1300                |       | 1300                 | μV    |
| TCV <sub>OS</sub>    | Input Offset Voltage<br>Temperature Coefficient | -40°C ≤ T <sub>A</sub> ≤ +125°C                     |                      | 1     | 10                   | μV/C  |
| I <sub>B</sub>       | Input Bias Current (Note 9)                     |                                                     | -2                   | ±0.3  | 2                    | pA    |
|                      |                                                 | -40°C < T <sub>A</sub> < +60°C                      | -4.5                 |       | 4.5                  | pA    |
|                      |                                                 | -40°C < T <sub>A</sub> < +85°C                      | -50                  |       | 50                   | pA    |
|                      |                                                 | -40°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | -245                 |       | 245                  | pА    |
| I <sub>OS</sub>      | Input Offset Current (Note 9)                   |                                                     | -1                   | ±0.15 | 1                    | pА    |
|                      |                                                 | -40°C < T <sub>A</sub> < +60°C                      | -2.25                |       | 2.25                 | pA    |
|                      |                                                 | -40°C < T <sub>A</sub> < +85°C                      | -30                  |       | 30                   | pA    |
|                      |                                                 | -40°C ≤ T <sub>A</sub> ≤ +125°C                     | -105                 |       | 105                  | pА    |
| C <sub>IN-DIFF</sub> | Differential Input Capacitance                  |                                                     |                      | 8.3   |                      | pF    |
| C <sub>IN-CM</sub>   | Common Mode Input<br>Capacitance                |                                                     |                      | 11.8  |                      | pF    |
| R <sub>IN-DIFF</sub> | Differential Input Resistance                   |                                                     |                      | 530   |                      | GΩ    |
| R <sub>IN-CM</sub>   | Common Mode Input Resistance                    |                                                     |                      | 560   |                      | GΩ    |
| V <sub>CMIR</sub>    | Common Mode Input Voltage                       | Guaranteed by CMRR test                             | V <sub>-</sub> + 1.5 |       | V <sub>+</sub> - 1.5 | V     |
|                      | Range                                           |                                                     | V <sub>-</sub> + 2.5 |       | V <sub>+</sub> - 2.5 | V     |

## ISL28110, ISL28210

# Electrical Specifications $V_S = \pm 5V$ , $V_{CM} = 0$ , $V_O = 0V$ , $T_A = +25^{\circ}C$ , unless otherwise noted. Boldface limits apply over the operating temperature range, -40°C to +125°C. (Continued)

| PARAMETER         | DESCRIPTION                                                | CONDITIONS                                                      | MIN<br>(Note 8) | TYP      | MAX<br>(Note 8) | UNITS             |
|-------------------|------------------------------------------------------------|-----------------------------------------------------------------|-----------------|----------|-----------------|-------------------|
| CMRR              | Common Mode Rejection Ratio                                | $V_{CM} = -3.5V \text{ to } +3.5V$                              |                 | 90       |                 | dB                |
|                   |                                                            | $V_{CM} = -2.5V \text{ to } +2.5V$                              | 88              | 100      |                 | dB                |
| A <sub>VOL</sub>  | Open-loop Gain                                             | $R_L = 10k\Omega$ to ground                                     | 165             | 240      |                 | V/mV              |
|                   |                                                            | $V_0 = -3V \text{ to } +3V$                                     | 155             |          |                 | V/mV              |
| DYNAMIC PE        | RFORMANCE                                                  |                                                                 |                 |          |                 |                   |
| GBWP              | Gain-bandwidth Product                                     | $G = 100, R_L = 100k\Omega, C_L = 4pF$                          | 11              | 12.5     |                 | MHz               |
| SR                | Slew Rate, V <sub>OUT</sub> 20% to 80%                     | $G = -1$ , $R_L = 2k\Omega$                                     |                 | 23       |                 | V/µs              |
| THD+N             | Total Harmonic Distortion +                                | $G = 1$ , $f = 1kHz$ , $4V_{P-P}$ , $R_L = 2k\Omega$            |                 | 0.0002   |                 | %                 |
|                   | Noise                                                      | $G = 1$ , $f = 1$ kHz, $4V_{P-P}$ , $R_L = 600\Omega$           |                 | 0.0003   |                 | %                 |
| t <sub>s</sub>    | Settling Time to 0.1%<br>4V Step; 10% to V <sub>OUT</sub>  | $A_V = 1$ , $V_{OUT} = 4V_{P-P}$ , $R_L = 2k\Omega$ to $V_{CM}$ |                 | 0.4      |                 | μs                |
|                   | Settling Time to 0.01%<br>4V Step; 10% to V <sub>OUT</sub> | $A_V = 1$ , $V_{OUT} = 4V_{P-P}$ , $R_L = 2k\Omega$ to $V_{CM}$ |                 | 1        |                 | μs                |
| NOISE PERFO       | DRMANCE                                                    |                                                                 |                 |          |                 |                   |
| e <sub>nP-P</sub> | Peak-to-Peak Input Voltage<br>Noise                        | 0.1Hz to 10Hz                                                   |                 | 580      |                 | nV <sub>P-P</sub> |
| e <sub>n</sub>    | Input Voltage Noise Spectral<br>Density                    | f = 10Hz                                                        |                 | 14       |                 | nV/√Hz            |
|                   |                                                            | f = 100Hz                                                       |                 | 7        |                 | nV/√Hz            |
|                   |                                                            | f = 1kHz                                                        |                 | 6        |                 | nV/√Hz            |
|                   |                                                            | f = 10kHz                                                       |                 | 6        |                 | nV/√Hz            |
| i <sub>n</sub>    | Input Current Noise Spectral<br>Density                    | f = 1kHz                                                        |                 | 9        |                 | fA/√Hz            |
| OUTPUT CHA        | RACTERISTICS                                               |                                                                 |                 |          |                 |                   |
| V <sub>OL</sub>   | Output Voltage Low, V <sub>OUT</sub> to V <sub>-</sub>     | $R_L = 10k\Omega$                                               |                 | 0.8      | 1.0             | V                 |
|                   |                                                            |                                                                 |                 |          | 1.1             | V                 |
|                   |                                                            | $R_L = 2k\Omega$                                                |                 | 0.9      | 1.1             | V                 |
|                   |                                                            |                                                                 |                 |          | 1.2             | V                 |
| V <sub>OH</sub>   | Output Voltage High, V <sub>+</sub> to V <sub>OUT</sub>    | $R_L$ to GND = $10k\Omega$                                      |                 | 0.8      | 1.0             | V                 |
|                   |                                                            |                                                                 |                 |          | 1.1             | V                 |
|                   |                                                            | $R_L$ to GND = $2k\Omega$                                       |                 | 0.9      | 1.1             | V                 |
|                   |                                                            |                                                                 |                 |          | 1.2             | V                 |
| I <sub>SC</sub>   | Output Short Circuit Current                               | $R_L = 10\Omega$ to V+. V-                                      |                 | ±50      |                 | mA                |
| POWER SUPP        | LY                                                         |                                                                 |                 | <u>.</u> |                 |                   |
| $V_{SUPPLY}$      | Supply Voltage Range                                       | Guaranteed by PSRR                                              | ±4.5            |          | ±20V            | V                 |
| PSRR              | Power Supply Rejection Ratio                               | $V_S = \pm 4.5V \text{ to } \pm 5V$                             | 102             | 115      |                 | dB                |
|                   |                                                            |                                                                 | 100             |          |                 | dB                |
| I <sub>S</sub>    | Supply Current/Amplifier                                   |                                                                 |                 | 2.5      | 2.9             | mA                |
|                   |                                                            |                                                                 |                 |          | 3.8             | mA                |

## ISL28110, ISL28210

| PARAMETER            | DESCRIPTION                                                 | CONDITIONS                                                       | MIN<br>(Note 8)      | ТҮР                                            | MAX<br>(Note 8)      | UNITS             |
|----------------------|-------------------------------------------------------------|------------------------------------------------------------------|----------------------|------------------------------------------------|----------------------|-------------------|
| INPUT CHAR           | ACTERISTICS                                                 |                                                                  |                      | <u>'</u>                                       |                      |                   |
| V <sub>OS</sub>      | Input Offset Voltage                                        |                                                                  | -300                 |                                                | 300                  | μV                |
|                      |                                                             | -40°C ≤ T <sub>A</sub> ≤ +125°C                                  | -1300                |                                                | 1300                 | μV                |
| TCV <sub>OS</sub>    | Input Offset Voltage Temperature<br>Coefficient (Grade C)   | -40°C ≤ T <sub>A</sub> ≤ +125°C                                  |                      | 1                                              | 10                   | μV/C              |
| I <sub>B</sub>       | Input Bias Current (Note 9)                                 |                                                                  | 5                    | ±2                                             | 5                    | pA                |
|                      |                                                             | -40°C < T <sub>A</sub> < +60°C                                   | -350                 |                                                | 350                  | pА                |
|                      |                                                             | -40°C < T <sub>A</sub> < +85°C                                   | -700                 |                                                | 700                  | pА                |
|                      |                                                             | -40°C ≤ T <sub>A</sub> ≤ +125°C                                  | -3600                |                                                | 3600                 | pА                |
| I <sub>OS</sub>      | Input Offset Current (Note 9)                               |                                                                  | -2.5                 | ±0.5                                           | 2.5                  | pA                |
|                      |                                                             | -40°C < T <sub>A</sub> < +60°C                                   | -285                 |                                                | 285                  | pА                |
|                      |                                                             | -40°C < T <sub>A</sub> < +85°C                                   | -445                 |                                                | 445                  | pA                |
|                      |                                                             | -40°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C              | -2000                |                                                | 2000                 | pА                |
| C <sub>IN-DIFF</sub> | Differential Input Capacitance                              |                                                                  |                      | 8.3                                            |                      | pF                |
| C <sub>IN-CM</sub>   | Common Mode Input Capacitance                               |                                                                  |                      | 11.8                                           |                      | pF                |
| R <sub>IN-DIFF</sub> | Differential Input Resistance                               |                                                                  |                      | 530                                            |                      | GΩ                |
| R <sub>IN-CM</sub>   | Common Mode Input Resistance                                |                                                                  |                      | 560                                            |                      | GΩ                |
| V <sub>CMIR</sub>    | Common Mode Input Voltage Range                             | Guaranteed by CMRR test                                          | V <sub>-</sub> + 1.5 |                                                | V <sub>+</sub> - 1.5 | V                 |
| CMRR                 | Common Mode Rejection Ratio                                 | $V_{CM} = -13.5V \text{ to } +13.5V$                             | 80                   | 100                                            |                      | dB                |
| A <sub>VOL</sub>     | Open-loop Gain                                              | $R_L = 10k\Omega$ to ground<br>$V_O = -12.5V$ to +12.5V          | 230                  | 290                                            |                      | V/mV              |
|                      |                                                             | -40°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C              | 200                  |                                                |                      | V/mV              |
| DYNAMIC PE           | RFORMANCE                                                   |                                                                  |                      |                                                |                      |                   |
| GBWP                 | Gain-bandwidth Product                                      | G =100, $R_L = 100k\Omega$ , $C_L = 4pF$                         | 11                   | 12.5                                           |                      | MHz               |
| SR                   | Slew Rate, V <sub>OUT</sub> 20% to 80%                      | $G = -1$ , $R_L = 2k\Omega$                                      |                      | 23                                             |                      | V/µs              |
| THD+N                | Total Harmonic Distortion + Noise                           | G = 1, $f = 1kHz$ ,<br>$10V_{P-P}$ , $R_L = 2k\Omega$            |                      | 0.00025                                        |                      | %                 |
|                      |                                                             | G = 1, $f = 1kHz$ ,<br>$10V_{P-P}$ , $R_L = 600\Omega$           |                      | 0.0003                                         |                      | %                 |
| t <sub>s</sub>       | Settling Time to 0.1%<br>10V Step; 10% to V <sub>OUT</sub>  | $A_V = 1$ , $V_{OUT} = 10V_{P-P}$ , $R_L = 2k\Omega$ to $V_{CM}$ |                      | 0.9                                            |                      | μs                |
|                      | Settling Time to 0.01%<br>10V Step; 10% to V <sub>OUT</sub> | $A_V = 1$ , $V_{OUT} = 10V_{P-P}$ , $R_L = 2k\Omega$ to $V_{CM}$ |                      | 1.2                                            |                      | μs                |
| NOISE PERF           | ORMANCE                                                     |                                                                  |                      | <u>,                                      </u> |                      |                   |
| e <sub>nP-P</sub>    | Peak-to-Peak Input Voltage Noise                            | 0.1Hz to 10Hz                                                    |                      | 600                                            |                      | nV <sub>P-P</sub> |
| e <sub>n</sub>       | Input Voltage Noise Spectral Density                        | f = 10Hz                                                         |                      | 18                                             |                      | nV/√Hz            |
|                      |                                                             | f = 100Hz                                                        |                      | 7.8                                            |                      | nV/√Hz            |
|                      |                                                             | f = 1kHz                                                         |                      | 6                                              |                      | nV/√Hz            |
|                      |                                                             | f = 10kHz                                                        |                      | 6                                              |                      | nV/√Hz            |
| i <sub>n</sub>       | Input Current Noise Spectral Density                        | f = 1kHz                                                         |                      | 9                                              |                      | fA/√Hz            |

 $V_S = \pm 15$ V,  $V_{CM} = 0$ ,  $V_O = 0$ V,  $T_A = +25$ °C, unless otherwise noted. Boldface limits apply over the operating temperature range, -40°C to +125°C. (Continued) **Electrical Specifications** 

| PARAMETER       | DESCRIPTION                        | CONDITIONS                             | MIN<br>(Note 8) | TYP  | MAX<br>(Note 8) | UNITS |
|-----------------|------------------------------------|----------------------------------------|-----------------|------|-----------------|-------|
| OUTPUT CHA      | RACTERISTICS                       |                                        |                 |      |                 |       |
| V <sub>OL</sub> | Output Voltage Low,                | $R_L = 10k\Omega$                      |                 | 0.8  | 1.0             | V     |
|                 | V <sub>OUT</sub> to V <sub>-</sub> |                                        |                 |      | 1.1             | V     |
|                 |                                    | $R_L = 2k\Omega$                       |                 | 0.9  | 1.1             | V     |
|                 |                                    |                                        |                 |      | 1.2             | V     |
| V <sub>OH</sub> | Output Voltage High,               |                                        |                 | 0.8  | 1.0             | V     |
|                 | V <sub>+</sub> to V <sub>OUT</sub> |                                        |                 |      | 1.1             | V     |
|                 |                                    | $R_L$ to GND = $2k\Omega$              |                 | 0.9  | 1.1             | V     |
|                 |                                    |                                        |                 |      | 1.2             | V     |
| I <sub>SC</sub> | Output Short Circuit Current       | $R_L = 10\Omega$ to V+. V-             |                 | ±50  |                 | mA    |
| POWER SUPP      | PLY                                |                                        |                 |      |                 |       |
| PSRR            | Power Supply Rejection Ratio       | $V_S = \pm 4.5 V \text{ to } \pm 20 V$ | 102             | 115  |                 | dB    |
|                 |                                    |                                        | 100             |      |                 | dB    |
| I <sub>S</sub>  | Supply Current/Amplifier           |                                        |                 | 2.55 | 3.1             | mA    |
|                 |                                    |                                        |                 |      | 3.9             | mA    |

#### NOTE:

- 8. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.
- 9. Limits established by characterization and are not production tested.

Typical Performance Curves  $V_S = \pm 15 V$ ,  $V_{CM} = 0 V$ , RL = Open, T =  $+25 ^{\circ} C$ , unless otherwise specified.



FIGURE 1. INPUT OFFSET VOLTAGE (Vos) DISTRIBUTION



FIGURE 2. T<sub>C</sub>V<sub>OS</sub> DISTRIBUTION, -40°C to +125°C

## Typical Performance Curves $V_S = \pm 15V$ , $V_{CM} = 0V$ , RL = Open, T = +25°C, unless otherwise

specified. (Continued)



FIGURE 3. INPUT BIAS CURRENT (IB) vs SUPPLY **VOLTAGE** 



FIGURE 4. INPUT BIAS CURRENT (IB) vs **TEMPERATURE** 



FIGURE 5. ISL28210 INPUT OFFSET CURRENT (IOS) vs TEMPERATURE,  $V_S = \pm 5V$ 



FIGURE 6. ISL28210 INPUT OFFSET CURRENT (IOS) vs TEMPERATURE,  $V_S = \pm 15V$ 



FIGURE 7. NORMALIZED INPUT BIAS CURRENT (IB) vs INPUT COMMON MODE VOLTAGE (V<sub>CM</sub>),  $V_S = \pm 5V$ 



FIGURE 8. NORMALIZED INPUT BIAS CURRENT (IB) vs INPUT COMMON MODE VOLTAGE (V<sub>CM</sub>),  $V_S = \pm 15V$ 

 $\textbf{Typical Performance Curves} \quad V_S = \pm 15 \text{V, } V_{CM} = 0 \text{V, RL} = \text{Open, T} = +25 \text{°C, unless otherwise}$ specified. (Continued)



FIGURE 9. NORMALIZED INPUT OFFSET VOLTAGE (VOS) vs INPUT COMMON MODE VOLTAGE  $(V_{CM})$ ,  $V_S = \pm 5V$ 



FIGURE 10. NORMALIZED INPUT OFFSET VOLTAGE (Vos) vs INPUT COMMON MODE VOLTAGE  $(V_{CM})$ ,  $V_{S} = \pm 15V$ 



FIGURE 11. INPUT NOISE VOLTAGE  $(e_n)$  AND CURRENT  $(i_n)$  vs FREQUENCY  $V_S = \pm 18V$ 



FIGURE 12. INPUT NOISE VOLTAGE (en) AND CURRENT  $(i_n)$  vs FREQUENCY  $V_S = \pm 5V$ 



FIGURE 13. 0.1Hz TO 10Hz V<sub>P-P</sub> NOISE VOLTAGE,  $V_S = \pm 5V$ 



FIGURE 14. 0.1Hz TO 10Hz V<sub>P-P</sub> NOISE VOLTAGE,  $V_S = \pm 18V$ 

Typical Performance Curves  $V_S = \pm 15V$ ,  $V_{CM} = 0V$ , RL = Open, T =  $\pm 25$ °C, unless otherwise specified. (Continued)



FIGURE 15. THD+N vs FREQUENCY vs TEMPERATURE,  $A_V = 1$ , 10,  $V_{OUT} = 10V_{P-P}$ ,  $R_L = 600\Omega$ 



FIGURE 16. THD+N vs FREQUENCY vs TEMPERATURE,  $V_{OUT} = 10V_{P-P}, R_L = 2k\Omega$ 



FIGURE 17. THD+N vs OUTPUT VOLTAGE (V<sub>OUT</sub>) vs TEMPERATURE,  $A_V = 1 f = 1 \text{kHz}$ ,  $R_L = 600 \Omega$ 



FIGURE 18. THD+N vs OUTPUT VOLTAGE (V<sub>OUT</sub>) vs TEMPERATURE,  $A_V = 1 f = 1kHz$ ,  $R_L = 2k\Omega$ 



FIGURE 19. CROSSTALK vs FREQUENCY



FIGURE 20. SMALL SIGNAL OVERSHOOT vs LOAD CAPACITANCE (C1)

## Typical Performance Curves $V_S = \pm 15V$ , $V_{CM} = 0V$ , RL = Open, T = +25°C, unless otherwise

 $V_S = \pm 15V$ ,  $V_{CM} = 0V$ , RL = Open, T = +25°C, unless otherwise specified. (Continued)



FIGURE 21. OPEN LOOP GAIN-PHASE vs FREQUENCY



FIGURE 22. CLOSED LOOP GAIN vs FREQUENCY



FIGURE 23. POWER SUPPLY REJECTION RATIO (PSRR) vs FREQUENCY



FIGURE 24. COMMON-MODE REJECTION RATIO (CMRR)
vs FREQUENCY



FIGURE 25. OUTPUT VOLTAGE ( $V_{OUT}$ ) vs OUTPUT CURRENT ( $I_{OUT}$ ) vs TEMPERATURE,  $V_S = \pm 5V$ 



FIGURE 26. OUTPUT VOLTAGE ( $V_{OUT}$ ) vs OUTPUT CURRENT ( $I_{OUT}$ ) vs TEMPERATURE,  $V_S = \pm 15V$ 

## Typical Performance Curves $V_S = \pm 15 V$ , $V_{CM} = 0 V$ , RL = Open, T = +25°C, unless otherwise

specified. (Continued)



INPUT -40 -8 (X) INALINO INPUT (mV) -80 -120 OUTPUT V<sub>S</sub> = ±15V A<sub>V</sub> = 100 R<sub>L</sub> = 10k -16 -160  $V_{IN}^{-} = 100 \text{mV}_{P-P}$ OVERDRIVE = 1V -200 L \_\_\_\_-20 20 14 16 18 10 12 TIME (µs)

FIGURE 27. POSITIVE OUTPUT OVERLOAD RECOVERY

FIGURE 28. NEGATIVE OUTPUT OVERLOAD RECOVERY





FIGURE 29. SLEW RATE vs INVERTING CLOSED LOOP GAIN,  $V_S = \pm 5V$ 

FIGURE 30. SLEW RATE vs INVERTING CLOSED LOOP GAIN,  $V_S = \pm 15V$ 





FIGURE 31. SLEW RATE vs NON-INVERTING CLOSED LOOP GAIN,  $V_S = \pm 5V$ 

FIGURE 32. SLEW RATE vs NON-INVERTING CLOSED LOOP GAIN,  $V_S = \pm 15V$ 

 $\textbf{Typical Performance Curves} \quad \textit{V}_{\textit{S}} = \pm 15 \textit{V}, \, \textit{V}_{\textit{CM}} = 0 \textit{V}, \, \textit{RL} = \textit{Open}, \, \textit{T} = +25 ^{\circ} \textit{C}, \, \textit{unless otherwise}$ specified. (Continued)





FIGURE 33. SMALL SIGNAL TRANSIENT RESPONSE

FIGURE 34. LARGE SIGNAL UNITY GAIN TRANSIENT **RESPONSE** 





FIGURE 35. LARGE SIGNAL 10V STEP RESPONSE  $A_V = -1$ 

FIGURE 36. LARGE SIGNAL 10V STEP RESPONSE  $A_V = +10$ 





FIGURE 37. SETTLING TIME ( $t_S$ ) vs CLOSED LOOP GAIN

FIGURE 38. Z<sub>OUT</sub> vs FREQUENCY

## **Applications Information**

### **Functional Description**

The ISL28110 and ISL28210 are single and dual 12.5 MHz precision JFET input op amps. These devices are fabricated in the PR40 Advanced SOI bipolar-JFET process to ensure latch-free operation. The precision JFET input stage provides low input offset voltage (300µV max @ +25°C), low input voltage noise (6nV/ $\sqrt{\text{Hz}}$ ), and input current noise that is very low with virtually no 1/f component. A high current complementary NPN/PNP emitter-follower output stage provides high slew rate and maintains excellent THD+N performance into heavy loads (0.0003% @ 10V<sub>P-P</sub> @ 1kHz into 600 $\Omega$ ).

## **Operating Voltage Range**

The devices are designed to operate over the 9V ( $\pm 4.5V$ ) to 40V ( $\pm 20V$ ) range and are fully characterized at 10V ( $\pm 5V$ ) and 30V ( $\pm 15V$ ). The JFET input stage maintains high impedance over a maximum input differential voltage range of  $\pm 33V$ . Internal ESD protection diodes clamp the non-inverting and inverting inputs to one diode drop above and below the V+ and V- the power supply rails ("Pin Descriptions" on page 2, CIRCUIT 1).

## **Input ESD Diode Protection**

The JFET gate is a reverse-biased diode with >33V reverse breakdown voltage which enables the device to function reliably in large signal pulse applications without the need for anti-parallel clamp diodes required on MOSFET and most bipolar input stage op amps. No special input signal restrictions are needed for power supply operation up to  $\pm 15V$ , and input signal distortion caused by nonlinear clamps under high slew rate conditions are avoided. For power supply operation greater than  $\pm 16V$  (>32V), the internal ESD clamp diodes alone cannot clamp the maximum input differential signal to the power supply rails without the risk of exceeding the 33V breakdown of the JFET gate. Under these conditions, differential input voltage limiting is necessary to prevent damage to the JFET input stage.

In applications where one or both amplifier input terminals are at risk of exposure to voltages beyond the supply rails, current limiting resistors may be needed at each input terminal (see Figure 39  $R_{\rm IN}^{+}$ ,  $R_{\rm IN}^{-}$ ) to limit current through the power supply ESD diodes to 20mA.



FIGURE 39. INPUT ESD DIODE CURRENT LIMITING

### JFET Input Stage Performance

The ISL28110, ISL28210 JFET input stage has the linear gain characteristics of the MOSFET but can operate at high frequency with much lower noise. The reversed-biased gate PN gate junction has significantly lower gate capacitance enabling input slew rates that rival op amps using bipolar input stages. The added advantage for high impedance, precision amplifiers is the lack of a significant 1/f component of current noise (Figures 11, 12) as there is virtually no gate current.

The input stage JFETs are bootstrapped to maintain a constant JFET drain to source voltage which keeps the JFET gate currents and input stage frequency response nearly constant over the common mode input range of the device. These enhancements provide excellent CMRR, AC performance and very low input distortion over a wide temperature range. The common mode input performance for offset voltage and bias current is shown in FIGURE 40. Note that the input bias current remains low even after the maximum input stage common mode voltage is exceeded (as indicated by the abrupt change in input offset voltage).



FIGURE 40. INPUT OFFSET VOLTAGE AND BIAS CURRENT vs COMMON MODE INPUT VOLTAGE

## **Output Drive Capability**

The complementary bipolar emitter follower output stage features low output impedance (Figure 40) and is capable of substantial current drive over the full temperature range (Figures 25, 26) while driving the output voltage close to the supply rails. The output current is internally limited to approximately  $\pm 50 \text{mA}$  at  $\pm 25^{\circ}\text{C}$ . The amplifiers can withstand a short circuit to either rail as long as the power dissipation limits are not exceeded. This applies to only 1 amplifier at a time for the dual op amp. Continuous operation under these conditions may degrade long term reliability.

#### **Output Phase Reversal**

Output phase reversal is a change of polarity in the amplifier transfer function when the input voltage exceeds the supply voltage. The ISL28110 and ISL28210 are immune to output phase reversal, out to 0.5V beyond the rail ( $V_{ABS}$  MAX) limit. Beyond these limits, the device is still immune to reversal to 1V beyond the

rails but damage to the internal ESD protection diodes can result unless these input currents are limited.

#### **Maximizing Dynamic Signal Range**

The amplifiers maximum undistorted output swing is a figure of merit for precision, low distortion applications. Audio amplifiers are a good example of amplifiers that require low noise and low signal distortion over a wide output dynamic range. When these applications operate from batteries, raising the amplifier supply voltage to overcome poor output voltage swing has the penalty of increased power consumption and shorter battery life. Amplifiers whose input and output stages can swing closest to the power supply rails while providing low noise and undistorted performance, will provide maximum useful dynamic signal range and longer battery life.

Rail-to-rail input and output (RRIO) amplifiers have the highest dynamic signal range but their added complexity degrades input noise and amplifier distortion. Many contain two input pairs, one pair operating to each supply rail. The trade-offs for these are increased input noise and distortion caused by non-linear input bias current and capacitance when amplifying high impedance sources. Their rail-to-rail output stages swing to within a few millivolts of the rail, but output impedances are high so that their output swing decreases and distortion increases rapidly with increasing load current. At heavy load currents the maximum output voltage swing of RRO op amps can be lower than a good emitter follower output stage.

The ISL28110 and ISL28210 low noise input stage and high performance output stage are optimized for low THD+N into moderate loads over the full -40°C to +125°C temperature range. Figures 17 and 18 show the 1kHz THD+N unity gain performance vs output voltage swing at load resistances of  $2k\Omega$  and  $600\Omega$ . Figure 41 shows the unity-gain THD+N performance driving  $600\Omega$  from  $\pm5V$  supplies.



FIGURE 41. UNITY-GAIN THD+N vs OUTPUT VOLTAGE vs TEMPERATURE AT  $V_S = \pm 5 V$  FOR  $600 \Omega$  LOAD

#### **Power Dissipation**

It is possible to exceed the  $+150^{\circ}\text{C}$  maximum junction temperatures under certain load and power supply conditions. It is therefore important to calculate the maximum junction temperature ( $T_{JMAX}$ ) for all applications to determine if power supply voltages, load conditions, or package type need to be modified to remain in the safe operating area. These parameters are related using Equation 1:

$$T_{\text{JMAX}} = T_{\text{MAX}} + \theta_{\text{JA}} \times PD_{\text{MAXTOTAL}}$$
 (EQ. 1)

#### where:

- P<sub>DMAXTOTAL</sub> is the sum of the maximum power dissipation of each amplifier in the package (PD<sub>MAX</sub>)
- PD<sub>MAX</sub> for each amplifier can be calculated using Equation 2:

$$PD_{MAX} = V_S \times I_{qMAX} + (V_S - V_{OUTMAX}) \times \frac{V_{OUTMAX}}{R_L}$$
 (EQ. 2)

#### where:

- T<sub>MAX</sub> = Maximum ambient temperature
- $\theta_{JA}$  = Thermal resistance of the package
- PD<sub>MAX</sub> = Maximum power dissipation of 1 amplifier
- V<sub>S</sub> = Total supply voltage
- I<sub>qMAX</sub> = Maximum quiescent supply current of 1 amplifier
- V<sub>OUTMAX</sub> = Maximum output voltage swing of the application
- R<sub>L</sub> = Load resistance

## **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE    | REVISION | CHANGE           |
|---------|----------|------------------|
| 9/13/10 | FN6639.0 | Initial Release. |

## **Products**

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to www.intersil.com/products for a complete list of Intersil product families.

To report errors or suggestions for this datasheet, please go to www.intersil.com/askourstaff

FITs are available from our website at http://rel.intersil.com/reports/search.php

For additional products, see www.intersil.com/product tree

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/design/quality">www.intersil.com/design/quality</a>

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

<sup>\*</sup>For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL28110, ISL28210

## **Package Outline Drawing**

#### L8.3x3A 8 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 4, 2/10







**BOTTOM VIEW** 



#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to ASME Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm$  0.05
- <u>4</u> Dimension applies to the metallized terminal and is measured between 0.15mm and 0.20mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Compliant to JEDEC MO-229 WEEC-2 except for the foot length.

PIN #1

## **Package Outline Drawing**

M8.118
8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE
Rev 3, 3/10











TYPICAL RECOMMENDED LAND PATTERN

#### NOTES:

- 1. Dimensions are in millimeters.
- Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSEY14.5m-1994.
- 3. Plastic or metal protrusions of 0.15mm max per side are not included.
- 4. Plastic interlead protrusions of 0.15mm max per side are not included.
- 5. Dimensions are measured at Datum Plane "H".
- 6. Dimensions in ( ) are for reference only.

## **Package Outline Drawing**

M8.15E
8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE
Rev 0, 08/09





1.75 MAX

0.175 ± 0.075

SIDE VIEW "A





#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm\,0.05$
- Dimension does not include interlead flash or protrusions.
   Interlead flash or protrusions shall not exceed 0.25mm per side.
- 5. The pin #1 identifier may be either a mold or mark feature.
- 6. Reference to JEDEC MS-012.