## **Power MOSFET**

## 20 V, 7.2 A, N-Channel ChipFET™

## Features

- Low R<sub>DS(on)</sub> for Higher Efficiency
- Logic Level Gate Drive
- Miniature ChipFET Surface Mount Package Saves Board Space
- Pb–Free Package is Available

#### Applications

• Power Management in Portable and Battery–Powered Products; i.e., Cellular and Cordless Telephones and PCMCIA Cards



Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

 Surface Mounted on FR4 board using 1 in sq pad size (Cu area = 1.127 in sq [1 oz] including traces).



## **ON Semiconductor®**

#### http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 20 V                 | 25 mΩ @ 4.5 V           | 7.2 A              |







M = Month Code

#### **ORDERING INFORMATION**

| Device      | Package              | Shipping <sup>†</sup> |
|-------------|----------------------|-----------------------|
| NTHS5404T1  | ChipFET              | 3000/Tape & Reel      |
| NTHS5404T1G | ChipFET<br>(Pb–Free) | 3000/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\_\_\_\_\_

#### THERMAL CHARACTERISTICS

| Characteristic                                                                                                            | Symbol         | Тур      | Max      | Unit |
|---------------------------------------------------------------------------------------------------------------------------|----------------|----------|----------|------|
| $\begin{array}{l} \mbox{Maximum Junction-to-Ambient (Note 2)} \\ t \leq 5 \mbox{ sec} \\ \mbox{Steady State} \end{array}$ | $R_{	heta JA}$ | 40<br>80 | 50<br>95 | °C/W |
| Maximum Junction-to-Foot (Drain)<br>Steady State                                                                          | $R_{\thetaJF}$ | 15       | 20       | °C/W |

#### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)

| Characteristic                            | Symbol              | Test Condition                                                             | Min | Тур   | Max   | Unit |
|-------------------------------------------|---------------------|----------------------------------------------------------------------------|-----|-------|-------|------|
| Static                                    |                     |                                                                            |     |       |       | 4    |
| Gate Threshold Voltage                    | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}, I_D = 250 \ \mu A$                                       | 0.6 | -     | -     | V    |
| Gate-Body Leakage                         | I <sub>GSS</sub>    | $V_{DS}$ = 0 V, $V_{GS}$ = ±12 V                                           | -   | -     | ±100  | nA   |
| Zero Gate Voltage Drain Current           | I <sub>DSS</sub>    | $V_{DS} = 16 \text{ V}, V_{GS} = 0 \text{ V}$                              | -   | -     | 1.0   | μΑ   |
|                                           |                     | $V_{DS} = 16 \text{ V}, V_{GS} = 0 \text{ V}, T_{J} = 85^{\circ}\text{C}$  | -   | -     | 5.0   |      |
| On-State Drain Current (Note 3)           | I <sub>D(on)</sub>  | $V_{DS} \geq 5.0$ V, $V_{GS}$ = 4.5 V                                      | 20  | _     | -     | А    |
| Drain–Source On–State Resistance (Note 3) | r <sub>DS(on)</sub> | $V_{GS}$ = 4.5 V, I <sub>D</sub> = 5.2 A                                   | -   | 0.025 | 0.030 | Ω    |
|                                           |                     | $V_{GS}$ = 2.5 V, I <sub>D</sub> = 4.3 A                                   | -   | 0.038 | 0.045 |      |
| Forward Transconductance (Note 3)         | 9 <sub>fs</sub>     | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 5.2 A                             | -   | 20    | -     | S    |
| Dynamic (Note 4)                          |                     |                                                                            |     |       | •     |      |
| Total Gate Charge                         | $Q_{G}$             |                                                                            | -   | 12    | 18    | nC   |
| Gate-Source Charge                        | Q <sub>GS</sub>     | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 4.5 V,<br>I <sub>D</sub> = 5.2 A | -   | 2.4   | -     |      |
| Gate-Drain Charge                         | Q <sub>GD</sub>     |                                                                            | -   | 3.2   | -     |      |
| Turn–On Delay Time                        | t <sub>d(on)</sub>  |                                                                            | -   | 8.0   | 15    | ns   |
| Rise Time                                 | t <sub>r</sub>      | $V_{DD} = 10 \text{ V}, \text{R}_{L} = 10 \Omega$                          | -   | 7.0   | 15    |      |
| Turn-Off Delay Time                       | t <sub>d(off)</sub> | $I_D \cong 1.0 \text{ A}, V_{GEN} = 4.5 \text{ V},$<br>$R_G = 6 \Omega$    | -   | 50    | 60    |      |
| Fall Time                                 | t <sub>f</sub>      |                                                                            | _   | 28    | 40    |      |
| DRAIN-SOURCE DIODE CHARACTERISTIC         | S                   |                                                                            |     |       |       |      |
| Forward Diode Voltage (Note 3)            | V <sub>SD</sub>     | $V_{GS} = 0 V, I_{S} = 5.2 A$                                              | -   | 0.8   | 1.2   | V    |
| Reverse Recovery Time                     | t <sub>rr</sub>     |                                                                            | -   | 20.9  | -     | ns   |
| Charge Time                               | t <sub>a</sub>      | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 5.2 A.                             | _   | 10.2  | -     | 1    |
| Discharge Time                            | t <sub>b</sub>      | $V_{GS}$ = 0 V, I <sub>S</sub> = 5.2 A,<br>di <sub>S</sub> /dt = 100 A/µs  | _   | 10.6  | -     | 1    |
| Reverse Recovery Time                     | Q <sub>rr</sub>     |                                                                            | _   | 11    | _     | nC   |

Surface Mounted on FR4 board using 1 in sq pad size (Cu area = 1.127 in sq [1 oz] including traces).
 Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%.
 Guaranteed by design, not subject to production testing.

### **TYPICAL ELECTRICAL CHARACTERISTICS**









http://onsemi.com 4

#### SOLDERING FOOTPRINT\*



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **BASIC PAD PATTERNS**

The basic pad layout with dimensions is shown in Figure 12. This is sufficient for low power dissipation MOSFET applications, but power semiconductor performance requires a greater copper pad area, particularly for the drain leads.

The minimum recommended pad pattern shown in Figure 13 improves the thermal area of the drain connections (pins 1, 2, 3, 6, 7, 8) while remaining within the

confines of the basic footprint. The drain copper area is 0.0054 sq. in. (or 3.51 sq. mm). This will assist the power dissipation path away from the device (through the copper lead–frame) and into the board and exterior chassis (if applicable) for the single device. The addition of a further copper area and/or the addition of vias to other board layers will enhance the performance still further.

#### PACKAGE DIMENSIONS





S

NOTES

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
- CONTROLLING DIMENSION: MILLIMETER.
  MOLD GATE BURRS SHALL NOT EXCEED 0.13 MM
- PER SIDE. 4. LEADFRAME TO MOLDED BODY OFFSET IN HORIZONTAL AND VERTICAL SHALL NOT EXCEED
- 0.08 MM. 5. DIMENSIONS A AND B EXCLUSIVE OF MOLD GATE
- BURRS. 6. NO MOLD FLASH ALLOWED ON THE TOP AND
- BOTTOM LEAD SURFACE. 7. 1206A-01 AND 1206A-02 OBSOLETE. NEW STANDARD IS 1206A-03.

|     | MILLIMETERS |      | INC       | HES   |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 2.95        | 3.10 | 0.116     | 0.122 |
| В   | 1.55        | 1.70 | 0.061     | 0.067 |
| C   | 1.00        | 1.10 | 0.039     | 0.043 |
| D   | 0.25        | 0.35 | 0.010     | 0.014 |
| G   | 0.65 BSC    |      | 0.025 BSC |       |
| J   | 0.10        | 0.20 | 0.004     | 0.008 |
| Κ   | 0.28        | 0.42 | 0.011     | 0.017 |
| L   | 0.55 BSC    |      | 0.02      | 2 BSC |
| М   | 5 ° NOM     |      | 5 °       | NOM   |
| S   | 1.80        | 2.00 | 0.072     | 0.080 |

STYLE 1: PIN 1. DRAIN

2. DRAIN 3. DRAIN

4. GATE 5. SOURCE

6. DRAIN 7. DRAIN

7. DRAIN 8. DRAIN

ChipFET is a trademark of Vishay Siliconix.

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use personal states CILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.