# **DATASHEET** AX50424 Version 1.3 | Document | Туре | Datasheet | |----------|---------|-------------| | Document | Status | | | Document | Version | Version 1.3 | | Product | | AX50424 | # **Table of Contents** | 1. | Overview | 6 | |------|-------------------------------------------------|------| | 1.1. | Features | 6 | | 1.2. | Applications | 6 | | 2. | Block Diagram | 7 | | 3. | Pin Function Descriptions | 8 | | 3.1. | Pinout Drawing | 9 | | 4. | Specifications | 10 | | 4.1. | Absolute Maximum Ratings | 10 | | 4.2. | DC Characteristics | 11 | | | Supplies | 11 | | | Logic | 11 | | 4.3. | AC Characteristics | 12 | | | Crystal Oscillator | 12 | | | RF Frequency Generation Subsystem (Synthesizer) | 13 | | | Receiver | 14 | | | SPI Timing | 16 | | 5. | Circuit Description | . 17 | | 5.1. | Voltage Regulator | 18 | | 5.2. | Crystal Oscillator | 18 | | 5.3. | SYSCLK Output | 19 | | 5.4. | Power-on-reset (POR) and RESET_N Input | 19 | | 5.5. | RF Frequency Generation Subsystem | 19 | | | VCO | 20 | | | VCO Auto-Ranging | 20 | | | Loop Filter and Charge Pump | 20 | | | Registers | 20 | | 5.6. | RF Input Stage (ANTP/ANTN) | 21 | |--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------| | | LNA | 21 | | | I/Q Mixer | 21 | | 5.7. | Analog IF Filter | 21 | | 5.8. | Digital IF Channel Filter and Demodulator | 21 | | | Registers | 22 | | 5.9. | Decoder | 22 | | 5.10 | ). Framing and FIFO | 23 | | | RAW Mode | 23 | | | RAW Mode with Preamble Match | 23 | | 5.11 | 1. RX AGC and RSSI | 24 | | 5.12 | 2. Automatic Frequency Control (AFC) | 24 | | 5.13 | 3. PWRMODE Register | 25 | | 5.14 | 4. Serial Peripheral Interface (SPI) | 26 | | | SPI Timing | 26 | | | | 20 | | 6. | Register Bank Description | | | | Register Bank Description Control Register Map. | 27 | | | | <b>27</b><br>28 | | 6.1.<br><b>7.</b> | Control Register Map | <b>27</b><br>28<br><b>32</b> | | <ul><li>6.1.</li><li>7.</li><li>7.1.</li></ul> | Control Register Map | <b>27</b><br>28<br><b>32</b><br>32 | | <ul><li>6.1.</li><li>7.</li><li>7.1.</li></ul> | Control Register Map Application Information Typical Application Diagram | 27<br>28<br>32<br>32<br>33 | | <ul><li>6.1.</li><li>7.</li><li>7.1.</li></ul> | Control Register Map Application Information | 27<br>28<br>32<br>33<br>33 | | <ul><li>6.1.</li><li>7.</li><li>7.1.</li><li>7.2.</li></ul> | Control Register Map | 27<br>28<br>32<br>32<br>33<br>33 | | <ul><li>6.1.</li><li>7.</li><li>7.1.</li><li>7.2.</li></ul> | Control Register Map | 27<br>28<br>32<br>33<br>33<br>34<br>34 | | <ul><li>6.1.</li><li>7.</li><li>7.1.</li><li>7.2.</li><li>8.</li></ul> | Control Register Map | 27<br>28<br>32<br>33<br>33<br>34<br>34<br>35 | | <ul><li>6.1.</li><li>7.</li><li>7.1.</li><li>7.2.</li><li>8.</li><li>8.1.</li></ul> | Control Register Map | 27<br>28<br>32<br>33<br>33<br>34<br>34<br>35 | | <ul><li>6.1.</li><li>7.</li><li>7.1.</li><li>7.2.</li><li>8.</li><li>8.1.</li><li>8.2.</li></ul> | Control Register Map | 27<br>28<br>32<br>33<br>33<br>34<br>34<br>35<br>35 | | | Stencil Design & Solder Paste Application | 37 | |-----|-------------------------------------------|----| | 9. | Life Support Applications | 39 | | 10. | Contact Information | 40 | #### 1. Overview #### 1.1. Features - Advanced multi-channel single chip UHF receiver - Configurable for usage in 400-470 MHz and 800-930 MHz SRD bands - Wide variety of modulations supported (ASK, PSK, MSK, FSK, 4-FSK, OQPSK) - Data rates from 0.1 to 400 kbps (FSK, MSK, 4-FSK) and to 600 kbps (ASK, PSK) - Ultra fast settling RF frequency synthesizer for low-power consumption - Variable channel filtering from 2.4 kHz to 600 kHz - 32-bit preamble match unit - RF carrier frequency programmable in 256 Hz steps - Fully integrated RF frequency synthesizer with VCO auto-ranging and band-width boost modes for fast locking - Few external components - On-chip communication controller and flexible digital modem - Channel hopping up to 2000 hops/s - Sensitivity down to –122 dBm - Crystal oscillator with programmable transconductance and programmable internal tuning capacitors for low cost crystals - Automatic frequency control (AFC) - SPI micro-controller interface - Fully integrated current/voltage references - QFN28 package - Low power receiver: 20 21 mA in high sensitivity mode and 17-18 mA in low power mode - Extended supply voltage range 2.3V - 3.6V - Internal power-on-reset - 128 bit RX data FIFO - Optional spectral shaping using a self synchronizing shift register - Brown-out detection - Differential antenna pins ### 1.2. Applications 400-470 MHz and 800-930 MHz data reception in the Short Range Devices (SRD) band. - 433/868/915 MHz SRD band systems - Paging receivers - Multi-channel home automation standards - Konnex applications - Wireless networks - Telemetric applications, sensor readout - Toys - Access control - Remote keyless entry - ARIB compatible - Active RFID - 433/868/915 MHz SRD band systems # 2. Block Diagram Figure 1 Functional block diagram of the AX50424 # 3. Pin Function Descriptions | Symbol | Pin(s) | Туре | Description | |---------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------| | NC | 1 | N | Not to be connected | | VDD | 2 | Р | Power supply, must be supplied with regulated voltage VREG | | GND | 3 | G | Ground | | ANTP | 4 | Α | Antenna input | | ANTN | 5 | Α | Antenna input | | GND | 6 | Р | Ground | | VDD | 7 | Р | Power supply, must be supplied with regulated voltage VREG | | NC | 8 | N | Not to be connected | | TST1 | 9 | 0 | Not to be connected | | TST2 | 10 | 0 | Not to be connected | | GND | 11 | Р | Ground | | RESET_N | 12 | 1 | Optional reset pin. If this pin is not used it must be connected to VDD_IO. | | SYSCLK | 13 | I/O | Default functionality: Crystal oscillator (or divided) clock output Can be programmed to be used as a general purpose I/O pin | | SEL | 14 | 1 | Serial peripheral interface select | | CLK | 15 | I | Serial peripheral interface clock | | MISO | 16 | 0 | Serial peripheral interface data output | | MOSI | 17 | 1 | Serial peripheral interface data input | | TST3 | 18 | 0 | Not to be connected | | IRQ | 19 | I/O | Default functionality: Receive interrupt Can be programmed to be used as a general purpose I/O pin | | VDD_IO | 20 | Р | Unregulated power supply | | NC | 21 | I/O | Not connected | | GND | 22 | Р | Ground | | NC | 23 | N | Not connected | | VREG | 24 | Р | Regulated output voltage VDD pins must be connected to this supply voltage A 1µF low ESR capacitor to GND must be connected to this pin | | NC | 25 | N | Not to be connected | | VDD | 26 | Р | Power supply, must be supplied with regulated voltage VREG | | CLK16P | 27 | Α | Crystal oscillator input/output | | CLK16N | 28 | Α | Crystal oscillator input/output | | Α | = | analog signal | I/O | = | digital input/output signal | |---|---|-----------------------|-----|---|-----------------------------| | 1 | = | digital input signal | N | = | not to be connected | | 0 | = | diaital output sianal | Р | = | power or ground | All digital inputs are Schmitt trigger inputs, digital input and output levels are LVCMOS/LVTTL compatible and 3.3V/5V tolerant. The centre pad of the QFN28 package should be connected to GND. # 3.1. Pinout Drawing Figure 2: Pinout drawing (Top view) # 4. Specifications # 4.1. Absolute Maximum Ratings Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | SYMBOL | DESCRIPTION | CONDITION | MIN | MAX | UNIT | |------------------|------------------------------------------------|-----------|-------|------|------| | VDD_IO | Supply voltage | | -0.5 | 5.5 | V | | IDD | Supply current | | | 50 | mA | | P <sub>tot</sub> | Total power consumption | | | 800 | mW | | Pi | Absolute maximum input power at receiver input | | | 15 | dBm | | ln | DC current into any pin except ANTP, ANTN | | -10 | 10 | mA | | l <sub>12</sub> | DC current into pins ANTP,<br>ANTN | | -100 | 100 | mA | | lo | Output Current | | | 40 | mA | | Via | Input voltage ANTP, ANTN pins | | -0.5 | 5.5 | ٧ | | | Input voltage digital pins | | -0.5 | 5.5 | ٧ | | Ves | Electrostatic handling | НВМ | -2000 | 2000 | ٧ | | T <sub>amb</sub> | Operating temperature | | -40 | 85 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | | T <sub>j</sub> | Junction Temperature | | | 150 | °C | # 4.2. DC Characteristics # Supplies | SYMBOL | DESCRIPTION | CONDITION | MIN. | TYP. | MAX. | UNIT | |---------------------------|------------------------------------------|------------------------------------|------|------|------|------| | Т <sub>АМВ</sub> | Operational ambient temperature | | -40 | 27 | 85 | °C | | VDD_IO | I/O and voltage regulator supply voltage | RX operation | 2.3 | 3.0 | 3.6 | ٧ | | VPEC | Internally regulated supply | Stand-by mode<br>PWRMODE=0x04 | 2.1 | 2.5 | 2.8 | ٧ | | | voltage | Power-down mode<br>PWRMODE=0x00 | | 1.7 | | ٧ | | VREG <sub>droptyp</sub> | Regulator voltage drop | RX operation | | | 50 | mV | | I <sub>PDOWN</sub> | Power-down current | PWRMODE=0x00 | | 0.5 | | μΑ | | | Current consumption RX | 868 MHz, bit rate 10 kbit/s | | 20 | | | | 1 | | 868 MHz, bit rate 600 kbit/s | | 21 | | mA | | IRX-HS | High sensitivity mode: | 433 MHz, bit rate 10 kbit/s | | 20 | | mA | | | VCO_I=001; REF_I=011 | Y RX operation 2.3 3.0 3.6 | | | | | | | Current consumption RX | 868 MHz, bit rate 10 kbit/s | | 17 | | | | | | 868 MHz, bit rate 600 kbit/s | | 18 | | A | | IRX-LP | Low power mode: | 433 MHz, bit rate 10 kbit/s | | 17 | | mA | | VDD_IO VREG VREGdroptyp | VCO_I=001; REF_I=101 | 433 MHz, bit rate 600 kbit/s | | 18 | | | # Logic | SYMBOL | DESCRIPTION | CONDITION | MIN. | TYP. | MAX. | UNIT | |-----------------|---------------------------------------------|------------------------|------|------|------|------| | DIGITAL INP | PUTS | | | | | | | V <sub>T+</sub> | Schmitt trigger low to high threshold point | | | 1.9 | | ٧ | | V <sub>T-</sub> | Schmitt trigger high to low threshold point | | | 1.2 | | ٧ | | V <sub>IL</sub> | Input voltage, low | | | | 0.8 | ٧ | | V <sub>IH</sub> | Input voltage, high | | 2.0 | | | ٧ | | I <sub>L</sub> | Input leakage current | | -10 | | 10 | μΑ | | DIGITAL OU | TPUTS | | | | | | | Іон | Output Current, high | V <sub>OH</sub> = 2.4V | 4 | | | mA | | I <sub>OL</sub> | Output Current, low | V <sub>OL</sub> = 0.4V | 4 | | | mA | | loz | Tri-state output leakage current | | -10 | | 10 | μΑ | # 4.3. AC Characteristics # Crystal Oscillator | SYMBOL | DESCRIPTION | CONDITION | MIN. | TYP. | MAX. | UNIT | | |-------------------|--------------------------------------------------------------|----------------------------|------|------|------|------|--| | f <sub>XTAL</sub> | Crystal frequency | Note 1 | | 16 | | MHz | | | | | XTALOSCGM=0000 | | 1 | | | | | | | XTALOSCGM=0001 | | 2 | | | | | | | XTALOSCGM =0010<br>default | | 3 | | | | | | | XTALOSCGM =0011 | | 4 | | | | | | | XTALOSCGM =0100 | | 5 | | | | | | | XTALOSCGM =0101 | | 6 | | | | | | | XTALOSCGM =0110 | | 6.5 | | | | | gm <sub>osc</sub> | Transconductance oscillator | XTALOSCGM =0111 | | 7 | | mS | | | | | XTALOSCGM =1000 | | 7.5 | | | | | | | XTALOSCGM =1001 | | 8 | | | | | | | XTALOSCGM =1010 | | 8.5 | | | | | | | XTALOSCGM =1011 | | 9 | | | | | | | XTALOSCGM =1100 | | 9.5 | | | | | | | XTALOSCGM =1101 | | 10 | | | | | | | XTALOSCGM =1110 | | 10.5 | | | | | | | XTALOSCGM =1111 | | 11 | | | | | | Programmable tuning | XTALCAP = 000000 | | 2 | | рF | | | C <sub>osc</sub> | capacitors<br>at pins CLK16N and CLK16P | XTALCAP = 111111 | | 33 | | рF | | | Cosc-Isb | Programmable tuning capacitors, increment per LSB of XTALCAP | | | 0.5 | | рF | | | f <sub>ext</sub> | External clock input | Note 2 | | 16 | | MHz | | | RINosc | Input DC impedance | | 10 | | | kΩ | | ### Notes Tolerances and start-up times depend on the crystal used. Depending on the RF frequency and channel spacing the IC must be calibrated to the exact crystal frequency using the readings of the register TRKFREQ <sup>2.</sup> If an external clock is used, it should be input via an AC coupling at pin CLK16P with the oscillator powered up and XTALCAP=000000 # RF Frequency Generation Subsystem (Synthesizer) | SYMBOL | DESCRIPTION | CONDITION | MIN. | TYP. | MAX. | UNIT | | |------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------|------|------|-------------|--| | f <sub>REF</sub> | Reference frequency | | | 16 | | MHz | | | f <sub>range_hi</sub> | Frequency range | BANDSEL=0 | 800 | | 930 | MHz | | | f <sub>range_low</sub> | Trequency range | BANDSEL=1 | 400 | | 470 | 771112 | | | f <sub>RESO</sub> | Frequency resolution | | 256 | | | Hz | | | BW <sub>1</sub> | | Loop filter configuration: FLT=01<br>Charge pump current: PLLCPI=010 | | 100 | | | | | BW <sub>2</sub> | Synthesizer loop bandwidth | Loop filter configuration: FLT=01<br>Charge pump current: PLLCPI=001 | | 50 | | ld l= | | | BW <sub>3</sub> | VCO current: VCOI=001 | Loop filter configuration: FLT=11<br>Charge pump current: PLLCPI=010 | | 200 | | kHz | | | BW <sub>4</sub> | | Loop filter configuration: FLT=10<br>Charge pump current: PLLCPI=010 | | 500 | | | | | T <sub>start1</sub> | | Loop filter configuration: FLT=01<br>Charge pump current: PLLCPI=010 | | 25 | | | | | T <sub>start2</sub> | Synthesizer start-up time if crystal oscillator and reference are running VCO current: VCO_I=001 | Loop filter configuration: FLT=01<br>Charge pump current: PLLCPI=001 | | 50 | | | | | T <sub>start3</sub> | | Loop filter configuration: FLT=11<br>Charge pump current: PLLCPI=010 | | 12 | | μs | | | T <sub>start4</sub> | VCO conem. VCO_I=001 | Loop filter configuration: FLT=10<br>Charge pump current: PLLCPI=010 | | 5 | | | | | | | 868 MHz, 50 kHz from carrier | | -85 | | | | | DN1070 | Cumtho asizar mhagas maisa | 868 MHz, 100 kHz from carrier | | -90 | | | | | PN868 <sub>1</sub> | Synthesizer phase noise Loop filter configuration: | 868 MHz, 300 kHz from carrier | | -100 | | | | | | FLT=01 | 868 MHz, 2 MHz from carrier | | -110 | | dD o /Ll= | | | | Charge pump current: | 433 MHz, 50 kHz from carrier | | -90 | | dBc/Hz | | | PN4331 | PLLCPI=010 | 433 MHz, 100 kHz from carrier | | -95 | | | | | F 11433 | VCO current: VCO_I=001 | 433 MHz, 300 kHz from carrier | | -105 | | | | | | | 433 MHz, 2 MHz from carrier | | -115 | | | | | | | 868 MHz, 50 kHz from carrier | | -80 | | | | | DN1040 | Synthesizer phase noise | 868 MHz, 100 kHz from carrier | | -90 | | | | | PN868 <sub>2</sub> | Loop filter configuration: | 868 MHz, 300 kHz from carrier | | -105 | | | | | | FLT=01 | 868 MHz, 2 MHz from carrier | | -115 | | -ID - // I: | | | | Charge pump current: | 433 MHz, 50 kHz from carrier | | -90 | | dBc/Hz | | | PN433 <sub>2</sub> | PLLCPI=001 | 433 MHz, 100 kHz from carrier | | -95 | | ] | | | 1 114002 | VCO current: VCO_I=001 | 433 MHz, 300 kHz from carrier | | -110 | | | | | | | 433 MHz, 2 MHz from carrier | | -122 | | | | # Receiver | SYMBOL | DESCRIPTION | CONDITION | MIN. | TYP. | MAX. | UNIT | |--------------------|----------------------------------|------------------------------------------------------------------------------------|------|--------------|------|------| | CDD | Signal hit rata | ASK, PSK | 0.1 | | 600 | kbps | | SBK | Signal bit rate | FSK, MSK, OQPSK | 0.1 | | 400 | kbps | | | | ASK 1.2 kbps | | -116 | | | | SYMBOL SBR IS868 | | ASK 9.6 kbps | | -112 | | | | | | ASK 50 kbps | | -105 | | | | | | ASK 100kbps | | -102 | | | | | | ASK 200 kbps | | -99 | | | | | | FSK 1.2 kbps | | -11 <i>7</i> | | | | | Input sensitivity at BER = 10-3 | FSK 3.2 kbps | | -115 | | -ID | | IS <sub>868</sub> | | 4-FSK 3.2kSym/s (=6.4kBit/s) | | -112 | | dBm | | | for 868 MHz operation | FSK 9.6 kbps | | -111 | | | | | | FSK 50 kbps | | -105 | | | | | | FSK 100kbps | | -102 | | | | | | FSK 200kbps | | -99 | | | | | | PSK 200 kbps | | -106 | | | | | | PSK 400 kbps | | -98 | | | | | | PSK 600 kbps | | -96 | | | | | | ASK 1.2 kbps | | -118 | | | | | | ASK 9.6 kbps | | -111 | | | | | | ASK 50 kbps | | -104 | | | | | | ASK 100kbps | | -101 | | | | | | ASK 200 kbps | | -99 | | | | | Input sensitivity at BER = 10-3 | FSK 1.2 kbps | | -122 | | | | IS <sub>433</sub> | | FSK 9.6 kbps | | -115 | | dBm | | | for 433 MHz operation | FSK 50 kbps | | -107 | | | | | | FSK 100kbps | | -104 | | | | | | FSK 200kbps | | -100 | | | | | | PSK 200 kbps | | -102 | | | | | | PSK 400 kbps | | -99 | | | | | | PSK 600 kbps | | -97 | | | | IL | Maximum input level | | | | -20 | dBm | | CP <sub>1dB</sub> | Input referred compression point | 2 tonos congrata d by 100 kHz | | -35 | | dPm | | IIP3 | Input referred IP3 | 2 tones separated by 100 kHz | | -25 | | dBm | | RSSIR | RSSI control range | | | 85 | | dB | | RSSIS <sub>1</sub> | RSSI step size | Before digital channel filter;<br>calculated from register<br>AGCCOUNTER | | 0.625 | | dB | | RSSIS <sub>2</sub> | RSSI step size | Behind digital channel filter;<br>calculated from registers<br>AGCCOUNTER, TRKAMPL | | 0.1 | | dB | | SYMBOL | DESCRIPTION | CONDITION | MIN. | TYP. | MAX. | UNIT | |---------------------|-------------------------------|-----------------------------|------|------|------|------| | | Adjacent channel suppression | FSK 4.8 kbps; notes 1 & 2 | | 22 | | dB | | | Alternate channel suppression | - FSK 4.6 KDPS, Holes 1 & 2 | | 22 | | QВ | | | Adjacent channel suppression | ESV 10 E kbps : notos 1 9 2 | | 20 | | d۵ | | | Alternate channel suppression | FSK 12.5 kbps ; notes 1 & 3 | | 22 | | dB | | SEL848 | Adjacent channel suppression | ESV FO kbps: notes 1.9.4 | | 18 | | dB | | 3EL868 | Alternate channel suppression | FSK 50 kbps; notes 1 & 4 | | 19 | | | | | Adjacent channel suppression | ESK 100 kbps : notes 1 % E | | 16 | | dB | | | Alternate channel suppression | FSK 100 kbps ; notes 1 & 5 | | 30 | | GB | | | Adjacent channel suppression | DSV 200 khos notos 1 % / | | 17 | | dB | | | Alternate channel suppression | PSK 200 kbps; notes 1 & 6 | | 28 | | UB | | | Blocking at +/- 1MHz offset | | | 43 | | | | BLK <sub>868</sub> | Blocking at - 2MHz offset | | | 51 | | - dB | | DLN868 | Blocking at +/- 10MHz offset | FSK 4.8 kbps, notes 2 & 7 | | 74 | | | | | Blocking at +/- 100MHz offset | | | 82 | | | | IMRR <sub>868</sub> | Image rejection | 7 | | 25 | | dB | #### Notes - Interferer/Channel @ BER = 10<sup>-3</sup>, channel level is +10 dB above the typical sensitivity, the interfering signal is a random data signal (except PSK200); both channel and interferer are modulated without shaping - 2. FSK 4.8 kbps: 868 MHz, 20kHz channel spacing, 2.4 kHz deviation, programming as recommended in the Programming Manual - 3. FSK 12.5 kbps: 868 MHz, 50kHz channel spacing, 6.25 kHz deviation, programming as recommended in the Programming Manual - FSK 50 kbps: 868 MHz, 200 kHz channel spacing, 25 kHz deviation, programming as recommended in the Programming Manual FSK 100 kbps: 868 MHz, 400kHz channel spacing, 50 kHz deviation, programming as recommended in the Programming Manual - 6. PSK 200 kbps: 868 MHz, 400kHz channel spacing, programming as recommended in the Programming Manual, interfering signal is a constant wave - Channel/Blocker @ BER = 10<sup>3</sup>, channel level is +10dB above the typical sensitivity, the blocker signal is a constant wave; channel signal is modulated without shaping, the image frequency lies 2 MHz above the wanted signal # **SPI Timing** | SYMBOL | DESCRIPTION | CONDITION | MIN. | TYP. | MAX. | UNIT | |--------|-------------------------------------|-----------|------|------|------|------| | Tss | SEL falling edge to CLK rising edge | | 10 | | | ns | | Tsh | CLK falling edge to SEL rising edge | | 10 | | | ns | | Tssd | SEL falling edge to MISO driving | | 0 | | 10 | ns | | Tssz | SEL rising edge to MISO high-Z | | 0 | | 10 | ns | | Ts | MOSI setup time | | 10 | | | ns | | Th | MOSI hold time | | 10 | | | ns | | Tco | CLK falling edge to MISO output | | | | 10 | ns | | Tck | CLK period | Note 1 | 50 | | | ns | | Tcl | CLK low duration | | 40 | | | ns | | Tch | CLK high duration | | 40 | | | ns | Notes For a figure showing the SPI timing parameters see section 5.14: Serial Peripheral Interface (SPI). <sup>1.</sup> For SPI access during power-down mode the period should be relaxed to 100ns. # 5. Circuit Description The **AX50424** is a true single chip low-power CMOS receiver primarily for use in SRD bands. The on-chip receiver consists of a fully integrated RF front-end with demodulator. Base band data processing is implemented in an advanced and flexible communication controller that enables user friendly communication via the SPI interface. **AX50424** can be operated from a 2.3 V to 3.6 V power supply over a temperature range of -40 °C to 85°C, it consumes 20 - 21 mA for receiving in high sensitivity mode and 17 - 18 mA for receiving in low power mode. The **AX50424** features make it an ideal interface for integration into various battery powered SRD solutions such as sensor readout, telemetric applications and paging receivers. As primary application, the receiver is intended for UHF radio equipment in accordance with the European Telecommunication Standard Institute (ETSI) specification EN 300 220-1 and the US Federal Communications Commission (FCC) standard CFR47, part 15. The use of **AX50424** in accordance to FCC Par 15.247, allows for improved range in the 915 MHz band. The **AX50424** receives data via the SPI port. Interrupts control the data flow between a controller and the **AX50424**. The **AX50424** behaves as a SPI slave interface. Configuration of the **AX50424** is also done via the SPI interface. **AX50424** supports any data rate from 0.1 kbps to 400 kbps for FSK and MSK and from 0.1 kbps for 600 kbps for ASK and PSK. To achieve optimum performance for specific data rates and modulation schemes several register settings to configure the **AX50424** are necessary, they are outlined in the following, for details see the **AX50424** Programming Manual. The receiver supports multi-channel operation for all data rates and modulation schemes. ### 5.1. Voltage Regulator The **AX50424** uses an on-chip voltage regulator to create a stable supply voltage for the internal circuitry at pin VREG from the primary supply VDD\_IO. All VDD pins of the device must be connected to VREG. The antenna pins ANTP and ANTN must be DC biased to VREG. The I/O level of the digital pins is VDD\_IO. The voltage regulator requires a 1µF low ESR capacitor at pin VREG. In power-down mode the voltage regulator typically outputs 1.7 V at VREG, if it is poweredup its output rises to typically 2.5 V. At device power-up the regulator is in power-down mode. The voltage regulator must be powered-up before receive operations can be initiated. This is handled automatically when programming the device modes via the **PWRMODE** register. Register **VREG** contains status bits that can be read to check if the regulated voltage is above 1.3 V or 2.3 V, sticky versions of the bits are provided that can be used to detect low supply voltage events (brown-out detection). ### 5.2. Crystal Oscillator The on-chip crystal oscillator allows the use of an inexpensive quartz crystal as the RF generation subsystem's timing reference. Although a wider range of crystal frequencies can be handled by the crystal oscillator circuit, it is recommended to use 16 MHz as reference frequency since this choice allows the typical SRD band RF frequencies to be generated. The oscillator circuit is enabled by programming the **PWRMODE** register. At power-up it is not enabled. To adjust the circuit's characteristics to the quartz crystal being used without using additional external components, both the transconductance and the tuning capacitance of the crystal oscillator can be programmed. The transconductance is programmed via register bits XTALOSCGM[3:0] in register XTALOSC. The integrated programmable tuning capacitor bank makes it possible to connect the crystal directly to pins CLK16N and CLK16P without the need for external capacitors. It is programmed using bits XTALCAP[5:0] in register **XTALCAP**. To synchronize the receiver frequency to a carrier signal, the oscillator frequency could be tuned using the capacitor bank however, the recommended method to implement frequency synchronization is to make use of the high resolution RF frequency generation subsystem together with the Automatic Frequency Control, both are described further down. Alternatively a single ended reference (TXCO, CXO) may be used. The CMOS levels should be applied to CLK16P via an AC coupling with the crystal oscillator enabled. #### 5.3. SYSCLK Output The SYSCLK pin outputs the reference clock signal divided by a programmable integer. Divisions from 1 to 2048 are possible. For divider ratios > 1 the duty cycle is 50%. Bits SYSCLK[3:0] in the **PINCFG1** register set the divider ratio. The SYSCLK output can be disabled. Outputting a frequency that is identical to the IF frequency (default 1 MHz) on the SYSCLK pin is not recommended during receive operation, since it requires extensive decoupling on the PCB to avoid interference. #### 5.4. Power-on-reset (POR) and RESET\_N Input **AX50424** has an integrated power-on-reset block. No external POR circuit or signal at the RESET N pin is required, prior to POR the RESET N pin is disabled. After POR the AX50424 can be reset in two ways: - 1. By SPI accesses: the bit RST in the **PWRMODE** register is toggled. - 2. Via the RESET\_N pin: A low pulse is applied at the RESET\_N pin. With the rising edge of RESET\_N the device goes into its operational state. After POR or reset all registers are set to their default values. If the RESET N pin is not used it must be tied to VDD IO. #### 5.5. RF Frequency Generation Subsystem The RF frequency generation subsystem consists of a fully integrated synthesizer, which multiplies the reference frequency from the crystal oscillator to get the desired RF frequency. The advanced architecture of the synthesizer enables frequency resolutions of 256 Hz, as well as fast settling times of $5-50~\mu s$ depending on the settings (see section 4.3: AC Characteristics). Fast settling times mean fast start-up, which enables low-power system design. The frequency must be programmed to the desired carrier frequency. The RF frequency shift by the IF frequency that is required for RX operation, is automatically set when the receiver is activated and does not need to be programmed by the user. The default IF frequency is 1 MHz. It can be programmed to other values. Changing the IF frequency and thus the centre frequency of the digital channel filter can be used to adapt the blocking performance of the device to specific system requirements. The synthesizer loop bandwidth can be programmed, this serves two purposes: - 1. Start-up time optimization. Start-up is faster for higher synthesizer loop bandwidths - 2. RX spurious reception optimisation, phase-noise at 300kHz to 1MHz distance from the LO and thus spurious reception improves with lower synthesizer loop bandwidths #### VCO An on-chip VCO converts the control voltage generated by the charge pump and loop filter into an output frequency. The frequency can be programmed in 256 Hz steps in the **FREQ** registers. For operation in the 433 MHz band, the BANDSEL bit in the **PLLLOOP** register must be programmed. ### VCO Auto-Ranging The **AX50424** has an integrated auto-ranging function, which allows to set the correct VCO range for specific frequency generation subsystem settings automatically. Typically it has to be executed after power-up. The function is initiated by setting the RNG\_START bit in the **PLLRANGING** register. The bit is readable and a 0 indicates the end of the ranging process. If the bit RNGERR is 0, then the auto-ranging has been executed successfully. #### Loop Filter and Charge Pump The **AX50424** internal loop filter configuration together with the charge pump current sets the synthesizer loop band width. The loop-filter has three configurations that can be programmed via the register bits FLT[1:0] in register **PLLLOOP**, the charge pump current can be programmed using register bits PLLCPI[2:0] also in register **PLLLOOP**. Synthesizer bandwidths are typically 50 - 500 kHz depending on the **PLLLOOP** settings, for details see the section 4.3: AC Characteristics. ### Registers | Register | Bits | Purpose | | | | | | | | |--------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | | IFI II I •( ) I | Synthesizer loop filter bandwidth, recommended usage is to increase the bandwidth for faster settling time, bandwidth increases of factor 2 and 5 are possible. | | | | | | | | | PLLLOOP | PLLCPI[2:0] | Synthesizer charge pump current, recommended usage is to decrease the bandwidth (and improve the phase-noise) for low data-rate transmissions. | | | | | | | | | | BANDSEL | Switches between 868 MHz/915 MHz and 433 MHz bands | | | | | | | | | FREQ | | Programming of the carrier frequency | | | | | | | | | IFFREQHI, IFFREQLO | | Programming of the IF frequency | | | | | | | | | PLLRANGING | | Initiate VCO auto-ranging and check results | | | | | | | | ### 5.6. RF Input Stage (ANTP/ANTN) The AX50424 uses fully differential antenna pins. #### LNA The LNA amplifies the differential RF signal from the antenna and buffers it to drive the I/Q mixer. An external matching network is used to adapt the antenna impedance to the IC impedance. A DC feed to the regulated supply voltage VREG must be provided at the antenna pins. For recommendations, see section 7: Application Information. #### I/Q Mixer The RF signal from the LNA is mixed down to an IF of typically 1 MHz. I- and Q-IF signals are buffered for the analog IF filter. #### 5.7. Analog IF Filter The mixer is followed by a complex band-pass IF filter, which suppresses the down-mixed image while the wanted signal is amplified. The centre frequency of the filter is 1 MHz, with a passband width of 1 MHz. The RF frequency generation subsystem must be programmed in such a way that for all possible modulation schemes the IF frequency spectrum fits into the passband of the analog filter. #### 5.8. Digital IF Channel Filter and Demodulator The digital IF channel filter and the demodulator extract the data bit-stream from the incoming IF signal. They must be programmed to match the modulation scheme as well as the data-rate. Inaccurate programming will lead to loss of sensitivity. The channel filter offers bandwidths of 2.4 kHz up to 600 kHz. Data-rates down to 0.1 kbit/s can be demodulated, but sensitivities will not increase significantly vs. 2.4 kbit/s. The demodulator features a 4-FSK mode. 4-FSK is used in certain paging systems. For detailed instructions how to program the digital channel filter and the demodulator see the **AX50424** Programming Manual, an overview of the registers involved is given in the following table. The register setups typically must be done once at power-up of the device. #### Registers | Register | Remarks | | | | | | | |-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | CICDECHI, CICDECLO | These registers program the bandwidth of the digital channel filter. | | | | | | | | DATARATEHI, DATARATELO | These registers specify the receiver bit rate, relative to the channel filter bandwidth. | | | | | | | | TMGGAINHI, TMGGAINLO | nese registers specify the aggressiveness of the receiver bit timing recovery. ore aggressive settings allow the receiver to synchronize with shorter reambles, at the expense of more timing jitter and thus a higher bit error rate or a given signal-to-noise ratio. | | | | | | | | MODULATION | This register selects the modulation to be used by the receiver, i.e. whether ASK, PSK, FSK, MSK or OQPSK should be used. | | | | | | | | FOURFSK, FSKDMAXHI,<br>FSKDMAXLO, FSKDMINHI,<br>FSKDMINLO | These registers control the 4-FSK mode. Recommended settings and procedures are provided in the Programming Manual. | | | | | | | | PHASEGAIN, FREQGAIN,<br>FREQGAIN2, AMPLGAIN | These registers control the bandwidth of the phase, frequency offset and amplitude tracking loops. Recommended settings are provided in the Programming Manual. | | | | | | | | AGCATTACK, AGCDECAY | These registers control the AGC (automatic gain control) loop slopes, and thus the speed of gain adjustments. The faster the bit-rate, the faster the AGC loop should be. Recommended settings are provided in the Programming Manual. | | | | | | | #### 5.9. Decoder The decoder is located between the Framing Unit and the Demodulator. It can optionally transform the bit-stream in the following ways: - It can invert the bit stream. - It can perform differential decoding. This means that a zero is transmitted as no change in the level, and a one is transmitted as a change in the level. Differential encoding is useful for PSK, because PSK transmissions can be received either as transmitted or inverted, due to the uncertainty of the initial phase. Differential encoding / decoding removes this uncertainty. - It can perform Manchester decoding. Manchester encoding ensures that the modulation has no DC content and enough transitions (changes from 0 to 1 and from 1 to 0) for the demodulator bit timing recovery to function correctly, but does so at a doubling of the data rate. - It can perform decoding of Spectral Shaping. Spectral Shaping removes DC content of the bit stream, ensures transitions for the demodulator bit timing recovery, and makes sure that the transmitted spectrum does not have discrete lines even if the transmitted data is cyclic. It does so without adding additional bits, i.e. without changing the data rate. Spectral Shaping uses a self synchronizing feedback shift register. The decoder is programmed using the register **ENCODING**, details and recommendations on usage are given in the **AX50424** Programming Manual. #### 5.10. Framing and FIFO The framing unit is responsible for grouping the bit-stream arriving from the demodulator into bytes and then storing the bytes in the FIFO. The framing unit supports two different modes: - Raw - Raw with Preamble Match The micro-controller communicates with the framing unit through a 16 level $\times$ 8 bit FIFO. The FIFO decouples micro-controller timing from the radio (demodulator) timing. The FIFO can be operated in polled or interrupt driven modes. In polled mode, the micro-controller must periodically read the FIFO status register or the FIFO count register to determine whether the FIFO needs servicing. In interrupt mode EMPTY, NOT EMPTY, FULL, NOT FULL and programmable level interrupts are provided. By default **AX50424** signals interrupts by asserting (driving high) its IRQ line. The interrupt line is level triggered, active high. The IRQ line polarity can be inverted by programming register *PINCFG2*. Interrupts are acknowledged by removing the cause for the interrupt, i.e. by emptying or filling the FIFO. Basic FIFO status (EMPTY, FULL, Overrun, Underrun) are also provided during each SPI access on MISO while the micro-controller shifts out the register address on MOSI. See the SPI interface section for details. This feature significantly reduces the number of SPI accesses necessary during receive. #### **RAW Mode** In Raw mode, the AX50424 de-serializes the received bit-stream and groups it into bytes. This mode is ideal for implementing legacy protocols in software. #### RAW Mode with Preamble Match Raw mode with preamble match is similar to raw mode. In this mode, however, the receiver does not receive anything until it detects a user programmable bit pattern (called the preamble) in the receive bit-stream. When it detects the preamble, it aligns the deserialization to it. The preamble can be between 4 and 32 bits long. The data to be matched must be written to the **PATTERN** registers. ### 5.11. RX AGC and RSSI AX50424 features two receiver signal strength indicators (RSSI): - RSSI before the digital IF channel filter. The gain of the receiver is adjusted in order to keep the analog IF filter output level inside the working range of the ADC and demodulator. The register AGCCOUNTER contains the current value of the AGC and can be used as an RSSI. The step size of this RSSI is 0.625 dB. The value can be used as soon as the RF frequency generation sub-system has been programmed. - 2. RSSI behind the digital IF channel filter. The demodulator also provides amplitude information in the TRK\_AMPLITUDE register. By combining both the AGCCOUNTER and the TRK\_AMPLITUDE registers, a high resolution (better than 0.1dB) RSSI value can be computed at the expense of a few arithmetic operations on the micro-controller. Formulas for this computation can be found in the AX50424 Programming Manual. ### 5.12. Automatic Frequency Control (AFC) The **AX50424** has a frequency tracking register **TRKFREQ** to synchronize the receiver frequency to a carrier signal. For AFC adjustment, the frequency offset can be computed with the following formula: $$\Delta f = \frac{TRKFREQ}{2^{16}}BITRATE \times FSKMUL.$$ FSKMUL is the FSK oversampling factor, it depends on the FSK bit rate and deviation used. To determine it for a specific case, see the **AX50424** Programming Manual. For modulations other than FSK, FSKMUL=1. # 5.13. PWRMODE Register The **PWRMODE** register controls, which parts of the chip are operating. | PWRMODE register | Name | Description | Typical Idd | |------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | 0000 | POWERDOWN | All digital and analog functions, except the register file, are disabled. The core supply voltage is reduced to conserve leakage power. SPI registers are still accessible, but at a slower speed. | 0.5 μΑ | | 0100 | VREGON | All digital and analog functions, except the register file, are disabled. The core voltage, however is at its nominal value for operation, and all SPI registers are accessible at the maximum speed. | 200 μΑ | | 0101 | STANDBY | The crystal oscillator is powered on; the receiver is off. | 650 µA | | 1000 | SYNTHRX | The synthesizer is running on the receive frequency. The receiver is still off. This mode is used to let the synthesizer settle on the correct frequency for receive. | 11 mA | | 1001 | FULLRX | Synthesizer and Receiver are running. | 17 - 20 mA | # A typical **PWRMODE** sequence for a receive session: | Step | PWRMODE[3:0] | Remarks | |------|--------------|-----------------------------------------------------------------------------------------------------------| | 1 | POWERDOWN | | | 2 | STANDBY | The settling time is dominated by the crystal used, typical value 3 ms | | 3 | SYNTHRX | The synthesizer settling time is $5$ – $50$ $\mu s$ depending on settings, see section AC Characteristics | | 4 | FULLRX | Data reception | | 5 | POWERDOWN | | # 5.14. Serial Peripheral Interface (SPI) The **AX50424** can be programmed via a four wire serial interface according SPI using the pins CLK, MOSI, MISO and SEL. Registers for setting up the **AX50424** are programmed via the serial peripheral interface in all device modes. When the interface signal SEL is pulled low, a 16 bit configuration data stream is expected on the input signal pin MOSI, which is interpreted as D0...D7, A0...A6, R\_N/W. Data read from the interface appears on MISO. Figure 3 shows a write/read access to the interface. The data stream is built of an address byte including read/write information and a data byte. Depending on the R\_N/W bit and address bits A[6..0], data D[7..0] can be written via MOSI or read at the pin MISO. $R_N/W = 0$ means read mode, $R_N/W = 1$ means write mode. The read sequence starts with 7 bits of status information S[6..0] followed by 8 data bits. The status bits contain the following information: | \$6 | \$5 | \$4 | \$3 | \$2 | \$1 | \$0 | |----------|-----------|------------|-----------|------------|-----|-----| | PLL LOCK | FIFO OVER | FIFO UNDER | FIFO FULL | FIFO EMPTY | 0 | 0 | #### **SPI Timing** Figure 3 Serial peripheral interface timing # 6. Register Bank Description This section describes the bits of the register bank in detail. The registers are grouped by functional block to facilitate programming. No checks are made whether the programmed combination of bits makes sense! Bit 0 is always the LSB. **Note** Whole registers or register bits marked as reserved should be kept at their default values. Note All addresses not documented here must not be accessed, neither in reading nor in writing. # 6.1. Control Register Map | Addr | Name | Dir | Reset | | | | R | iit | | | | Description | |-------------|----------------------------|-----|----------|--------|-------|---------------------|-----------------|-----------|------------|----------|------------------|--------------------------| | 7.44 | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Revision 8 | Interface Probing | J | Ι | | 1 - | | J . | | , - | 1 | | | | | | | | | | | | | | | Silicon Revision | | | | | | | | | SILICONREV(7:0) | | | | | | | | I | SCRATCH | RW | 11000101 | | | | SCRAT | CH(7:0) | | | | Scratch Register | | Operating | Mode | | | | | | | | | | | | | 2 | PWRMODE | RW | 011-0101 | RST | REFEN | XOEN | - | | PWRMODE | (3:0) | | Power Mode | | Crystal O | Crystal Oscillator, Part 1 | | | | | | | | | | | | | 3 | XTALOSC | RW | 010 | - | - | - | - | | XTALOSCGA | 1(3:0) | | GM of Crystal Oscillator | | FIFO, Part | FIFO, Part 1 | | | | | | | | | | | | | 4 | FIFOCTRL | R | | - | - | FIFO OVER | FIFO UNDER | FIFO FULL | FIFO EMPTY | - | - | FIFO Control | | 5 | FIFODATA | R | | | | | FIFODA | TA(7:0) | | | 1 | FIFO Data | | Interrupt ( | Control | | | | | | | | | | | | | 6 | IRQMASK | RW | 000000 | - | - | | | IRQMASK | (5:0) | | | IRQ Mask | | 7 | IRQREQUEST | R | | - | - | | | IRQREQUE | ST(5:0) | | | IRQ Request | | Interface | & Pin Control | | , | | | , | | | | | | | | 0C | PINCFG1 | RW | 00100111 | reserv | red | IRQZ | reserved | | SYSCLK(3: | :0) | | Pin Configuration 1 | | 0D | PINCFG2 | RW | 11010000 | reserv | red | IRQE | reserved | reser | ved | IRQI | reserved | Pin Configuration 2 | | 0E | PINCFG3 | R | | - | - | - | SYSCLKR | resei | ved | IRQR | reserved | Pin Configuration 3 | | OF | IRQINVERSION | RW | 000000 | - | - | - IRQINVERSION(5:0) | | | | | IRQ Inversion | | | Modulatio | on & Framing | | | | | | | | | | | | | 10 | MODULATION | RW | -0000010 | - | | | MODULATION(6:0) | | | | | Modulation | | 11 | ENCODING | RW | 010 | - | - | - | - | ENC MANCH | ENC SCRAM | ENC DIFF | ENC INV | Encoder/Decoder Settings | | 12 | FRAMING | RW | -0000000 | FRMRX | | MATCHLEN(2 | :0) | | FRMMODE(2: | 0) | FABORT | Framing settings | |-------------------|--------------|----|----------|-------------|--------------|---------------------|---------------------|-------------|----------------|--------|-----------|----------------------------------| | 14 | PATTERN3 | RW | 11111111 | | | | PATTER | N(31:24) | | | | Preamble Match Data | | 15 | PATTERN2 | RW | 11111111 | | | | Preamble Match Data | | | | | | | 16 | PATTERN 1 | RW | 11111111 | | | | Preamble Match Data | | | | | | | 17 | PATTERNO | RW | 11111111 | | | Preamble Match Data | | | | | | | | Voltage Regulator | | | | | | | | | | | | | | 1B | VREG | R | | - | - | - | - | SSDS | SSREG | SDS | SREG | Voltage Regulator Status | | Synthesize | er | | | | | | | | | | | | | 20 | FREQ3 | RW | 00111001 | | | | FREQ | (31:24) | | | | Synthesizer Frequency | | 21 | FREQ2 | RW | 00110100 | | | | FREQ | (23:16) | | | | Synthesizer Frequency | | 22 | FREQ1 | RW | 11001100 | | FREQ(15:8) | | | | | | | Synthesizer Frequency | | 23 | FREQ0 | R | 10000000 | | FREQ (7:0) | | | | | | | Synthesizer Frequency | | 28 | IFFREQHI | RW | 00100000 | | IFFREQ(15:8) | | | | | | | 2nd LO / IF Frequency | | 29 | IFFREQLO | RW | 00000000 | | | | IFFRE | Q(7:0) | | | | 2nd LO / IF Frequency | | 2C | PLLLOOP | RW | -0011101 | - | reserved | BANDSEL | | PLLCPI(2:0 | ) | FL1 | (1:0) | Synthesizer Loop Filter Settings | | 2D | PLLRANGING | RW | 00001000 | STICKY LOCK | PLL LOCK | RNGERR | RNG START | | VCO | R(3:0) | | Synthesizer VCO Auto-Ranging | | FIFO, Parl | 2 | | | | | | | | | | | | | 35 | FIFOCOUNT | R | | - | - | - | | FI | IFOCOUNT(4:0 | )) | | FIFO Fill state | | 36 | FIFOTHRESH | RW | 00000 | - | - | - | | F | IFOTHRESH (4:0 | )) | | FIFO Threshold | | 37 | FIFOCONTROL2 | RW | 000 | CLEAR | - | - | - | - | - | STOPO | NERR(1:0) | Additional FIFO control | | Receiver | | | · | | | | | | | · | | | | 3A | AGCATTACK | RW | 00010110 | - | - | - | | A | GCATTACK(4: | 0) | | AGC Attack | | 3B | AGCDECAY | RW | 0-010011 | reserved | - | reserved | | A | GCDECAY(4: | 0) | | AGC Decay | | 3C | AGCCOUNTER | R | | | | | AGCCO | JNTER (7:0) | | | | AGC Current Value | | 3D | CICSHIFT | R | -0000100 | - | reserved | | | CICSH | IFT(5:0) | - | | CIC Shift Factor | | 3E | CICDECHI | RW | 00 | - | - | - | CICDEC(9:8) | | | | | CIC Decimation Factor | | 3F | CICDECLO | RW | 00000100 | | CICDEC(7:0) | | | | | | | CIC Decimation Factor | | 40 | DATARATEHI | RW | 00011010 | | | | DATADA | TE (1 5.0) | | | | Datarate | | |-----------|-------------------|----|----------|--------|--------------|---------------------------|------------------|------------|------------------|------------|--------------------|-----------------------------------------------|--| | | | | | | | | DATARA | | | | | | | | 41 | DATARATELO | RW | 10101011 | | | | DATARA | ATE(7:0) | | | | Datarate | | | 42 | TMGGAINHI | RW | 00000000 | | | | TIMINGG | AIN(15:8) | | | | Timing Gain | | | 43 | TMGGAINLO | RW | 11010101 | | | | TIMINGG | AIN(7:0) | | | | Timing Gain | | | 44 | PHASEGAIN | RW | 000011 | reserv | ed | - | - | | PHASEC | GAIN(3:0) | | Phase Gain | | | 45 | FREQGAIN | RW | 1010 | - | - | - | - | | FREQG | AIN(3:0) | | Frequency Gain | | | 46 | FREQGAIN2 | RW | 1010 | 1 | - | - | - | | FREQG | AIN2(3:0) | | Frequency Gain 2 | | | 47 | AMPLGAIN | RW | 00110 | - | - | - | reserved | | AMPLG | SAIN(3:0) | | Amplitude Gain | | | 48 | TRKAMPLHI | R | | | | | TRKAM | PL(15:8) | | | | Amplitude Tracking | | | 49 | TRKAMPLLO | R | | | TRKAMPL(7:0) | | | | | | Amplitude Tracking | | | | 4A | TRKPHASEHI | R | | - | - | - | TRKPHASE(11:8) F | | | | Phase Tracking | | | | 4B | TRKPHASELO | R | | | | | TRKPHA | SE(7:0) | | | | Phase Tracking | | | 4C | TRKFREQHI | R | | | | Frequency Tracking | | | | | | | | | 4D | TRKFREQLO | R | | | TRKFREQ(7:0) | | | | | | | Frequency Tracking | | | Crystal O | scillator, Part 2 | | | | | | | | | | | | | | 4F | XTALCAP | RW | 011100 | | - | | | XTALCA | AP(5:0) | | | Crystal oscillator tuning capacitance | | | 4-FSK Coi | ntrol | | | | | | | | | | | | | | 50 | FOURFSK | RW | -1000010 | - | | DEVDE | ECAY(3:0) | | FSKHALF<br>SPEED | DEVUPDATE | FOURFSKENA | 4-FSK Control | | | 52 | FSKDMAXHI | RW | 00000000 | | | | FSKDMA | X(15:8) | | | | 4-FSK Frequency Deviation | | | 53 | FSKDMAXLO | RW | 00000000 | | | | FSKDM. | AX(7:0) | | | | 4-FSK Frequency Deviation | | | 54 | FSKDMINHI | RW | 00000000 | | | 4-FSK Frequency Deviation | | | | | | | | | 55 | FSKDMINLO | RW | 00000000 | | FSKDMIN(7:0) | | | | | | | 4-FSK Frequency Deviation | | | Misc | | | | | | | | | | | | | | | 72 | PLLVCOI | RW | 000100 | - | - | | reserved | | | VCO_I[2:0] | | Synthesizer VCO current<br>Must be set to 001 | | Register Bank Description | 7A | LOCURST | RW | 00110000 | LOCURST | | reserved | LOCURST Must be set to 1 | | | |----|---------|----|----------|---------|---|----------|---------------------------|------------|------------------------------------------------| | 7C | REF | RW | 100011 | - | - | reserved | | REF_I[2:0] | Reference adjust | | 7D | RXMISC | RW | 110110 | - | - | reserved | RXIMIX(1:0) | | Misc RF settings RXIMIX(1:0) must be set to 01 | # 7. Application Information # 7.1. Typical Application Diagram Figure 4 Typical application diagram It is mandatory to add 1 $\mu$ F (low ESR) between VREG and GND. Decoupling capacitors are not all drawn. It is recommended to add 100 nF decoupling capacitor for every VDD and VDD\_IO pin. In order to reduce noise on the antenna inputs it is recommended to add 27 pF on the VDD pins close to the antenna interface. # 7.2. Antenna Interface Circuitry The ANTP and ANTN pins provide RF input to the LNA when **AX50424** is in receive mode. A small antenna can be connected with an optional translation network. The network must provide DC power to the LNA. A biasing to VREG is necessary. # Single-Ended Antenna Interface Figure 5 Structure of the antenna interface to $50\Omega$ single-ended equipment or antenna | Frequency<br>Band | L1=L2<br>[nH] | C1=C2<br>[pF] | L3=L4<br>[nH] | C3=C4<br>[pF] | |-------------------|---------------|---------------|---------------|---------------| | 868 / 915 MHz | 18 | 1.8 | 18 | 220 | | 433 MHz | 33 | 3.3 | 39 | 220 | # Folded Dipole Antenna Interface Figure 6 Structure of the antenna interface to a folded dipole antenna | Frequency<br>Band | L1=L2<br>[nH] | |-------------------|---------------| | 868 / 915 MHz | 18 | | 433 MHz | 33 | # 7.3. Voltage Regulator The **AX50424** has an integrated voltage regulator which generates a stable supply voltage VREG from the voltage applied at VDD\_IO. Use VREG to supply all the VDD supply pins. # 8. QFN28 Package Information # 8.1. Package Outline QFN28 #### Notes - 1. JEDEC ref MO-220 - All dimensions are in millimeters - 3. Pin 1 is identified by chamfer on corner of exposed die pad. - Datum C and the seating plane are defined by the flat surface of the metallised terminal - 5. Dimension 'e' represents the terminal pitch - Dimension b applies to metallised terminal and is measured 0.25 to 0.30mm from terminal tip. - Dimension L1 represents terminal pull back from package edge. Where terminal pull back exists, only upper half of lead is visible on package edge due to half etching of leadframe. - 8. Package surface shall be matte finish, Ra 1.6-2.2 - 9. Package warp shall be 0.050 maximum - 10. Leadframe material is copper A194 - 11. Coplanarity applies to the exposed pad as well as the terminal - 12. YYWWXX is the packaging lot code | Common Dimensions | | | | |-------------------|------------------------------------------------------|-----------------------|--| | Minimum | Nominal | Maximum | | | 0.85 | 0.90 | 1.0 | | | 0 | | 0.05 | | | | | | | | 4.90 | | 5.10 | | | 3 20 | | 3.40 | | | | | 5.10 | | | 4.70 | | 3.10 | | | 3.20 | 3.30 | 3.40 | | | 0.35 | 0.40 | 0.45 | | | | | 0.1 | | | 0.18 | | 0.30 | | | | | | | | 0.20 | 0.50 | | | | | | | | | J 2 | 0.15 | | | | | Minimum<br>0.85<br>0<br>4.90<br>3.20<br>4.90<br>3.20 | Minimum Nominal 0.85 | | # 8.2. QFN28 Soldering Profile | Profile Feature | | Pb-Free Process | |------------------------------------------------|---------------------------|-----------------| | Average Ramp-Up Rate | | 3 °C/sec max. | | Preheat Preheat | | | | Temperature Min | T <sub>sMIN</sub> | 150°C | | Temperature Max | T <sub>sMAX</sub> | 200°C | | Time (T <sub>SMIN</sub> to T <sub>SMAX</sub> ) | ts | 60 - 180 sec | | Time 25°C to Peak Temperature | T <sub>25</sub> ° to Peak | 8 min max. | | Reflow Phase | | | | Liquidus Temperature | $T_{L}$ | 217°C | | Time over Liquidus Temperature | †L | 60 - 150 sec | | Peak Temperature | tp | 260°C | | Time within 5°C of actual Peak | $T_p$ | 20 - 40 sec | | Temperature | | | | Cooling Phase | | | | Ramp-down rate | | 6°C/sec max. | Notes: All temperatures refer to the top side of the package, measured on the package body surface. ### 8.3. QFN28 Recommended Pad Layout 1. PCB land and solder masking recommendations are shown in Figure 7. Figure 7: PCB land and solder mask recommendations - Thermal vias should be used on the PCB thermal pad (middle ground pad) to improve thermal conductivity from the device to a copper ground plane area on the reverse side of the printed circuit board. The number of vias depends on the package thermal requirements, as determined by thermal simulation or actual testing. - 3. Increasing the number of vias through the printed circuit board will improve the thermal conductivity to the reverse side ground plane and external heat sink. In general, adding more metal through the PC board under the IC will improve operational heat transfer, but will require careful attention to uniform heating of the board during assembly. #### 8.4. Assembly Process #### Stencil Design & Solder Paste Application - 1. Stainless steel stencils are recommended for solder paste application. - 2. A stencil thickness of 0.125 0.150 mm (5 6 mils) is recommended for screening. - 3. For the PCB thermal pad, solder paste should be printed on the PCB by designing a stencil with an array of smaller openings that sum to 50% of the QFN exposed pad area. Solder paste should be applied through an array of squares (or circles) as shown in Figure 8. - 4. The aperture opening for the signal pads should be between 50-80% of the QFN pad area as shown in Figure 9. - 5. Optionally, for better solder paste release, the aperture walls should be trapezoidal and the corners rounded. - 6. The fine pitch of the IC leads requires accurate alignment of the stencil and the printed circuit board. The stencil and printed circuit assembly should be aligned to within + 1 mil prior to application of the solder paste. - 7. No-clean flux is recommended since flux from underneath the thermal pad will be difficult to clean if water-soluble flux is used. Figure 8: Solder paste application on exposed pad Figure 9: Solder paste application on pins # 9. Life Support Applications This product is not designed for use in life support appliances, devices, or in systems where malfunction of this product can reasonably be expected to result in personal injury. AXSEM customers using or selling this product for use in such applications do so at their own risk and agree to fully indemnify AXSEM for any damages resulting from such improper use or sale. # 10.Contact Information **AXSEM AG** Oskar-Bider-Strasse 1 CH-8600 Dübendorf SWITZERLAND Phone +41 44 882 17 07 Fax +41 44 882 17 09 Email sales@axsem.com www.axsem.com For further product related or sales information please visit our website or contact your local representative. The specifications in this document are subject to change at AXSEM's discretion. AXSEM assumes no responsibility for any claims or damages arising out of the use of this document, including but not limited to claims or damages based on infringement of patents, copyrights or other intellectual property rights. AXSEM makes no warranties, either expressed or implied with respect to the information and specifications contained in this document. AXSEM does not support any applications in connection with life support and commercial aircraft. Performance characteristics listed in this document are estimates only and do not constitute a warranty or guarantee of product performance. The copying, distribution and utilization of this document as well as the communication of its contents to others without expressed authorization is prohibited. Offenders will be held liable for the payment of damages. All rights reserved. Copyright © 2007 AXSEM AG