

## MOS FIELD EFFECT TRANSISTOR $\mu$ PA1740TP

## SWITCHING N-CHANNEL POWER MOS FET

#### **DESCRIPTION**

The  $\mu$ PA1740TP is N-channel MOS FET device that features a low on-state resistance and excellent swiching characteristics, and designed for high voltage applications such as DC/DC converter.

#### **FEATURES**

- High voltage: VDSS = 200 V
- Gate voltage rating: ±30 V
- Low on-state resistance
  - $R_{DS(on)} = 0.44~\Omega$  MAX. (Vgs = 10 V, Ip = 3.5 A)
- Low input capacitance
- Ciss = 420 pF TYP. (VDS = 10 V, VGS = 0 V)
- Built-in gate protection diode
- Small and surface mount package (Power HSOP8)
- Avalanche capability rated

#### ORDERING INFORMATION

| PART NUMBER | PACKAGE     |
|-------------|-------------|
| μPA1740TP   | Power HSOP8 |

#### PACKAGE DRAWING (Unit: mm)



#### ABSOLUTE MAXIMUM RATINGS (TA = 25°C, Unless otherwise noted, All terminals are connected.)

| Drain to Source Voltage (Vgs = 0 V)                              | VDSS               | 200          | V  |                             |
|------------------------------------------------------------------|--------------------|--------------|----|-----------------------------|
| Gate to Source Voltage (VDS = 0 V)                               | Vgss               | ±30          | V  |                             |
| Drain Current (DC) (Tc = 25°C)                                   | I <sub>D(DC)</sub> | ±7.0         | Α  |                             |
| Drain Current (pulse) Note1                                      | ID(pulse)          | ±21          | Α  |                             |
| Total Power Dissipation (Tc = 25°C)                              | P <sub>T1</sub>    | 22           | W  | EQUIVALENT CIRCUIT          |
| Total Power Dissipation (T <sub>A</sub> = 25°C) <sup>Note2</sup> | P <sub>T2</sub>    | 1.0          | W  | Drain                       |
| Channel Temperature                                              | Tch                | 150          | °C |                             |
| Storage Temperature                                              | Tstg               | -55 to + 150 | °C | I → Body                    |
| Single Avalanche Current Note3                                   | las                | 7.0          | Α  | Gate                        |
| Single Avalanche Energy Note3                                    | Eas                | 4.9          | mJ | *                           |
| Repetitive Avalanche Current Note4                               | <b>I</b> AR        | 7.0          | Α  | Gate J<br>Protection Course |
| Repetitive Avalanche Energy Note4                                | Ear                | 2.2          | mJ | Diode Source                |

- **Notes 1.** PW  $\leq$  10  $\mu$ s, Duty Cycle  $\leq$  1%
  - 2. Mounted on a glass epoxy board (1 inch x 1 inch x 0.8 mm), PW = 10 sec
  - 3. Starting T<sub>ch</sub> = 25°C, V<sub>DD</sub> = 100 V, R<sub>G</sub> = 25  $\Omega$ , L = 100  $\mu$ H, V<sub>GS</sub> = 20  $\rightarrow$  0 V
  - **4.** Tch  $\leq 125$ °C, VDD = 100 V, RG = 25  $\Omega$

**Remark** The diode connected between the gate and source of the transistor serves as a protector against ESD. When this device actually used, an additional protection circuit is externally required if a voltage exceeding the rated voltage may be applied to this device.

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.

Document No. G15937EJ1V0DS00 (1st edition)
Date Published May 2002 NS CP(K)
Printed in Japan



### ELECTRICAL CHARACTERISTICS (TA = 25°C, Unless otherwise noted, All terminals are connected.)

|                                     |                      | -                                               |      |      |      |      |
|-------------------------------------|----------------------|-------------------------------------------------|------|------|------|------|
| CHARACTERISTICS                     | SYMBOL               | TEST CONDITIONS                                 | MIN. | TYP. | MAX. | UNIT |
| Zero Gate Voltage Drain Current     | IDSS                 | V <sub>DS</sub> = 200 V, V <sub>GS</sub> = 0 V  |      |      | 10   | μΑ   |
| Gate Leakage Current                | Igss                 | Vgs = ±30 V, Vbs = 0 V                          |      |      | ±10  | μΑ   |
| Gate Cut-off Voltage                | V <sub>GS(off)</sub> | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 1.0 mA | 2.5  | 3.5  | 4.5  | V    |
| Forward Transfer Admittance         | y <sub>fs</sub>      | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 3.5 A  | 3    | 4.5  |      | S    |
| Drain to Source On-state Resistance | RDS(on)              | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 3.5 A  |      | 0.35 | 0.44 | Ω    |
| Input Capacitance                   | Ciss                 | V <sub>DS</sub> = 10 V                          |      | 420  |      | pF   |
| Output Capacitance                  | Coss                 | V <sub>G</sub> S = 0 V                          |      | 100  |      | pF   |
| Reverse Transfer Capacitance        | Crss                 | f = 1 MHz                                       |      | 45   |      | pF   |
| Turn-on Delay Time                  | <b>t</b> d(on)       | V <sub>DD</sub> = 100 V, I <sub>D</sub> = 3.5 A |      | 5    |      | ns   |
| Rise Time                           | tr                   | V <sub>G</sub> S = 10 V                         |      | 7.5  |      | ns   |
| Turn-off Delay Time                 | t <sub>d(off)</sub>  | R <sub>G</sub> = 10 Ω                           |      | 21   |      | ns   |
| Fall Time                           | <b>t</b> f           |                                                 |      | 7    |      | ns   |
| Total Gate Charge                   | Q <sub>G</sub>       | V <sub>DD</sub> = 160 V                         |      | 12   |      | nC   |
| Gate to Source Charge               | Qgs                  | V <sub>G</sub> S = 10 V                         |      | 2    |      | nC   |
| Gate to Drain Charge                | Q <sub>GD</sub>      | ID = 7.0 A                                      |      | 6.5  |      | nC   |
| Body Diode Forward Voltage          | V <sub>F(S-D)</sub>  | IF = 7.0 A, VGS = 0 V                           |      | 1.0  | 1.5  | V    |
| Reverse Recovery Time               | trr                  | IF = 7.0 A, VGS = 0 V                           |      | 110  |      | ns   |
| Reverse Recovery Charge             | Qrr                  | di/dt = 50 A/μs                                 |      | 360  |      | nC   |

#### **TEST CIRCUIT 1 AVALANCHE CAPABILITY**

# $\begin{array}{c} \text{D.U.T.} \\ \text{RG} = 25 \Omega \\ \text{V} \\ \text{V} \\ \text{S} = 20 \rightarrow 0 \text{ V} \end{array}$



#### TEST CIRCUIT 2 SWITCHING TIME



#### **TEST CIRCUIT 3 GATE CHARGE**

$$\begin{array}{c|c} D.U.T. \\ \hline \\ IG = 2 \text{ mA} \\ \hline \\ VOD \\ \end{array}$$

#### TYPICAL CHARACTERISTICS (TA = 25°C)

## DERATING FACTOR OF FORWARD BIAS SAFE OPERATING AREA



## TOTAL POWER DISSIPATION vs. CASE TEMPERATURE



#### FORWARD BIAS SAFE OPERATING AREA



#### DANGERIT THERMAL REGIOTANCE - RULES WIRTH



3

b - Drain Current - A

#### DRAIN CURRENT vs. DRAIN TO SOURCE VOLTAGE



#### FORWARD TRANSFER CHARACTERISTICS



## GATE CUT-OFF VOLTAGE vs. CHANNEL TEMPERATURE



## FORWARD TRANSFER ADMITTANCE vs. DRAIN CURRENT



#### DRAIN TO SOURCE ON-STATE RESISTANCE vs. DRAIN CURRENT



### DRAIN TO SOURCE ON-STATE RESISTANCE vs. GATE TO SOURCE VOLTAGE





ta(on), tr, ta(off), tr - Switching Time - ns

F - Diode Forward Current - A

## DRAIN TO SOURCE ON-STATE RESISTANCE vs. CHANNEL TEMPERATURE



## CAPACITANCE vs. DRAIN TO SOURCE VOLTAGE



#### SWITCHING CHARACTERISTICS



#### DYNAMIC INPUT/OUTPUT CHARACTERISTICS



## SOURCE TO DRAIN DIODE FORWARD VOLTAGE



## REVERSE RECOVERY TIME vs. DIODE FORWARD CURRENT







NEC  $\mu$ PA1740TP

[MEMO]

- The information in this document is current as of May, 2002. The information is subject to change
  without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data
  books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products
  and/or types are available in every country. Please check with an NEC sales representative for
  availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document.
- NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of
  third parties by or arising from the use of NEC semiconductor products listed in this document or any other
  liability arising from the use of such products. No license, express, implied or otherwise, is granted under any
  patents, copyrights or other intellectual property rights of NEC or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of customer's equipment shall be done under the full
  responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third
  parties arising from the use of these circuits, software and information.
- While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers
  agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize
  risks of damage to property or injury (including death) to persons arising from defects in NEC
  semiconductor products, customers must incorporate sufficient safety measures in their design, such as
  redundancy, fire-containment, and anti-failure features.
- NEC semiconductor products are classified into the following three quality grades:
  - "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application.

(Note)

- (1) "NEC" as used in this statement means NEC Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).

M8E 00.4