

# PLL103-02

# DDR SDRAM Buffer for Desktop PCs with 4 DDR DIMMS

### FEATURES

- Generates 24 output buffers from one input.
- Supports up to four DDR DIMMS.
- Supports 266MHz DDR SDRAM.
- One additional output for feedback.
- Less than 5ns delay.
- Skew between any outputs is less than 100 ps.
- 2.5V Supply range.
- Enhanced DDR Output Drive selected by I2C.
- Available in 48 pin SSOP.

### **BLOCK DIAGRAM**



### **PIN CONFIGURATION**

| FBOUT   | 1  | $\bigcirc$ | 48 | □ N/C  |
|---------|----|------------|----|--------|
| VDD2.5  | 2  |            | 47 | UDD2.5 |
| GND 🖂   | 3  |            | 46 |        |
| DDR0T   | 4  |            | 45 | DDR11T |
| DDR0C   | 5  |            | 44 | DDR11C |
| DDR1T   | 6  |            | 43 | DDR10T |
| DDR1C   | 7  |            | 42 | DDR10C |
| VDD2.5  | 8  |            | 41 | UDD2.5 |
| GND 🗆   | 9  |            | 40 | 🗆 GND  |
| DDR2T   | 10 | P          | 39 | DDR9T  |
| DDR2C   | 11 |            | 38 | DDR9C  |
| VDD2.5  | 12 | 2          | 37 | UDD2.5 |
| BUF_IN  | 13 | 10         | 36 | D PD#  |
| GND     | 14 | 3          | 35 | 🗆 GND  |
| DDR3T   | 15 | 6          | 34 | DDR8T  |
| DDR3C   | 16 |            | 33 | DDR8C  |
| VDD2.5  | 17 | N          | 32 | UDD2.5 |
| GND 🗆   | 18 |            | 31 | 🗆 GND  |
| DDR4T   | 19 |            | 30 | DDR7T  |
| DDR4C   | 20 |            | 29 | DDR7C  |
| DDR5T   | 21 |            | 28 | DDR6T  |
| DDR5C   | 22 |            | 27 | DDR6C  |
| VDD2.5  | 23 |            | 26 | 🗆 GND  |
| SDATA 🖂 | 24 |            | 25 | SCLK   |
|         |    |            |    | 1      |

Note: #: Active Low

### DESCRIPTION

The PLL103-02 is designed as a 2.5V buffer to distribute high-speed clocks in PC applications. The device has 24 outputs. These outputs can be configured to support four unbuffered DDR DIMMS. The PLL103-02 can be used in conjunction with a clock synthesizer for the VIA Pro 266 chipset. The PLL103-02 also has an I2C interface, which can enable or disable each output clock. When powered up, all output clocks are enabled (have internal pull ups).



#### **PIN DESCRIPTIONS**

| Name       | Number                                    | Туре | Description                                                        |
|------------|-------------------------------------------|------|--------------------------------------------------------------------|
| FBOUT      | 1                                         | 0    | Feedback clock for chipset.                                        |
| BUF_IN     | 13                                        | I    | Reference input from chipset.                                      |
| PD         | 36                                        | I    | Power Down Control input. When low, it will tri-state all outputs. |
| N/C        | 48                                        |      | Not connected.                                                     |
| DDR[0:11]T | 4,6,10,15,19,<br>21,28,30,34,<br>39,43,45 | 0    | These outputs provide True copies of BUF_IN.                       |
| DDR[0:11]C | 5,7,11,16,20,<br>22,27,29,33,<br>38,42,44 | 0    | These outputs provide complementary copies of BUF_IN.              |
| VDD2.5     | 2,8,12,17,23,<br>32,37,41,47              | Р    | 2.5V power supply.                                                 |
| GND        | 3,9,14,18,26,<br>31,35,40,46              | Р    | Ground.                                                            |



## **I2C BUS CONFIGURATION SETTING**

| Address Assignment            | A6<br>1                                            | A5<br>1                                                                                   | A4<br>0                                                                                    | A3<br>1                                                                                   | A2<br>0                                                                                     | A1<br>0                                                                                  | A0<br>1                                                                                   | R/W                                                                     |                                 |  |
|-------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------|--|
| Slave<br>Receiver/Transmitter | Provid                                             | des both s                                                                                | lave write                                                                                 | and readb                                                                                 | oack functi                                                                                 | onality                                                                                  |                                                                                           |                                                                         |                                 |  |
| Data Transfer Rate            | Stand                                              | tandard mode at 100kbits/s                                                                |                                                                                            |                                                                                           |                                                                                             |                                                                                          |                                                                                           |                                                                         |                                 |  |
| Data Protocol                 | bytes<br>must<br>termir<br>addre<br>Follov<br>Coun | must be a<br>be followe<br>hate the tra-<br>ss and a v<br>ving the ac<br><b>t Byte mu</b> | ccessed i<br>d by 1 ack<br>ansfer. Th<br>vrite cond<br>cknowledg<br>st be sen<br>be read l | n sequenti<br>knowledge<br>e write or<br>ition (0xD2<br>ge of this a<br><b>t by the n</b> | ial order fr<br>bit. A byte<br>read block<br>2) or a read<br>ddress by<br><b>naster</b> but | om lowest<br>e transferr<br>c both beg<br>d conditior<br>te, in <b>Writ</b><br>ignored b | to highest<br>ed without<br>ins with the<br>n (0xD3).<br>e <b>Mode:</b> th<br>y the slave | acknowledge<br>e master sene<br>e <b>Command</b><br>, in <b>Read Mo</b> | oyte transferred<br>ed bit will |  |

## **I2C CONTROL REGISTERS**

#### 1. BYTE 6: Outputs Register (1=Enable, 0=Disable)

| Bit   | Pin#   | Default | Description                          |
|-------|--------|---------|--------------------------------------|
| Bit 7 | 48     | 1       | Reserved                             |
| Bit 6 | -      | 0       | Reserved                             |
| Bit 5 | -      | 0       | Enhanced DDR Drive. 1 = Enhanced 25% |
| Bit 4 | -      | 0       | Reserved                             |
| Bit 3 | 45, 44 | 1       | DDR11T, DDR11C                       |
| Bit 2 | 43, 42 | 1       | DDR10T, DDR10C                       |
| Bit 1 | 39, 38 | 1       | DDR9T, DDR9C                         |
| Bit 0 | 34, 33 | 1       | DDR8T, DDR8C                         |

### 2. BYTE 7: Outputs Register (1=Enable, 0=Disable)

| Bit   | Pin#   | Default | Description  |
|-------|--------|---------|--------------|
| Bit 7 | 30, 29 | 1       | DDR7T, DDR7C |
| Bit 6 | 28, 27 | 1       | DDR6T, DDR6C |
| Bit 5 | 21, 22 | 1       | DDR5T, DDR5C |
| Bit 4 | 19, 20 | 1       | DDR4T, DDR4C |
| Bit 3 | 15, 16 | 1       | DDR3T, DDR3C |
| Bit 2 | 10, 11 | 1       | DDR2T, DDR2C |
| Bit 1 | 6, 7   | 1       | DDR1T, DDR1C |
| Bit 0 | 4, 5   | 1       | DDR0T, DDR0C |



### **ELECTRICAL SPECIFICATIONS**

#### 1. Absolute Maximum Ratings

| PARAMETERS                        | SYMBOL         | MIN.                 | MAX.                 | UNITS |
|-----------------------------------|----------------|----------------------|----------------------|-------|
| Supply Voltage                    | Vdd            |                      | 4.6                  | V     |
| Input Voltage, dc                 | V <sub>1</sub> | V <sub>SS</sub> -0.5 | $V_{DD}$ +0.5        | V     |
| Output Voltage, dc                | Vo             | Vss-0.5              | V <sub>DD</sub> +0.5 | V     |
| Storage Temperature               | Ts             | -65                  | 150                  | °C    |
| Ambient Operating Temperature*    | TA             | -40                  | 85                   | °C    |
| Junction Temperature              | TJ             |                      | 125                  | °C    |
| Lead Temperature (soldering, 10s) |                |                      | 260                  | °C    |
| ESD Protection, Human Body Model  |                |                      | 2                    | kV    |

Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other conditions above the operational limits noted in this specification is not implied.

\* Note: Operating Temperature is guaranteed by design for all parts (COMMERCIAL and INDUSTRIAL), but tested for COMMERCIAL grade only.

#### 2. Operating Conditions

| PARAMETERS         | SYMBOL             | MIN.  | MAX.  | UNITS |
|--------------------|--------------------|-------|-------|-------|
| Supply Voltage     | V <sub>DD2.5</sub> | 2.375 | 2.625 | V     |
| Input Capacitance  | CIN                |       | 5     | pF    |
| Output Capacitance | Соит               |       | 6     | pF    |

#### 3. Electrical Specifications

| PARAMETERS             | SYMBOL | CONDITIONS                | MIN.    | TYP. | MAX.                 | UNITS |
|------------------------|--------|---------------------------|---------|------|----------------------|-------|
| Input High Voltage     | VIH    | All Inputs except I2C     | 2.0     |      | V <sub>DD</sub> +0.3 | V     |
| Input Low Voltage      | VIL    | All inputs except I2C     | Vss-0.3 |      | 0.8                  | V     |
| Input High Current     | Іін    | $V_{IN} = V_{DD}$         |         |      | TBM                  | uA    |
| Input Low Current      | IIL    | V <sub>IN</sub> = 0       |         |      | TBM                  | uA    |
| Output High<br>Voltage | Vон    | IOL = -12mA, VDD = 2.375V | 1.7     |      |                      | V     |
| Output Low<br>Voltage  | Vol    | IOL = 12mA, VDD = 2.375V  |         |      | 0.6                  | V     |
| Output High<br>Current | Іон    | VDD = 2.375V, VOUT=1V     | -18     | -32  |                      | mA    |
| Output Low<br>Current  | lol    | VDD = 2.375V, VOUT=1.2V   | 26      | 35   |                      | mA    |

Note: TBM: To be measured



### 3. Electrical Specifications (Continued)

| PARAMETERS                  | SYMBOL           | CONDITIONS                 | MIN.            | TYP.  | MAX.            | UNITS |
|-----------------------------|------------------|----------------------------|-----------------|-------|-----------------|-------|
| Supply Current              | I <sub>DDS</sub> | PD = 0                     |                 |       | TBM             | mA    |
| Output Crossing<br>Voltage  | Voc              |                            | (VDD/2)<br>-0.1 | VDD/2 | (VDD/2)+<br>0.1 | V     |
| Output Voltage<br>Swing     | Vouт             |                            | 1.1             |       | VDD-0.4         | V     |
| Duty Cycle                  | DT               | Measured @ 1.5V            | 45              | 50    | 55              | %     |
| Max. Operating<br>Frequency |                  |                            | 66              |       | 170             | MHz   |
| Rising Edge Rate            | Tor              | Measured @ 0.4V ~ 2.4V     | 1.0             | 1.5   | 2.0             | V/ns  |
| Falling Edge Rate           | Tof              | Measured @ 2.4V ~ 0.4V     | 1.0             | 1.5   | 2.0             | V/ns  |
| Clock Skew(pin to<br>pin)   | Тѕкеѡ            | All outputs equally loaded |                 |       | 100             | ps    |
| Stabilization Time          | T <sub>ST</sub>  |                            |                 |       | 0.1             | ms    |

Note: TBM: To be measured



#### PACKAGE INFORMATION



#### **ORDERING INFORMATION**



PhaseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information furnished by PhaseLink is believed to be accurate and reliable. However, PhaseLink makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product.

LIFE SUPPORT POLICY: PhaseLink's products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of PhaseLink Corporation.

47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/09/04 Page 6