

# **DAC-HK Series** High-Performance, 12-Bit DAC's with Input Registers

# FEATURES

- 12-Bit resolution
- Integral nonlinearity error ±1/2LSB, max.
- Differential nonlinearity error ±3/4LSB, max.
- MIL-STD-883 high-reliability versions available
- Input register
- 3µs fast settling time
- Guaranteed monotonicity over full temperature range

# **GENERAL DESCRIPTION**

The DAC-HK Series hybrid D/A converters are highperformance 12-bit devices with a fast settling voltage output. They incorporate a level-controlled input storage register and are specifically designed for systems applications such as data bus interfacing with computers. When the "load" input is high, data in the storage register is held, and when the load input is low, data is transferred through to the DAC. There are two basic models available by coding option: binary and two's complement. The output voltage ranges are externally pinprogrammable and include: 0 to +5V, 0 to +10V,  $\pm 2.5V$ ,  $\pm 5V$ and  $\pm 10V$ .

The DAC-HK Series contains a precision zener reference circuit. This eliminates code-dependent ground currents by routing current from the positive supply to the internal ground node as determined by the R-2R ladder network. The internal feedback resistors for the on-board amplifier track the ladder network resistors, enhancing temperature performance. The excellent tracking of the resistors results in a differential nonlinearity tempco of ±2ppm/°C maximum. The temperature coefficient of gain is ±20ppm/°C maximum, and the tempco of zero is ±5ppm/°C maximum.



# INPUT/OUTPUT CONNECTIONS

| PIN | FUNCTION     | PIN | FUNCTION         |
|-----|--------------|-----|------------------|
| 1   | BIT 1 (MSB)  | 24  | REFERENCE OUT    |
| 2   | BIT 2        | 23  | GAIN ADJUST      |
| 3   | BIT 3        | 22  | +15V SUPPLY      |
| 4   | BIT 4        | 21  | GROUND           |
| 5   | BIT 5        | 20  | SUMMING JUNCTION |
| 6   | BIT 6        | 19  | 20V RANGE        |
| 7   | BIT 7        | 18  | 10V RANGE        |
| 8   | BIT 8        | 17  | BIPOLAR OFFSET   |
| 9   | BIT 9        | 16  | LOAD             |
| 10  | BIT 10       | 15  | VOLTAGE OUTPUT   |
| 11  | BIT 11       | 14  | -15V SUPPLY      |
| 12  | BIT 12 (LSB) | 13  | +5V SUPPLY       |







# **ABSOLUTE MAXIMUM RATINGS**

| Positive Supply, Pin 22               | +18V   |  |
|---------------------------------------|--------|--|
| Negative Supply, Pin 14               | –18V   |  |
| Logic Supply, Pin 13                  | +5.25V |  |
| Digital Input Voltage, Pins 1–12 & 16 | +5.5V  |  |
| Output Current, Pin 15                | ±20mA  |  |
| Lead Temperature (soldering, 10s)     | 300°C  |  |

# FUNCTIONAL SPECIFICATIONS

IN INVITO

(Typical at +25°C and ±15V and +5V supplies unless otherwise noted.)

| INPUTS                                |                                   |  |  |  |  |
|---------------------------------------|-----------------------------------|--|--|--|--|
| Resolution                            | 12 bits                           |  |  |  |  |
| Coding, Unipolar Output               | Straight binary                   |  |  |  |  |
| Coding, Bipolar Output                | Offset binary, two's complement 1 |  |  |  |  |
| Input Logic Level, Bit ON ("1")       | +2.0V to +5.5V                    |  |  |  |  |
| Input Logic Level, Bit OFF ("0")      | 0V to +0.8V                       |  |  |  |  |
| Logic Loading                         | 1 LSTTL load                      |  |  |  |  |
| Load Input <sup>2</sup>               | High ("1") = hold data            |  |  |  |  |
|                                       | Low ("0") = transfer data         |  |  |  |  |
| Load Input Loading                    | 3 LSTTL loads                     |  |  |  |  |
| PERFORMANCE ®                         |                                   |  |  |  |  |
| Nonlinearity Error, max.              | ±1/2LSB                           |  |  |  |  |
| Differential Nonlinearity Error, max. | ±3/4LSB                           |  |  |  |  |
| Gain Error, Before Trimming           | ±0.1% <sup>3</sup>                |  |  |  |  |
| Zero Error, Before Trimming           | ±0.1% of FSR <sup>3</sup>         |  |  |  |  |
| Gain Tempco, max.                     | ±20ppm/°C                         |  |  |  |  |
| Zero Tempco, Unipolar, max.           | ±5ppm/°C of FSR                   |  |  |  |  |
| Offset Tempco, Bipolar, max.          | ±10ppm/°C of FSR                  |  |  |  |  |
| Diff. Nonlinearity Tempco, max.       | ±2ppm/°C of FSR                   |  |  |  |  |
| Monotonicity                          | Guaranteed over temperature       |  |  |  |  |
| Settling Time, 5V Change              | 3µs                               |  |  |  |  |
| Settling Time, 10V Change             | 3µs                               |  |  |  |  |
| Settling Time, 20V Change             | 4μs                               |  |  |  |  |
| Settling Time, 1LSB Change            | 800ns                             |  |  |  |  |
| Slew Rate                             | ±20V/µs                           |  |  |  |  |
| Power Supply Rejection                | ±0.002%FSR/%                      |  |  |  |  |
| OUTPUTS                               |                                   |  |  |  |  |
| Output Voltage Ranges, Unipolar 5     | 0 to +5V, 0 to +10V               |  |  |  |  |
| Output Voltage Ranges, Bipolar 5      | ±2.5V                             |  |  |  |  |
|                                       | ±5V                               |  |  |  |  |
|                                       | ±10V                              |  |  |  |  |
| Output Current                        | ±5mA min.                         |  |  |  |  |
| Output Impedance                      | 0.05 Ohm                          |  |  |  |  |
| POWER REQUIREMENTS                    |                                   |  |  |  |  |
| Power Supply Voltages <sup>6</sup>    | +15V, ±0.5V at 15mA               |  |  |  |  |
|                                       | -15V, ±0.5V at 30mA               |  |  |  |  |
|                                       | +5V, ±0.25V at 65mA               |  |  |  |  |
| PHYSICAL ENVIRONMENTAL                | 1                                 |  |  |  |  |
| Operating Temperature Range, Case     | 0°C to +70°C (BGC, BMC)           |  |  |  |  |
|                                       | -55°C to +125°C (BMM, 883)        |  |  |  |  |
| Storage Temperature Range             | -65°C to +125°C                   |  |  |  |  |
| Package Type                          | 24-pin DDIP                       |  |  |  |  |
| Weight                                | 0.22 ounces (6.3 grams)           |  |  |  |  |
|                                       | · /                               |  |  |  |  |

#### Footnotes:

- For two's complement coding, order the "-2" model as described in Ordering Information.
- ② Logic levels are the same as for data inputs.
- ③ Initial errors are trimmable to zero. See Connection Diagram.
- FSR is full scale range and is 10V for 0 to +10V output range, 20V for ±10V output range, etc.
- (5) By external pin connection.
- ⑥ For ±12V, +5V operation, contact factory.

# **TECHNICAL NOTES**

- 1. It is recommended that these converters be operated with local supply bypass capacitors of  $1\mu$ F (tantalum type) at the +15V, -15V and +5V supply pins. The capacitors should be connected as close to the pins as possible. In high RFI noise environments, these capacitors should be shunted with  $0.01\mu$ F ceramic capacitors.
- 2. The analog, digital and power grounds should be separated from each other as close as possible to pin 21 where they all must come together.
- 3. The "load" control pin is a level-triggered input which causes the register to hold data with a high input and transfer data to the DAC with a low input.
- A setup time of 50ns minimum must be allowed for the input data. The DAC output voltage begins to change when the register output changes.
- 5. If the reference output terminal (pin 24) is used, an operational amplifier in non-inverting mode should be used as a buffer. Current drawn from pin 24 should be limited to  $\pm 10\mu$ A in order not to affect the T.C. of the reference

# **CALIBRATION PROCEDURE**

Select the desired output voltage range and connect the converter as shown in the Output Range Selection Table and the Connection Diagrams. Refer to the Coding Tables.

#### **Unipolar Operation**

- 1. **Zero Adjustment.** Set the input digital code to 0000 0000 0000 and adjust the ZERO ADJ. potentiometer to give 0.0000V output.
- 2. **Gain Adjustment.** Set the input digital code to 1111 1111 1111 (straight binary) and adjust the GAIN ADJ. potentiometer to give the full-scale output voltage shown in Table 1.

#### **Bipolar Operation**

- 1. **Offset Adjustment.** Set the digital input code to 0000 0000 0000 (offset binary) or 1000 0000 0000 (two's complement) and adjust the OFFSET ADJ. potentiometer to give the negative full-scale output voltage shown in Table 2.
- 2. Gain Adjustment. Set the digital input code to 1111 1111 1111 (offset binary) or 0111 1111 1111 (two's complement) and adjust the GAIN ADJ. potentiometer to give the positive full-scale output voltage shown in Table 2.



Figure 2. DAC-HK Timing

# 





# **CONNECTION DIAGRAMS**





Figure 5. Bipolar Operation (±5V)



APPLICATIONS

Figure 6. Interfacing to  $\geq$ 12-Bit Data Bus

Figure 7. Interfacing to 8-Bit Data Bus

| STRAIGHT BINARY |      | OUTPUT RANGES  |         |         |
|-----------------|------|----------------|---------|---------|
| MSB LSB         |      | 0 TO +10V 0 TC |         |         |
| 1111            | 1111 | 1111           | +9.9976 | +4.9988 |
| 1100            | 0000 | 0000           | +7.5000 | +3.7500 |
| 1000            | 0000 | 0000           | +5.0000 | +2.5000 |
| 0100            | 0000 | 0000           | +2.5000 | +1.2500 |
| 0000            | 0000 | 0001           | +0.0024 | +0.0012 |
| 0000            | 0000 | 0000           | 0.0000  | 0.0000  |

# CODING TABLES

#### Table 2. Bipolar Operation

| OFFSET BINARY |      | TWO'S COMPLEMENT |      | OUTPUT RANGES |      |          |         |         |
|---------------|------|------------------|------|---------------|------|----------|---------|---------|
| MSB           |      | LSB              | MSB  |               | LSB  | ±10V     | ±5V     | ±2.5V   |
| 1111          | 1111 | 1111             | 0111 | 1111          | 1111 | +9.9951  | +4.9976 | +2.4988 |
| 1100          | 0000 | 0000             | 0100 | 0000          | 0000 | +5.0000  | +2.5000 | +1.2500 |
| 1000          | 0000 | 0000             | 0000 | 0000          | 0000 | 0.0000   | 0.0000  | 0.0000  |
| 0100          | 0000 | 0000             | 1100 | 0000          | 0000 | -5.0000  | -2.5000 | -1.2500 |
| 0000          | 0000 | 0001             | 1000 | 0000          | 0001 | -9.9951  | -4.9976 | -2.4988 |
| 0000          | 0000 | 0000             | 1000 | 0000          | 0000 | -10.0000 | -5.0000 | -2.5000 |
| 0000          | 0000 | 0000             | 1000 | 0000          | 0000 | -10.0000 | -5.0000 | -2.     |

#### Table 3. Output Range Selection

| RANGE | CONNECT THESE PINS TOGETHER |         |         |  |  |
|-------|-----------------------------|---------|---------|--|--|
| ±10V  | 15 & 19                     | 17 & 20 |         |  |  |
| ±5V   | 15 & 18                     | 17 & 20 |         |  |  |
| ±2.5V | 15 & 18                     | 17 & 20 | 19 & 20 |  |  |
| +10V  | 15 & 18                     | 17 & 21 |         |  |  |
| +5V   | 15 & 18                     | 17 & 21 | 19 & 20 |  |  |

## MECHANICAL DIMENSIONS INCHES (mm)



# **ORDERING INFORMATION**

| MODEL                                          | OPERATING<br>TEMP. RANGE |  |  |  |  |
|------------------------------------------------|--------------------------|--|--|--|--|
| Binary C                                       | Coding                   |  |  |  |  |
| DAC-HK12BGC                                    | 0 to +70°C               |  |  |  |  |
| DAC-HK12BMC                                    | 0 to +70°C               |  |  |  |  |
| DAC-HK12BMM                                    | –55 to +125°C            |  |  |  |  |
| DAC-HKB/883                                    | –55 to +125°C            |  |  |  |  |
| Two's Complement Coding                        |                          |  |  |  |  |
| DAC-HK12BGC-2                                  | 0 to +70°C               |  |  |  |  |
| DAC-HK12BMC-2                                  | 0 to +70°C               |  |  |  |  |
| DAC-HK12BMM-2                                  | –55 to +125°C            |  |  |  |  |
| DAC-HKB-2/883                                  | –55 to +125°C            |  |  |  |  |
| The MIL-STD-883 units are available under DESC |                          |  |  |  |  |

The MIL-STD-883 units are available under DESC Drawing Number 5962-89528. Contact DATEL for 883 product specifications

DS-0053C 1996

DATEL, Inc. 11 Cabot Boulevard, Mansfield, MA 02048-1151 Tel: (508) 339-3000 (800) 233-2765 Fax: (508) 339-6356 Internet: www.datel.com Email: sales@datel.com DATEL (UK) LTD. Tadley, England Tel: (01256)-880444 DATEL S.A.R.L. Montigny Le Bretonneux, France Tel: 01-34-60-01-01 DATEL GmbH München, Germany Tel: 89-544334-0 DATEL KK Tokyo, Japan Tel: 3-3779-1031, Osaka Tel: 6-6354-2025

DATEL makes no representation that the use of its products in the circuits described herein, or the use of other technical information contained herein, will not infringe upon existing or future patent rights. The descriptions contained herein do not imply the granting of licenses to make, use, or sell equipment constructed in accordance therewith. Specifications are subject to change without notice. The DATEL logo is a registered DATEL, Inc. trademark.