# Optical Comparator Arrays Type OPR5001B, OPR5002B, OPR5003B ### **Features** - Surface mountable - Multiple channels available - TTL compatible output - Wide supply voltage range ## **Description** The OPR5001B, OPR5002B and OPR5003B are hybrid sensor arrays consisting of one, two or three channels of the Optek OPC8032 Differential Optical Comparator, ("DOC") IC. Specifically designed for encoder applications, the open collector output switches based on the comparison of input photodiode's light current levels. Logarithmic amplification of the input signals makes possible operation over a wide range of light levels. The packages are surface mountable and made from a custom opaque polyimide which shields the active devices from stray light. The high temperature laminate can withstand multiple exposures to the most demanding soldering conditions. Wrap around contacts are gold plated for exceptional storage and wetting characteristics. Replaces OPR5001A Series. ## **Absolute Maximum Ratings** (T<sub>A</sub> = 25° C unless otherwise noted) | Storage Temperature | | |--------------------------------------------------------|-----| | Operating temperature | , C | | Supply Voltage | V | | Output Voltage | V | | Output Current | nΑ | | Power Dissipation | | | Soldering Temperature (Vapor Phase Reflow for 30 sec.) | , C | **OPC8032 Block Diagram** ## **Type OPR5001B, OPR5002B, OPR5003B** Tolerance = $\pm$ .005( $\pm$ .13) unless otherwise noted. Optek Technology, Inc. 1215 W. Crosby Road Carrollton, Texas 75006 (972) 323-2200 Fax (972) 323-2396 ## HYBRID ASSEMBLIE ## Type OPR5001B, OPR5002B, OPR5003B Electrical Characteristics (T<sub>A</sub> = 25° C unless otherwise noted) | SYMBOL | PARAMETER | | MIN | TYP | MAX | UNITS | TEST CONDITIONS | NOTES | |-----------------|---------------------------|------|-----|------|-----|-------|---------------------------------------------------|-------| | Icc | Supply Current | 5001 | | 3 | 7 | mA | V <sub>CC</sub> = 24 V | 1 | | | | 5002 | | 6 | 14 | mA | | | | | | 5003 | | 9 | 20 | mA | | | | V <sub>OL</sub> | Low Level Output Voltage | | | 0.3 | 0.4 | V | $I_{OL} = 14 \text{ mA}, V_{CC} = 4.5 \text{ V}$ | 2 | | I <sub>OH</sub> | High Level Output Current | | | 0.1 | 1.0 | μΑ | $V_{CC} = V_{O} = 20.0 \text{ V}$ | 3 | | OPT-HYS | Optical Hysteresis | | 2.0 | 15.0 | 40 | % | $V_{CC} = 5.0 \text{ V}, I_{OL} = 1.0 \text{ mA}$ | 4, 7 | | OPT-OFF | Optical Offset | | -40 | 10 | +40 | % | $V_{CC} = 5.0 \text{ V}, I_{OL} = 1.0 \text{ mA}$ | 4, 7 | | fmax | Frequency Response | | | 300 | | kHz | V <sub>CC</sub> = 5.0 V | 5 | | tlh | Output Rise Time | | | 2.0 | | μs | | 6 | | thl | Output Fall Time | | | 500 | | ns | | | #### Notes: - 1. Pin (+) = 1.2 $\mu$ W and Pin (-) = 0.8 $\mu$ W. - 2. Pin (+) = 100.0 nW and Pin (-) = 1.0 $\mu$ W. - 3. Pin (+) = 1.0 $\mu$ W and Pin (-) 100.0 nW. - 4. Pin (-) held at 1.0 $\mu$ W while Pin (+) is ramped from 0.5 $\mu$ W to 1.5 $\mu$ W and back to 0.5 $\mu$ W. - 5. Pin (+) modulated from 1.0 μW to 2.0 μW. Pin (-) modulated from 1.0 μW to 2.0 μW with phase shifted 180<sup>0</sup> with respect to Pin (+). Use 100 kΩ trimpot to set the output signal to 50% duty cycle for maximum operating frequency. - 6. Measured between 10% and 90% points. - 7. Optical Hysteresis and Optical Offset are found by placing 1.0 μW of light on the inverting photodiode and ramping the light intensity of the noninverting input from .5 μW up to 1.5 μW and back down. This will produce two trigger points, an upper trigger point and lower trigger point. These points are used to calculate the optical hysteresis and offset. These are defined as: P in (-) % Optical Offset = $100 \times (P \text{ average - P (-)})$ #### Where: P in (-) = Light level incident upon the "-" photodiode on the I.C. chip (Pin (-) = $1.0 \mu W$ ). P rise = Value of light power level incident upon the "+" photodiode that is required to switch the digital output when the light level is an increasing level (rising edge). P fall = Value of light power level incident upon the "+" photodiode that is required to switch the digital output when the light level is a decreasing level (falling edge). ## **Application Circuit** #### Notes: - A capacitor of a value between .001 to .01 μF connected as close as possible to the trim terminals is recommended if the device appears to be susceptable to noise transients. These capacitors will reduce f<sub>max</sub>. It is left to the user to determine the best value for the application. - The 74LS04 is recommended as a means of isolating the "DOC" comparator circuitry from transients induced by inductive and capacitive loads. - 3. It is recommeded that a decoupling capacitor be placed as close as possible to the device. Optek reserves the right to make changes at any time in order to improve design and to supply the best product possible Optek Technology, Inc. 1215 W. Crosby Road Carrollton, Texas 75006 (972)323-2200 Fax (972)323-2396