Dual N-channel 60 V, 20 mΩ, 7.8 A STripFET™ III Power MOSFET in PowerFLAT™ 5x6 dual pad

Preliminary data

STL8DN6LF3

### **Features**

| Туре       | V <sub>DSS</sub> | R <sub>DS(on)</sub><br>max | I <sub>D</sub>       |
|------------|------------------|----------------------------|----------------------|
| STL8DN6LF3 | 60 V             | < 30 mΩ                    | 7.8 A <sup>(1)</sup> |

1. The value is rated according R<sub>thi-pcb</sub>

- Logic level V<sub>GS(th)</sub>
- 175 °C junction temperature
- 100% avalanche rated

## **Applications**

- Switching applications
- Automotive

## Description

This device is a dual N-channel enhancement mode Power MOSFET produced using STMicroelectronics' STripFET<sup>™</sup> III technology, which is specifically designed to minimize onresistance and gate charge to provide superior switching performance.



Figure 1. Internal schematic diagram



### Table 1. Device summary

| Order code | Marking | Package                 | Packaging     |
|------------|---------|-------------------------|---------------|
| STL8DN6LF3 | 8DN6LF3 | PowerFLAT™ 5x6 dual pad | Tape and reel |

#### October 2011

Doc ID 022261 Rev 1

This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.

# Contents

| 1 | Electrical ratings         | 3  |
|---|----------------------------|----|
| 2 | Electrical characteristics | 4  |
| 3 | Test circuits              | 6  |
| 4 | Package mechanical data    | 7  |
| 5 | Revision history           | 11 |



# 1 Electrical ratings

| Table 2. | Absolute | maximum | ratings |
|----------|----------|---------|---------|
|          | Absolute | maximum | raungs  |

| Symbol                             | Parameter                                              | Value      | Unit |
|------------------------------------|--------------------------------------------------------|------------|------|
| V <sub>DS</sub>                    | Drain-source voltage (V <sub>GS</sub> = 0)             | 60         | V    |
| V <sub>GS</sub>                    | Gate-source voltage                                    | ±20        | V    |
| I <sub>D</sub> <sup>(1),(2)</sup>  | Drain current (continuous) at T <sub>C</sub> = 25 °C   | 20         | Α    |
| ۱ <sub>D</sub>                     | Drain current (continuous) at T <sub>C</sub> = 100 °C  | 20         | Α    |
| I <sub>D</sub> <sup>(4)</sup>      | Drain current (continuous) at T <sub>pcb</sub> = 25 °C | 7.8        | Α    |
| I <sub>D</sub> <sup>(4)</sup>      | Drain current (continuous) at T <sub>pcb</sub> =100 °C | 5.5        | Α    |
| I <sub>DM</sub> <sup>(3),(4)</sup> | Drain current (pulsed)                                 | 31         | Α    |
| P <sub>TOT</sub>                   | Total dissipation at $T_{C} = 25^{\circ}C$             | 65         | W    |
| P <sub>TOT</sub> <sup>(4)</sup>    | Total dissipation at $T_{pcb} = 25^{\circ}C$           | 4.3        | W    |
| E <sub>AS</sub> <sup>(5)</sup>     | Single pulse avalanche energy                          | 175        | mJ   |
| T <sub>J</sub><br>T <sub>stg</sub> | Operating junction temperature<br>Storage temperature  | -55 to 175 | °C   |

1. Specified by design. Not subject to production test.

2. Current is limited by bonding, with an  $R_{thJC}$  = 2.3 °C/W the chip is able to carry 30 A at 25 °C.

3. Pulse width limited by safe operating area

4. When mounted on FR-4 board of 1inch<sup>2</sup>, 2oz Cu, t < 10 sec

5. Starting T<sub>J</sub>= 25 °C, I<sub>D</sub>= 10 A, V<sub>DD</sub>= 25 V, per channel, 100% tested.

|  | Table 3. | Thermal resistance |
|--|----------|--------------------|
|--|----------|--------------------|

| Symbol                              | Parameter                        | Value | Unit |
|-------------------------------------|----------------------------------|-------|------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case | 2.3   | °C/W |
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb  | 35    | °C/W |

1. When mounted on FR-4 board of 1inch<sup>2</sup>, 2oz Cu, t < 10 sec



# 2 Electrical characteristics

 $(T_{CASE} = 25 \ ^{\circ}C \text{ unless otherwise specified})$ 

| Symbol               | Parameter                                                | Test conditions                                                                             | Min. | Тур.     | Max.     | Unit     |
|----------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------|------|----------|----------|----------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown<br>voltage (V <sub>GS</sub> = 0)  | I <sub>D</sub> = 250 μA                                                                     | 60   |          |          | V        |
| I <sub>DSS</sub>     | Zero gate voltage drain<br>current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 60 V                                                                      |      |          | 1        | μΑ       |
| I <sub>GSS</sub>     | Gate body leakage current<br>(V <sub>DS</sub> = 0)       | $V_{GS} = \pm 20 V$                                                                         |      |          | ±100     | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS}$ = $V_{GS}$ , $I_D$ = 250 $\mu$ A                                                   | 1    |          | 3        | V        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 4 A<br>V <sub>GS</sub> = 5 V, I <sub>D</sub> = 4 A |      | 20<br>30 | 30<br>44 | mΩ<br>mΩ |

#### Table 4. On/off states

#### Table 5. Dynamic

| Symbol                                                   | Parameter                                                                  | Test conditions                                                                           | Min. | Тур.             | Max. | Unit           |
|----------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|------------------|------|----------------|
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance<br>Output capacitance<br>Reverse transfer<br>capacitance | V <sub>DS</sub> =25 V, f=1 MHz,<br>V <sub>GS</sub> =0                                     | -    | 835<br>167<br>15 | -    | pF<br>pF<br>pF |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge               | V <sub>DD</sub> =44 V, I <sub>D</sub> = 7.8 A<br>V <sub>GS</sub> =10 V<br><i>Figure 3</i> | -    | 17<br>TBD<br>TBD | -    | nC<br>nC<br>nC |



| Symbol                                                                        | Parameter                                                           | Test conditions                                                                                 | Min. | Тур.                     | Max. | Unit                 |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|--------------------------|------|----------------------|
| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on delay time<br>Rise time<br>Turn-off delay time<br>Fall time | $V_{DD}$ =TBD, $I_D$ = 4 A,<br>R <sub>G</sub> =4.7 $\Omega$ , $V_{GS}$ =10 V<br><i>Figure 2</i> | -    | TBD<br>TBD<br>TBD<br>TBD | -    | ns<br>ns<br>ns<br>ns |

Table 6. Switching times

#### Table 7.Source drain diode

| Symbol                                                 | Parameter                                                                    | Test conditions                                                                    | Min | Тур.              | Max | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----|-------------------|-----|---------------|
| I <sub>SD</sub>                                        | Source-drain current                                                         |                                                                                    | -   |                   | 7.8 | А             |
| I <sub>SDM</sub> <sup>(1)</sup>                        | Source-drain current (pulsed)                                                |                                                                                    | -   |                   | 31  | А             |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                           | $I_{SD}$ = TBD A, $V_{GS}$ =0                                                      | -   |                   | TBD | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | I <sub>SD</sub> = TBD A,<br>di/dt = 100 A/μs,<br>V <sub>DD</sub> =TBD V, Tj=150 °C | -   | TBD<br>TBD<br>TBD |     | ns<br>nC<br>A |

1. Pulse width limited by safe operating area

2. Pulsed: pulse duration= 300  $\mu$ s, duty cycle 1.5%



#### 3 **Test circuits**





### Figure 3. Gate charge test circuit



Figure 4. Test circuit for inductive load switching and diode recovery times







Unclamped inductive load test



Figure 7. Switching time waveform



Figure 5.

circuit

6/12



## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.



| Ref. |       | Dimensions (mm) |       |  |  |  |  |
|------|-------|-----------------|-------|--|--|--|--|
| nei. | Min.  | Тур.            | Max.  |  |  |  |  |
| A    | 0.80  |                 | 1.00  |  |  |  |  |
| A1   | 0.02  |                 | 0.05  |  |  |  |  |
| A2   |       | 0.25            |       |  |  |  |  |
| b    | 0.30  |                 | 0.50  |  |  |  |  |
| D    |       | 5.20            |       |  |  |  |  |
| E    |       | 6.15            |       |  |  |  |  |
| D2   | 1.68  |                 | 1.88  |  |  |  |  |
| E2   | 3.50  |                 | 3.70  |  |  |  |  |
| D3   | 1.68  |                 | 1.88  |  |  |  |  |
| E3   | 3.50  |                 | 3.70  |  |  |  |  |
| E4   | 0.55  |                 | 0.75  |  |  |  |  |
| е    |       | 1.27            |       |  |  |  |  |
| L    | 0.50  |                 | 0.80  |  |  |  |  |
| К    | 1.275 |                 | 1.575 |  |  |  |  |

Table 8. PowerFLAT<sup>™</sup> 5x6 dual pad (ribbon) mechanical data





PowerFLAT™ 5x6 dual pad (ribbon) drawing Figure 8.

57



Figure 9. PowerFLAT<sup>™</sup> 5x6 dual pad (ribbon) recommended footprint (dimensions are in mm)

10/12



# 5 Revision history

### Table 9.Document revision history

| Date        | Revision | Changes        |
|-------------|----------|----------------|
| 11-Oct-2011 | 1        | First release. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2011 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

12/12

