

# LC8901, 8901Q

## **Digital Audio Interface Receiver**

## Overview

The LC8901 and LC8901Q are LSIs for use in IEC958, EIAJ CP-1201 format data transmission between digital audio equipment. These LSIs are used on the receiving side, and handle synchronization with the input signal and demodulation of that signal to a normal format signal.

## **Features**

- On-chip PLL circuit synchronizes with the transmitted IEC958, EIAJ CP-1201 format signal.
- Provides 20-bit LSB first and 16-bit MSB first audio data output functions.
- Microprocessor interface for mode settings and code output
- System clock can be selected to be either 384fs or 512fs.
- Provides both a digital source mode and an analog source mode.
- Fabricated in a Si-gate CMOS process.
- 5 V single-voltage power supply

## **Package Dimensions**

unit: mm

3025B-DIP42S





#### 3148-QIP44M



SANYO Electric Co., Ltd. Semiconductor Bussiness Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN

D3095HA (OT)/52593JN/7202JN No. 4079-1/15

#### Usage overview diagram

Assumes the use of both digital and analog source modes.

#### Digital source mode



## **Block Diagram**



## **Pin Functions**

LC8901 (DIP42S)

| Pin No. | Symbol           | I/O | Pin function and circuit operation                                                  |  |  |  |
|---------|------------------|-----|-------------------------------------------------------------------------------------|--|--|--|
| 1       | DIN1             | 1   |                                                                                     |  |  |  |
| 2       | DIN2             | 1   |                                                                                     |  |  |  |
| 3       | DIN3             | 1   | Data input pins with built-in amplifiers                                            |  |  |  |
| 4       | DIN4             | 1   |                                                                                     |  |  |  |
| 5       | DGND             | -   | Digital system ground                                                               |  |  |  |
| 6       | DIN5             | I   | Date for state with and built for even life an                                      |  |  |  |
| 7       | DIN6             | 1   | Data input pins without built-in amplifiers                                         |  |  |  |
| 8       | DOUT1            | 0   | Level deterflerende antend                                                          |  |  |  |
| 9       | DOUT2            | 0   | - Input data through output                                                         |  |  |  |
| 10      | RC1              | I   |                                                                                     |  |  |  |
| 11      | RC2              | 0   | - RC oscillator connection                                                          |  |  |  |
| 12      | LPF              | I   | High: LPF time constant switching mode, low: fixed mode. This pin is normally high. |  |  |  |
| 13      | STOP             | I   | High: VCO operation stopped, low: normal operation                                  |  |  |  |
| 14      | TEST1            | I   |                                                                                     |  |  |  |
| 15      | TEST2            | I   | Test pins (These pins are normally low.)                                            |  |  |  |
| 16      | AV <sub>DD</sub> | _   | Analog system power supply                                                          |  |  |  |
| 17      | R                | I   | VCO oscillator band adjustment                                                      |  |  |  |
| 18      | AGND             | -   | Analog system ground                                                                |  |  |  |
| 19      | VIN              | I   | VCO free-running oscillator setup                                                   |  |  |  |
| 20      | VCO              | 0   | PLL low-pass filter                                                                 |  |  |  |
| 21      | DGND             | -   | Digital system ground                                                               |  |  |  |
| 22      | CLK              | I   | Clock mode switching. High: 512fs, low: 384fs                                       |  |  |  |
| 23      | XSYS             | I   | Crystal mode setting. High: crystal mode                                            |  |  |  |
| 24      | XIN1             | I   |                                                                                     |  |  |  |
| 25      | XIN2             | 0   | Crystal oscillator connection                                                       |  |  |  |
| 26      | DV <sub>DD</sub> | -   | Digital system power supply                                                         |  |  |  |
| 27      | LOCK             | 0   | High: PLL locked, low: unlocked                                                     |  |  |  |
| 28      | ERROR            | 0   | Error mute signal output                                                            |  |  |  |
| 29      | FS256            | 0   | 256fs clock output                                                                  |  |  |  |
| 30      | CLKOUT           | 0   | VCO oscillator and crystal oscillator clock output                                  |  |  |  |
| 31      | EMPHA            | 0   | High: emphasis present, low: no emphasis                                            |  |  |  |
| 32      | BCLK             | 0   | Bit clock output                                                                    |  |  |  |
| 33      | DATAOUT          | 0   | Audio data output                                                                   |  |  |  |
| 34      | LRCK             | 0   | Left/right clock output. High: left channel, low: right channel                     |  |  |  |
| 35      | SUB1             | 0   | - Sampling frequency output                                                         |  |  |  |
| 36      | SUB2             | 0   |                                                                                     |  |  |  |
| 37      | DO               | 0   | Microprocessor interface output                                                     |  |  |  |
| 38      | DI               | I   | Microprocessor interface input                                                      |  |  |  |
| 39      | CE               | I   | Microprocessor interface chip enable input                                          |  |  |  |
| 40      | CL               | I   | Microprocessor interface clock input                                                |  |  |  |
| 41      | XMODE            | I   | Used to start system operation after power on.                                      |  |  |  |
| 42      | DV <sub>DD</sub> | _   | Digital system power supply                                                         |  |  |  |

Note: The DIP42S package version has one fewer each of the digital system power supply and digital system ground pins than the QIP44M package version.

## LC8901Q (QIP44M)

| Pin No. | Symbol           | I/O | Pin function and circuit operation                                                  |  |  |  |  |  |
|---------|------------------|-----|-------------------------------------------------------------------------------------|--|--|--|--|--|
| 1       | DIN5             | 1   |                                                                                     |  |  |  |  |  |
| 2       | DIN6             | 1   | Data input pins without built-in amplifiers                                         |  |  |  |  |  |
| 3       | DOUT1            | 0   | nput data through output                                                            |  |  |  |  |  |
| 4       | DOUT2            | 0   | nput data through output                                                            |  |  |  |  |  |
| 5       | RC1              | I   |                                                                                     |  |  |  |  |  |
| 6       | RC2              | 0   | RC oscillator connection                                                            |  |  |  |  |  |
| 7       | LPF              | I   | High: LPF time constant switching mode, low: fixed mode. This pin is normally high. |  |  |  |  |  |
| 8       | STOP             | I   | High: VCO operation stopped, Low: normal operation                                  |  |  |  |  |  |
| 9       | TEST1            | I   | Test pins (These pins are normally low.)                                            |  |  |  |  |  |
| 10      | TEST2            | I   | rest pins (mese pins are normany low.)                                              |  |  |  |  |  |
| 11      | DV <sub>DD</sub> | -   | Digital system power supply                                                         |  |  |  |  |  |
| 12      | AV <sub>DD</sub> | -   | Analog system power supply                                                          |  |  |  |  |  |
| 13      | R                | I   | VCO oscillator band adjustment                                                      |  |  |  |  |  |
| 14      | AGND             | -   | Analog system ground                                                                |  |  |  |  |  |
| 15      | VIN              | I   | VCO free-running oscillator setup                                                   |  |  |  |  |  |
| 16      | VCO              | 0   | PLL low-pass filter                                                                 |  |  |  |  |  |
| 17      | DGND             | —   | Digital system ground                                                               |  |  |  |  |  |
| 18      | CLK              | I   | Clock mode switching. High: 512fs, low: 384fs                                       |  |  |  |  |  |
| 19      | XSYS             | I   | Crystal mode setting. High: crystal mode                                            |  |  |  |  |  |
| 20      | XIN1             | I   | Crystal oscillator connection                                                       |  |  |  |  |  |
| 21      | XIN2             | 0   |                                                                                     |  |  |  |  |  |
| 22      | DV <sub>DD</sub> | -   | Digital system ground                                                               |  |  |  |  |  |
| 23      | LOCK             | 0   | High: PLL locked, low: unlocked                                                     |  |  |  |  |  |
| 24      | ERROR            | 0   | Error mute signal output                                                            |  |  |  |  |  |
| 25      | FS256            | 0   | 256fs clock output                                                                  |  |  |  |  |  |
| 26      | CLKOUT           | 0   | VCO oscillator and crystal oscillator clock output                                  |  |  |  |  |  |
| 27      | EMPHA            | 0   | High: emphasis present, low: no emphasis                                            |  |  |  |  |  |
| 28      | DGND             | -   | Digital system ground                                                               |  |  |  |  |  |
| 29      | BCLK             | 0   | Bit clock output                                                                    |  |  |  |  |  |
| 30      | DATAOUT          | 0   | Audio data output                                                                   |  |  |  |  |  |
| 31      | LRCK             | 0   | Left/right clock output. High: left channel, low: right channel                     |  |  |  |  |  |
| 32      | SUB1             | 0   | Sampling frequency output                                                           |  |  |  |  |  |
| 33      | SUB2             | 0   |                                                                                     |  |  |  |  |  |
| 34      | DO               | 0   | Microprocessor interface output                                                     |  |  |  |  |  |
| 35      | DI               | I   | Microprocessor interface input                                                      |  |  |  |  |  |
| 36      | CE               | I   | Microprocessor interface chip enable input                                          |  |  |  |  |  |
| 37      | CL               | I   | Microprocessor interface clock input                                                |  |  |  |  |  |
| 38      | XMODE            | I   | Used to start system operation after power on.                                      |  |  |  |  |  |
| 39      | DV <sub>DD</sub> | —   | Digital system power supply                                                         |  |  |  |  |  |
| 40      | DIN1             | I   |                                                                                     |  |  |  |  |  |
| 41      | DIN2             | I   | Data input pins with built-in amplifiers                                            |  |  |  |  |  |
| 42      | DIN3             | I   |                                                                                     |  |  |  |  |  |
| 43      | DIN4             | I   |                                                                                     |  |  |  |  |  |
| 44      | DGND             | _   | Digital system ground                                                               |  |  |  |  |  |

## **Specifications**

## Absolute Maximum Ratings at $Ta = 25^{\circ}C$

| Parameter              | Symbol               | Conditions | Ratings                       | Unit |
|------------------------|----------------------|------------|-------------------------------|------|
| Maximum supply voltage | V <sub>DD</sub> max  |            | -0.3 to +7.0                  | V    |
| Maximum input voltage  | V <sub>IN</sub> max  |            | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Maximum output voltage | V <sub>OUT</sub> max |            | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Operating temperature  | Topr                 |            | -30 to +75                    | °C   |
| Storage temperature    | Tstg                 |            | -55 to +125                   | °C   |

#### **Allowable Operating Ranges**

| Parameter             | Symbol          | Conditions | min | typ | max | Unit |
|-----------------------|-----------------|------------|-----|-----|-----|------|
| Supply voltage        | V <sub>DD</sub> |            | 4.5 | 5.0 | 5.5 | V    |
| Operating temperature | Topr            |            | -30 |     | +75 | °C   |

## DC Characteristics at Ta = -30 to +75 $^{\circ}C,$ V\_{DD} = 4.5 to 5.5 V

| Parameter                 | Symbol          | Conditions              | min                    | typ | max                   | Unit |
|---------------------------|-----------------|-------------------------|------------------------|-----|-----------------------|------|
| Input high-level voltage  | VIH             | *1                      | 2.2                    |     | V <sub>DD</sub> + 0.3 | V    |
| Input low-level voltage   | VIL             | *1                      | -0.3                   |     | 0.8                   | V    |
| Input high-level voltage  | VIH             | *2                      | 0.8 V <sub>DD</sub>    |     | V <sub>DD</sub> + 0.3 | V    |
| Input low-level voltage   | VIL             | *2                      | -0.3                   |     | 0.2 V <sub>DD</sub>   | V    |
| Output high-level voltage | V <sub>OH</sub> | $I_{OH} = -1 \ \mu A$   | V <sub>DD</sub> - 0.05 |     |                       | V    |
| Output low-level voltage  | V <sub>OL</sub> | I <sub>OL</sub> = +1 μA |                        |     | $V_{SS} + 0.05$       | V    |
| Current drain             | I <sub>DD</sub> | *3                      | 10                     | 20  | 30                    | mA   |
| Input amplitude           | V <sub>IN</sub> | *4                      | 0.4                    |     | V <sub>DD</sub> + 0.3 | Vp-p |

Note: 1. Input pins other than the data input pins DIN1, DIN2, DIN3, and DIN4, and the XMODE pin

2. XMODE pin

3. When  $V_{DD}$  = 5.0 V, Ta = 25°C, and the input data  $F_S$  is 48 kHz 4. At the conditions prior to the input capacitance of the data input pins DIN1, DIN2, DIN3, and DIN4

## AC Characteristics at Ta = –30 to +75 $^\circ C,$ $V_{DD}$ = 4.5 to 5.5 V

| Parameter             | Symbol           | Conditions  | min | typ | max | Unit |
|-----------------------|------------------|-------------|-----|-----|-----|------|
| Output pulse width    | t <sub>WBO</sub> | fs = 48 kHz | 160 |     |     | ns   |
| Output setup time     | t <sub>DSO</sub> |             | 80  |     |     | ns   |
| Output data hold time | t <sub>DHO</sub> |             | 80  |     |     | ns   |
| Output delay for high | tbdH             |             | -10 | 0   | 10  | ns   |
| Output delay for low  | tbdL             |             | -10 | 0   | 10  | ns   |

Note: Load capacitance: Each pin has a load capacitance of 30 pF.

## Waveforms for the AC Characteristics



## Microprocessor Interface Block AC Characteristics at Ta=-30 to $+75^{\circ}C,\,V_{DD}$ = 4.5 to 5.5 V

| Parameter                 | Symbol | Conditions        | min | typ | max | Unit |
|---------------------------|--------|-------------------|-----|-----|-----|------|
| CL low-level pulse width  | TWL    |                   | 100 |     |     | ns   |
| CL high-level pulse Width | TWH    |                   | 100 |     |     | ns   |
| Data setup time           | TDS    |                   | 50  |     |     | ns   |
| Data hold time            | TDH    |                   | 50  |     |     | ns   |
| CL rise time              | Tr     | CL, CE, DI        |     |     | 30  | ns   |
| CL fall time              | Tf     | CL, CE, DI        |     |     | 30  | ns   |
| CE delay time             | TD1    |                   | 1.0 |     |     | μs   |
| CL delay time             | TD2    |                   | 50  |     |     | ns   |
| Data delay time           | TD3    | With a 30 pF load |     |     | 25  | ns   |
| CL and data delay time    | TD4    | With a 30 pF load |     |     | 50  | ns   |
| CL delay time             | TD5    |                   | 100 |     |     | ns   |
| CL and CE delay time      | TD6    |                   | 1.0 |     |     | μs   |

#### Waveforms for the Microprocessor Interface Block

Input mode



Output mode



#### **Clock Modes**

The LC8901 and LC8901Q support 4 clock modes selected by the XSYS and CLK pins.

| XSYS pin | CLK pin | Mode                                                                                                                                                       |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L        | L       | The system clock is 384fs. It is synchronized to the input data, which is then demodulated.                                                                |
| L        | н       | The system clock is 512fs. It is synchronized to the input data, which is then demodulated.                                                                |
| н        | L       | The system clock is 384fs, but data is neither synchronized nor demodulated. The 256fs, BCLK, and LRCK signals are output based on the crystal oscillator. |
| н        | Н       | The system clock is 512fs, but data is neither synchronized nor demodulated. The 256fs, BCLK, and LRCK signals are output based on the crystal oscillator. |

1. When the CLK pin is low, the 256fs clock duty is H:L = 2:1.

- 2. When the CLK pin is high, the duty is 1:1.
- 3. Modes in which XSYS is high assume the analog source mode from the usage overview diagram.
- 4. The LSI automatically switches to analog source mode if there is no signal applied to the data demodulation input pin.
- 5. The STOP pin controls stopping the VCO. In analog source mode, the system will not stop if the STOP pin is set high. However, setting this pin high in digital source mode while the PLL circuit is operating will stop the system.

#### LPF Pin

Setting the LPF pin high sets the PLL low-pass filter time constant to a mode in which it is automatically switched by the PLL locking state. This pin should be set high normally.

#### Microprocessor Interface

The data input pin setting, output data format setting, and subcode output are controlled through the microprocessor interface. The following item describes the interface I/O formats.

#### **Microprocessor Interface Format**



#### Address

Bits B0 to A3 in the format figure are the address. There are two dedicated addresses allocated, one for data input and one for data output. Use the input address for data input and the output address for data output.

#### Address Codes

| Mode        | B0 | B1 | B2 | B3 | A0 | A1 | A2 | A3 |
|-------------|----|----|----|----|----|----|----|----|
| Data input  | н  | L  | н  | L  | L  | н  | н  | L  |
| Data output | L  | н  | н  | L  | L  | н  | н  | L  |

#### **Microprocessor Interface Input**

1. Input pin setting

The data input pins DIN1 to DIN4 have built-in amplifiers and can receive signals from a minimum amplitude of 400 mVp-p to a maximum amplitude of  $V_{DD}$  plus 0.3 V. Pins DIN5 and DIN6 do not have built-in amplifiers and are only for use with optical inputs. Amplifiers must be inserted before the inputs if these pins are to be used with coaxial input.



The data input system multiplexer is controlled by input from the microprocessor interface. The tables show the relationship between the microprocessor interface I5 to I13 codes and the data demodulation, DOUT1, and DOUT2 signals. Bits I0 to I4 and I15 are ignored.

| 15                           | L    | н    | L    | н    | L    | н    | L   | н   |
|------------------------------|------|------|------|------|------|------|-----|-----|
| 16                           | L    | L    | н    | н    | L    | L    | н   | н   |
| 17                           | L    | L    | L    | L    | н    | Н    | н   | Н   |
| Data demodu-<br>lation input | DIN1 | DIN2 | DIN3 | DIN4 | DIN5 | DIN6 | GND | GND |
|                              |      |      |      |      |      |      |     |     |
| 18                           | L    | н    | L    | н    | L    | Н    | L   | н   |
| 19                           | L    | L    | н    | н    | L    | L    | н   | н   |
| l10                          | L    | L    | L    | L    | н    | Н    | н   | Н   |
| DOUT1                        | DIN1 | DIN2 | DIN3 | DIN4 | DIN5 | DIN6 | GND | GND |
|                              |      |      | -    |      |      |      |     |     |
| l11                          | L    | н    | L    | н    | L    | Н    | L   | н   |
| l12                          | L    | L    | н    | н    | L    | L    | н   | Н   |
| l13                          | L    | L    | L    | L    | н    | н    | н   | н   |
| DOUT2                        | DIN1 | DIN2 | DIN3 | DIN4 | DIN5 | DIN6 | GND | GND |

#### 2. Audio data output mode setting

There are two audio data output modes, one with a 16-bit MSB first format and one with a 20-bit LSB first format. The I14 code determines the setting.

| 114                    | L                       | Н                       |  |  |
|------------------------|-------------------------|-------------------------|--|--|
| Audio data output mode | 16-bit MSB first format | 20-bit LSB first format |  |  |

#### **Microprocessor Interface Output**

The table lists the content of the bits D0 to D15 in the microprocessor interface format.

| Bit       | Meaning                                                                            |
|-----------|------------------------------------------------------------------------------------|
| D0        | Invalid bit. A low level is always output.                                         |
| D1<br>D2  | Indicate the sampling frequency.<br>Correspond to the 2 external output port pins. |
| D3        | Indicates the copy flag.<br>Low: copy protected, high: copying allowed.            |
| D4        | Outputs the first bit in the channel status bits.                                  |
| D5 to D12 | These bits serially output the 8 bits of the channel status category code.         |
| D13 D15   | Invalid bit. A low level is always output.                                         |

#### Interpretation of Bits D1 and D2

| Sampling frequency | 32 kHz | 44.1 kHz | 48 kHz | #1 |
|--------------------|--------|----------|--------|----|
| D1                 | н      | L        | L      | Н  |
| D2                 | Н      | L        | Н      | L  |

- 1. The #1 state is the state in which the data was cleared by a PLL lock error.
- 2. The initial settings of the modes immediately after the XMODE pin is switched from low to high are all low level. However, D1 and D2 will indicate the #1 state.
- 3. The microprocessor data output registers are all cleared to 0 when PLL locking is lost. However, D1 and D2 will indicate the #1 state.
- 4. The interval between two microprocessor data readout operations must be at least 6 ms. Also, when PLL locking is lost the microprocessor must wait at least 6 ms after the error signal goes low before accessing data.

#### FS Code

The SUB1 and SUB2 pins indicate the input data sampling frequency.

| Sampling frequency | 32 kHz | 44.1 kHz | 48 kHz | #1 |
|--------------------|--------|----------|--------|----|
| SUB1               | н      | L        | L      | н  |
| SUB2               | н      | L        | н      | L  |

The #1 state is the state in which the data was cleared by a PLL lock error.

#### Lock and Errors

- 1. LOCK pin: This pin goes high when preamble detection has succeeded for 2 consecutive frames and thus indicates the PLL locked state. This pin is low at all other times. In particular, it is low when the XMODE pin is low, when the STOP pin is high, and in analog source mode.
- 2. ERROR pin: Goes high when an error exists in the input data or when the PLL circuit is in the unlocked state. When the data returns to normal it holds the high level for about 200 to 300 ms and then falls to low. This period is inversely proportional to the input data sampling frequency. This pin is high when the XMODE pin is low, when the STOP pin is high, and in analog source mode.
- 3. Data processing when errors occur: The table below lists the data processing that is performed when an error occurs.

| Error type                                    | Audio output data                 | C bit output data                              |  |
|-----------------------------------------------|-----------------------------------|------------------------------------------------|--|
| Continuous parity errors for up to 8 cycles   | The previous data value is output | Held                                           |  |
| Continuous parity errors for 9 or more cycles | All zero data is output           | Held                                           |  |
| PLL lock error                                | All zero data is output           | Data is cleared and the #1 state is indicated. |  |

Note: The term "C bit data" means data that was decoded from the channel status bit.

- When there is no data input to the data demodulation system, the system automatically switches from PLL operation to the crystal oscillator and enters analog source mode.
- These pins indicate a state identical to a PLL lock error in any of the following cases: The STOP pin is high, the XMODE pin is low, or the system is in analog source mode.

### PLL

- 1. The VCO is formed from a ring oscillator.
- 2. PLL operation starts when correct data is input to the data demodulation system and the XMODE pin goes high.
- 3. The low-pass filter time constant can be automatically switched according to the PLL lock state by setting the LPF pin high.
- 4. To prevent PLL locking failures, if a PLL locking operation is started and the PLL does not lock within a fixed period, reinitialize the PLL system, and start the PLL locking operation again.
- 5. PLL operation is forcibly stopped by setting the STOP pin high. Normal operation will start again if the pin is set low.

### XMODE Pin

The XMODE pin resets the system. Normal system operation is started by setting this pin high after the power supply voltage has risen to at least 4.5 V. If the XMODE pin is set low, the VCO free-running clock is output from the FS384 pin and the internal circuits are reset.

### Power-on Sequence Diagram



- 1. No input pins should be accessed until the XMODE pin has gone high and the system has started to operate.
- 2. The microprocessor interface pins must not be accessed until the XMODE pin has gone high and the system has started to operate.
- 3. The data output pins must not be accessed until the ERROR pin has gone low after the XMODE pin has gone high.

## **Data Output Timing**

The figure below shows the data output timing.

- 1. Data is output in synchronization with the falling edge of the BCLK signal.
- 2. Data, BCLK, and LRCK are output in synchronization with the rising edge of the 256fs clock.

### **Timing Chart**



### **Sample Application Circuit**



A00576

Note: All input pin resistors and capacitors are the same.

#### **Recommended Constants for the Application Circuit**

| Item       | Symbol | Constant value  |
|------------|--------|-----------------|
| Resistors  | R1     | 330 kΩ*         |
|            | R2     | 33 kΩ           |
|            | R3     | 24 kΩ           |
|            | R4     | 5.1 kΩ          |
|            | R5     | 5.1 kΩ          |
|            | R6     | 150 Ω           |
|            | R7     | 180 kΩ          |
|            | R8     | 200 kΩ          |
|            | R9     | 10 kΩ           |
| Capacitors | C1     | 0.1 µF*         |
|            | C2     | 1000 pF         |
|            | C3     | 0.01 µF         |
|            | C4     | 10 pF to 47 pF  |
|            | C5     | 10 μF to 100 μF |

Note: \* The constants listed above are for applications that connect to the input pins using coaxial cable. If connection is through an optical receiver module, remove the C1 capacitors and use 56 kΩ resistors for R1. Note that DIN5 and DIN6 are only for use with optical receiver modules.

#### **Sample Optical Receiver Module Circuit**



- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - Intersection 20 Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of February, 1997. Specifications and information herein are subject to change without notice.