

# MOS FIELD EFFECT TRANSISTOR $\mu$ PA2794GR

# SWITCHING N- AND P-CHANNEL POWER MOS FET

#### **DESCRIPTION**

The  $\mu$ PA2794GR is N- and P-channel MOS Field Effect Transistors designed for Motor Drive application.

#### **FEATURES**

• Low on-state resistance

N-channel RDS(on)1 = 25 m $\Omega$  MAX. (VGS = 10 V, ID = 2.8 A)

 $R_{DS(on)2} = 33 \text{ m}\Omega \text{ MAX.} \text{ (V}_{GS} = 4.5 \text{ V}, I_D = 2.8 \text{ A)}$ 

P-channel R<sub>DS(on)1</sub> = 43 m $\Omega$  MAX. (V<sub>GS</sub> = -10 V, I<sub>D</sub> = -2.8 A)

 $R_{DS(on)2} = 54 \text{ m}\Omega \text{ MAX}. \text{ (Vgs = -4.5 V, ID = -2.8 A)}$ 

• Low input capacitance

N-channel Ciss = 2200 pF TYP.

P-channel Ciss = 2200 pF TYP.

- · Built-in gate protection diode
- Small and surface mount package (Power SOP8)

#### PACKAGE DRAWING (Unit: mm)



#### ORDERING INFORMATION

| PART NUMBER                     | LEAD PLATING | PACKING          | PACKAGE    |  |
|---------------------------------|--------------|------------------|------------|--|
| μPA2794GR-E1-AZ Note            |              |                  |            |  |
| μPA2794GR-E2-AZ <sup>Note</sup> | Sn-Bi        | Tape 2500 p/reel | Power SOP8 |  |

Note Pb-free (This product does not contain Pb in external electrode).

#### **EQUIVALENT CIRCUITS**



**Remark** The diode connected between the gate and source of the transistor serves as a protector against ESD.

When this device actually used, an additional protection circuit is externally required if a voltage exceeding the rated voltage may be applied to this device.

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.

Document No. G18594EJ1V0DS00 (1st edition) Date Published January 2007 NS CP(K) Printed in Japan

© NEC Electronics Corporation 2007

#### ABSOLUTE MAXIMUM RATINGS (TA = 25°C. All terminals are connected.)

| PARAMETER                                       | SYMBOL                           | N-CHANNEL           | P-CHANNEL | UNIT |
|-------------------------------------------------|----------------------------------|---------------------|-----------|------|
| Drain to Source Voltage (V <sub>GS</sub> = 0 V) | VDSS                             | V <sub>DSS</sub> 60 |           | V    |
| Gate to Source Voltage (V <sub>DS</sub> = 0 V)  | Vgss                             | ±20                 | ∓20       | V    |
| Drain Current (DC)                              | ent (DC) I <sub>D(DC)</sub> ±5.5 |                     | ∓5.5      | Α    |
| Drain Current (pulse) Note1                     | I <sub>D(pulse)</sub>            | ±22                 | ∓22       | А    |
| Total Power Dissipation (1 unit) Note2          | P <sub>T1</sub>                  | 1.7                 |           | W    |
| Total Power Dissipation (2 units) Note2         | P <sub>T2</sub>                  | 2.0                 |           | W    |
| Channel Temperature                             | Tch                              | 150                 |           | °C   |
| Storage Temperature                             | Tstg                             | −55 to +150         |           | °C   |
| Single Avalanche Current Note3                  | las                              | 5.5                 | -5.5      | А    |
| Single Avalanche Energy Note3                   | Eas                              | 3.03                |           | mJ   |

**Notes 1.** PW  $\leq$  10  $\mu$ s, Duty Cycle  $\leq$  1%

- 2. Mounted on ceramic substrate of 2000  $\mathrm{mm}^2\,\mathrm{x}$  1.6  $\mathrm{mm}$
- 3. Starting Tch = 25°C, Vdd = 30 V, Rg = 25  $\Omega$ , L = 100  $\mu$ H, Vgs = 20  $\rightarrow$  0 V

#### **ELECTRICAL CHARACTERISTICS (TA = 25°C. All terminals are connected.)**

#### N-channel

| CHARACTERISTICS                          | SYMBOL               | TEST CONDITIONS                                 | MIN. | TYP. | MAX. | UNIT |
|------------------------------------------|----------------------|-------------------------------------------------|------|------|------|------|
| Zero Gate Voltage Drain Current          | IDSS                 | V <sub>DS</sub> = 60 V, V <sub>GS</sub> = 0 V   |      |      | 10   | μΑ   |
| Gate Leakage Current                     | Igss                 | V <sub>GS</sub> = ±20 V, V <sub>DS</sub> = 0 V  |      |      | ±10  | μΑ   |
| Gate to Source Cut-off Voltage           | V <sub>GS(off)</sub> | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 1 mA   | 1.5  | 2.0  | 2.5  | V    |
| Forward Transfer Admittance Note         | y <sub>fs</sub>      | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 2.8 A  | 4    | 7.6  |      | S    |
| Drain to Source On-state Resistance Note | R <sub>DS(on)1</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 2.8 A  |      | 19.5 | 25   | mΩ   |
|                                          | R <sub>DS(on)2</sub> | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 2.8 A |      | 23   | 33   | mΩ   |
| Input Capacitance                        | Ciss                 | V <sub>DS</sub> = 10 V,                         |      | 2200 |      | pF   |
| Output Capacitance                       | Coss                 | V <sub>GS</sub> = 0 V,                          |      | 245  |      | pF   |
| Reverse Transfer Capacitance             | Crss                 | f = 1 MHz                                       |      | 136  |      | pF   |
| Turn-on Delay Time                       | t <sub>d(on)</sub>   | V <sub>DD</sub> = 30 V, I <sub>D</sub> = 2.8 A, |      | 10   |      | ns   |
| Rise Time                                | tr                   | V <sub>GS</sub> = 10 V,                         |      | 16   |      | ns   |
| Turn-off Delay Time                      | t <sub>d(off)</sub>  | R <sub>G</sub> = 0 Ω                            |      | 58   |      | ns   |
| Fall Time                                | tf                   |                                                 |      | 7.5  |      | ns   |
| Total Gate Charge                        | Q <sub>G</sub>       | I <sub>D</sub> = 5.5 A,                         |      | 41   |      | nC   |
| Gate to Source Charge                    | Q <sub>GS</sub>      | V <sub>DD</sub> = 48 V,                         |      | 6.3  |      | nC   |
| Gate to Drain Charge                     | Q <sub>GD</sub>      | V <sub>GS</sub> = 10 V                          |      | 11   |      | nC   |
| Body Diode Forward Voltage Note          | V <sub>F(S-D)</sub>  | I <sub>F</sub> = 5.5 A, V <sub>GS</sub> = 0 V   |      | 0.8  | 1.5  | V    |
| Reverse Recovery Time                    | trr                  | I <sub>F</sub> = 5.5 A, V <sub>GS</sub> = 0 V,  |      | 28   |      | ns   |
| Reverse Recovery Charge                  | Qrr                  | di/dt = 100 A/μs                                |      | 29   |      | nC   |

#### Note Pulsed

#### **TEST CIRCUIT 1 AVALANCHE CAPABILITY**

# $\begin{array}{c|c} \text{D.U.T} \\ \text{RG} = 25 \ \Omega \\ \text{Vos} = 20 \rightarrow 0 \ \text{V} \end{array}$



#### TEST CIRCUIT 2 SWITCHING TIME



#### **TEST CIRCUIT 3 GATE CHARGE**

#### P-channel

| CHARACTERISTICS                          | SYMBOL               | TEST CONDITIONS                                   | MIN. | TYP. | MAX. | UNIT |
|------------------------------------------|----------------------|---------------------------------------------------|------|------|------|------|
| Zero Gate Voltage Drain Current          | IDSS                 | V <sub>DS</sub> = -60 V, V <sub>GS</sub> = 0 V    |      |      | -10  | μΑ   |
| Gate Leakage Current                     | Igss                 | V <sub>GS</sub> = ∓20 V, V <sub>DS</sub> = 0 V    |      |      | ∓10  | μΑ   |
| Gate to Source Cut-off Voltage           | V <sub>GS(off)</sub> | V <sub>DS</sub> = -10 V, I <sub>D</sub> = -1 mA   | -1.0 | -1.7 | -2.5 | V    |
| Forward Transfer Admittance Note         | yfs                  | V <sub>DS</sub> = -10 V, I <sub>D</sub> = -2.8 A  | 5    | 10   |      | S    |
| Drain to Source On-state Resistance Note | R <sub>DS(on)1</sub> | V <sub>GS</sub> = -10 V, I <sub>D</sub> = -2.8 A  |      | 33   | 43   | mΩ   |
|                                          | R <sub>DS(on)2</sub> | V <sub>GS</sub> = -4.5 V, I <sub>D</sub> = -2.8 A |      | 36   | 54   | mΩ   |
| Input Capacitance                        | Ciss                 | V <sub>DS</sub> = -10 V,                          |      | 2200 |      | pF   |
| Output Capacitance                       | Coss                 | V <sub>GS</sub> = 0 V,                            |      | 270  |      | pF   |
| Reverse Transfer Capacitance             | Crss                 | f = 1 MHz                                         |      | 200  |      | pF   |
| Turn-on Delay Time                       | t <sub>d(on)</sub>   | $V_{DD} = -30 \text{ V}, I_{D} = -2.8 \text{ A},$ |      | 10   |      | ns   |
| Rise Time                                | tr                   | V <sub>GS</sub> = -10 V,                          |      | 22   |      | ns   |
| Turn-off Delay Time                      | t <sub>d(off)</sub>  | R <sub>G</sub> = 0 Ω                              |      | 150  |      | ns   |
| Fall Time                                | tf                   |                                                   |      | 23   |      | ns   |
| Total Gate Charge                        | Q <sub>G</sub>       | I <sub>D</sub> = -5.5 A,                          |      | 45   |      | nC   |
| Gate to Source Charge                    | Qgs                  | V <sub>DD</sub> = -48 V,                          |      | 4.3  |      | nC   |
| Gate to Drain Charge                     | Q <sub>GD</sub>      | V <sub>GS</sub> = -10 V                           |      | 13   |      | nC   |
| Body Diode Forward Voltage Note          | V <sub>F(S-D)</sub>  | I <sub>F</sub> = 5.5 A, V <sub>GS</sub> = 0 V     |      | 0.83 | 1.5  | V    |
| Reverse Recovery Time                    | trr                  | I <sub>F</sub> = -5.5 A, V <sub>GS</sub> = 0 V,   |      | 46   |      | ns   |
| Reverse Recovery Charge                  | Qrr                  | di/dt = −50 A/ <i>µ</i> s                         |      | 29   |      | nC   |

Note Pulsed

#### TEST CIRCUIT 1 AVALANCHE CAPABILITY



#### TEST CIRCUIT 2 SWITCHING TIME



#### **TEST CIRCUIT 3 GATE CHARGE**

#### TYPICAL CHARACTERISTICS (TA = 25°C)

#### (1) N-channel



### TOTAL POWER DISSIPATION vs. CASE TEMPERATURE



#### FORWARD BIAS SAFE OPERATING AREA



#### TRANSIENT THERMAL RESISTANCE vs. PULSE WIDTH



 $\mu$ PA2794GR NEC

#### DRAIN TO SOURCE VOLTAGE 50 40 10 V Ip - Drain Current - A 30 $V_{GS} = 4.5$ 20 10 Pulsed 0 0 0.5 1 1.5 2 V<sub>DS</sub> - Drain to Source Voltage - V

DRAIN CURRENT vs.





GATE TO SOURCE CUT-OFF VOLTAGE vs. CHANNEL TEMPERATURE



FORWARD TRANSFER ADMITTANCE vs. DRAIN CURRENT



#### DRAIN TO SOURCE ON-STATE RESISTANCE vs. DRAIN CURRENT



DRAIN TO SOURCE ON-STATE RESISTANCE vs. GATE TO SOURCE VOLTAGE



V<sub>GS</sub> - Gate to Source Voltage - V



 $\mu$ PA2794GR

#### (2) P-channel



#### TOTAL POWER DISSIPATION vs. CASE TEMPERATURE



#### FORWARD BIAS SAFE OPERATING AREA





#### TRANSIENT THERMAL RESISTANCE vs. PULSE WIDTH







Tch - Channel Temperature - °C









NEC  $\mu$ PA2794GR

### DRAIN TO SOURCE ON-STATE RESISTANCE vs. CHANNEL TEMPERATURE



R<sub>DS(m)</sub> - Drain to Source On-state Resistance - mΩ

## CAPACITANCE vs. DRAIN TO SOURCE VOLTAGE



#### SWITCHING CHARACTERISTICS



DYNAMIC INPUT/OUTPUT CHARACTERISTICS



#### SOURCE TO DRAIN DIODE FORWARD VOLTAGE



REVERSE RECOVERY TIME vs. DIODE FORWARD CURRENT



#### TAPE INFORMATION

There are two types (-E1, -E2) of taping depending on the direction of the device.



#### **MARKING INFORMATION**



#### RECOMMENDED SOLDERING CONDITIONS

The  $\mu$ PA2794GR should be soldered and mounted under the following recommended conditions.

For soldering methods and conditions other than those recommended below, please contact an NEC Electronics sales representative.

For technical information, see the following website.

Semiconductor Device Mount Manual (http://www.necel.com/pkg/en/mount/index.html)

| Soldering Method | Soldering Conditions                                                   | Recommended Condition Symbol |
|------------------|------------------------------------------------------------------------|------------------------------|
| Infrared reflow  | Maximum temperature (Package's surface temperature): 260°C or below    | IR60-00-3                    |
|                  | Time at maximum temperature: 10 seconds or less                        |                              |
|                  | Time of temperature higher than 220°C: 60 seconds or less              |                              |
|                  | Preheating time at 160 to 180°C: 60 to 120 seconds                     |                              |
|                  | Maximum number of reflow processes: 3 times                            |                              |
|                  | Maximum chlorine content of rosin flux (percentage mass): 0.2% or less |                              |
| Partial heating  | Maximum temperature (Pin temperature): 350°C or below                  | P350                         |
|                  | Time (per side of the device): 3 seconds or less                       |                              |
|                  | Maximum chlorine content of rosin flux: 0.2% (wt.) or less             |                              |

Caution Do not use different soldering methods together (except for partial heating).

NEC  $\mu$ PA2794GR

• The information in this document is current as of January, 2007. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.

- No part of this document may be copied or reproduced in any form or by any means without the prior
  written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may
  appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual
  property rights of third parties by or arising from the use of NEC Electronics products listed in this document
  or any other liability arising from the use of such products. No license, express, implied or otherwise, is
  granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of a customer's equipment shall be done under the full
  responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by
  customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific".

The "Specific" quality grade applies only to NEC Electronics products developed based on a customerdesignated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.

- "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.
- "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).
- "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application.

#### (Note)

- (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).

M8E 02.11-1