

# 4-channel Bridge Driver for Compact Discs

# **Functions and Features**

- 4-channel bridge (BTL) power amplifier.
- IO max. 700 mA.
- With mute circuit (Affects all amplifier outputs, Amp 1 to Amp 8). (When the mute voltage is low, the outputs turn off; when the mute voltage is high, the outputs turn on).
- 5.0 V regulator built in (Uses external PNP transistor).
- Reset circuit built in (The reset output delay time can be adjusted through an external capacitor).

# **Package Dimensions**

unit: mm

#### 3196-DIP30SLF



# **Specifications**

## Maximum Ratings at $Ta = 25^{\circ}C$

| Parameter                   | Symbol              | Conditions                                        | Ratings     | Unit |
|-----------------------------|---------------------|---------------------------------------------------|-------------|------|
| Maximum supply voltage      | V <sub>CC</sub> max |                                                   | 14          | V    |
| Maximum input voltage       | V <sub>IN</sub>     |                                                   | 13          | V    |
| Mute pin voltage            | V <sub>Mute</sub>   |                                                   | 13          | V    |
| Allowable power dissipation | Pd max              | When using standard board (material: glass epoxy) | 2.5         | W    |
| Operating temperature       | Topr                |                                                   | -20 to +75  | °C   |
| Storage temperature         | Tstg                |                                                   | -55 to +150 | °C   |

## Recommended Operating Conditions at Ta = 25°C

| Parameter                   | Symbol           | Conditions | Ratings   | Unit |
|-----------------------------|------------------|------------|-----------|------|
| Operating voltage           | V <sub>CC</sub>  |            | 5.6 to 13 | V    |
| Reset output source current | I <sub>ORH</sub> |            | 0 to 200  | μA   |
| Reset output sink current   | I <sub>ORL</sub> |            | 0 to 2    | mA   |

- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

SANYO Electric Co.,Ltd. Semiconductor Bussiness Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN

# Electrical Characteristics at Ta = 25°C, $V_{CC}$ = 8.0 V, $V_{REF}$ = 4 V

| Parameter                            | Symbol              | Conditions                                                                                                          | min  | typ  | max                  | Unit |
|--------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------|------|------|----------------------|------|
| No-load current drain                | I <sub>CC</sub> 1   | When all amplifier outputs are on (Mute high)                                                                       |      | 20   | 40                   | mA   |
| No-load current drain                | I <sub>CC</sub> 2   | When all amplifier outputs are off (Mute low)                                                                       |      | 15   | 35                   | mA   |
| Output offeet veltage                | V <sub>OF</sub> 1   | Amplifier 1 to 2 (V <sub>O</sub> 1 to V <sub>O</sub> 2),<br>Amplifier 3 to 4 (V <sub>O</sub> 3 to V <sub>O</sub> 4) | -50  |      | 50                   | mV   |
| Output offset voltage                | V <sub>OF</sub> 2   | Amplifier 5 to 6 (V <sub>O</sub> 5 to V <sub>O</sub> 6),<br>Amplifier 7 to 8 (V <sub>O</sub> 7 to V <sub>O</sub> 8) | -50  |      | 50                   | mV   |
| Buffer amplifier input voltage range | V <sub>BIN</sub>    |                                                                                                                     | 1.5  |      | V <sub>CC</sub> -1.5 | V    |
| Input voltage range                  | V <sub>IN</sub>     |                                                                                                                     | 1.0  |      | V <sub>CC</sub> -1.5 | V    |
| Output source voltage                | V <sub>O</sub> 1    | Note 1, when $R_L = 8.0 \Omega$                                                                                     | 5.0  | 5.6  |                      | V    |
| Output sink voltage                  | V <sub>O</sub> 2    | Note 2, when $R_L = 8.0 \Omega$                                                                                     |      | 1.8  | 2.4                  | V    |
| Closed-circuit voltage gain          | VG                  | Between bridge amplifiers                                                                                           |      | 9    |                      | dB   |
| Slew rate                            | SR                  |                                                                                                                     |      | 0.15 |                      | V/µs |
| Mute on voltage                      | V <sub>Mute</sub>   | Note 3                                                                                                              |      | 1.2  |                      | V    |
| [Power Supply] (with 2SK632K of      | connected exte      | rnally)                                                                                                             |      |      |                      |      |
| Output voltage                       | V <sub>OUT</sub> 1  | I <sub>O</sub> = 200 mA                                                                                             | 4.75 | 5.0  | 5.25                 | V    |
| Line regulation                      | ΔV <sub>OLN</sub> 1 | 5.6 ≤ V <sub>IN</sub> 1 ≤ 12 V                                                                                      |      | 20   | 100                  | mV   |
| Load regulation                      | ΔV <sub>OLD</sub> 1 | $5 \text{ mA} \leq I_{\text{O}} \leq 200 \text{ mA}$                                                                |      | 50   | 150                  | mV   |
| [Reset]                              |                     |                                                                                                                     |      |      |                      |      |
| High reset output voltage            | V <sub>ORH</sub>    | I <sub>ORH</sub> = 200 μA, Cd pin open                                                                              | 4.73 | 4.98 | 5.23                 | V    |
| Low reset output voltage             | V <sub>ORL</sub>    | I <sub>SRL</sub> = 2 mA, Cd is shorted to GND                                                                       |      | 100  | 200                  | mV   |
| Reset threshold voltage              | V <sub>RT</sub>     | Note 4                                                                                                              |      | 4.3  |                      | V    |
| Reset hysteresis voltage             | Vhys                | Note 5                                                                                                              | 40   | 100  | 200                  | mV   |
| Reset output delay time              | td                  | Cd = 0.1 µF                                                                                                         |      | 10   |                      | ms   |

#### Notes:

- 1. Source voltage to ground when an  $8 \Omega$  load is connected between bridge amplifier outputs.
- 2. Sink voltage to ground when an  $8\,\Omega$  load is connected between bridge amplifier outputs.
- 3. When the mute signal is high, all amplifier outputs turn on, and when low, all amplifier outputs turn off. When the mute signal is low, amplifier output is undefined.
- 4. 5 V supply voltage when the reset output goes low.
- 5. Potential difference from the 5 V supply voltage when the reset output goes low and when it goes high.



# **Pin Functions**

| Pin No. | Pin Name          | Description (Function)                                                   |  |  |  |  |  |
|---------|-------------------|--------------------------------------------------------------------------|--|--|--|--|--|
| 1       | V <sub>CC</sub>   | Power supply (shorted with pin 30)                                       |  |  |  |  |  |
| 2       | Mute              | ON/OFF control for all BTL AMP outputs                                   |  |  |  |  |  |
| 3       | V <sub>IN</sub> 1 | BTL AMP 1 input                                                          |  |  |  |  |  |
| 4       | VG1               | BTL AMP 1 input (for gain control)                                       |  |  |  |  |  |
| 5       | V <sub>O</sub> 1  | BTL AMP 1 output (non-inverting side)                                    |  |  |  |  |  |
| 6       | V <sub>O</sub> 2  | BTL AMP 1 output (inverting side)                                        |  |  |  |  |  |
| 7       | GND               | GND (minimum electric potential)                                         |  |  |  |  |  |
| 8       | GND               | GND (minimum electric potential)                                         |  |  |  |  |  |
| 9       | GND               | GND (minimum electric potential)                                         |  |  |  |  |  |
| 10      | V <sub>O</sub> 3  | BTL AMP 2 output (inverting side)                                        |  |  |  |  |  |
| 11      | V <sub>O</sub> 4  | BTL AMP 2 output (non-inverting side)                                    |  |  |  |  |  |
| 12      | VG2               | BTL AMP 2 input (for gain control)                                       |  |  |  |  |  |
| 13      | V <sub>IN</sub> 2 | BTL AMP 2 input                                                          |  |  |  |  |  |
| 14      | REG OUT           | Connection for collector of external transistor (PNP); 5 V supply output |  |  |  |  |  |
| 15      | REG IN            | Connection for base of external transistor (PNP)                         |  |  |  |  |  |
| 16      | RES               | Reset output                                                             |  |  |  |  |  |
| 17      | $C_{D}$           | Reset output delay time setting (with capacitor)                         |  |  |  |  |  |
| 18      | V <sub>IN</sub> 3 | BTL AMP 3 input                                                          |  |  |  |  |  |
| 19      | VG3               | BTL AMP 3 input (for gain control)                                       |  |  |  |  |  |
| 20      | V <sub>O</sub> 5  | BTL AMP 3 output (non-inverting side)                                    |  |  |  |  |  |
| 21      | $V_{O}6$          | BTL AMP 3 output (inverting side)                                        |  |  |  |  |  |
| 22      | GND               | GND (minimum electric potential)                                         |  |  |  |  |  |
| 23      | GND               | GND (minimum electric potential)                                         |  |  |  |  |  |
| 24      | GND               | GND (minimum electric potential)                                         |  |  |  |  |  |
| 25      | V <sub>O</sub> 7  | BTL AMP 4 output (inverting side)                                        |  |  |  |  |  |
| 26      | V <sub>O</sub> 8  | BTL AMP 4 output (non-inverting side)                                    |  |  |  |  |  |
| 27      | VG4               | BTL AMP 4 input (for gain control)                                       |  |  |  |  |  |
| 28      | V <sub>IN</sub> 4 | BTL AMP 4 input                                                          |  |  |  |  |  |
| 29      | $V_{REF}$         | Reference voltage input for level shift circuit                          |  |  |  |  |  |
| 30      | V <sub>CC</sub>   | Power supply (shorted with pin 1)                                        |  |  |  |  |  |

# Pin Assignment (Block Diagram)



Top view

# **Sample Application Circuit**



A06423

Note: Use a delay capacitor (Cd) whose capacitance does not change much according to the temperature.

# **Pin Functions**



## **Truth Table**

| Input | MUTE | CH1                        |                            | CH2                        |                            | CH3                        |                            | CH4                        |                            |
|-------|------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|
|       |      | V <sub>O</sub> 1<br>(Amp1) | V <sub>O</sub> 2<br>(Amp2) | V <sub>O</sub> 3<br>(Amp3) | V <sub>O</sub> 4<br>(Amp4) | V <sub>O</sub> 5<br>(Amp5) | V <sub>O</sub> 6<br>(Amp6) | V <sub>O</sub> 7<br>(Amp7) | V <sub>O</sub> 8<br>(Amp8) |
| Н     | Н    | Н                          | L                          | L                          | Н                          | Н                          | L                          | L                          | Н                          |
|       | L    | _                          | _                          | _                          | _                          | _                          | _                          | _                          | _                          |
| L     | Н    | L                          | Н                          | Н                          | L                          | L                          | Н                          | Н                          | L                          |
|       | L    | _                          | _                          | _                          | _                          | _                          | _                          | _                          | _                          |

<sup>\*</sup> The "-" symbol means "undefined."

### **Reset Operation**



- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of December, 1996. Specifications and information herein are subject to change without notice.